pata_cmd64x.c 10.5 KB
Newer Older
1
/*
2
 * pata_cmd64x.c 	- CMD64x PATA for new ATA layer
3
 *			  (C) 2005 Red Hat Inc
4
 *			  Alan Cox <alan@lxorguk.ukuu.org.uk>
5
 *			  (C) 2009-2010 Bartlomiej Zolnierkiewicz
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 *
 * Based upon
 * linux/drivers/ide/pci/cmd64x.c		Version 1.30	Sept 10, 2002
 *
 * cmd64x.c: Enable interrupts at initialization time on Ultra/PCI machines.
 *           Note, this driver is not used at all on other systems because
 *           there the "BIOS" has done all of the following already.
 *           Due to massive hardware bugs, UltraDMA is only supported
 *           on the 646U2 and not on the 646U.
 *
 * Copyright (C) 1998		Eddie C. Dost  (ecd@skynet.be)
 * Copyright (C) 1998		David S. Miller (davem@redhat.com)
 *
 * Copyright (C) 1999-2002	Andre Hedrick <andre@linux-ide.org>
 *
 * TODO
 *	Testing work
 */
24

25 26 27 28 29 30 31 32 33 34
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <scsi/scsi_host.h>
#include <linux/libata.h>

#define DRV_NAME "pata_cmd64x"
35
#define DRV_VERSION "0.2.5"
36 37 38 39

/*
 * CMD64x specific registers definition.
 */
40

41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78
enum {
	CFR 		= 0x50,
		CFR_INTR_CH0  = 0x02,
	CNTRL 		= 0x51,
		CNTRL_DIS_RA0 = 0x40,
		CNTRL_DIS_RA1 = 0x80,
		CNTRL_ENA_2ND = 0x08,
	CMDTIM 		= 0x52,
	ARTTIM0 	= 0x53,
	DRWTIM0 	= 0x54,
	ARTTIM1 	= 0x55,
	DRWTIM1 	= 0x56,
	ARTTIM23 	= 0x57,
		ARTTIM23_DIS_RA2  = 0x04,
		ARTTIM23_DIS_RA3  = 0x08,
		ARTTIM23_INTR_CH1 = 0x10,
	ARTTIM2 	= 0x57,
	ARTTIM3 	= 0x57,
	DRWTIM23	= 0x58,
	DRWTIM2 	= 0x58,
	BRST 		= 0x59,
	DRWTIM3 	= 0x5b,
	BMIDECR0	= 0x70,
	MRDMODE		= 0x71,
		MRDMODE_INTR_CH0 = 0x04,
		MRDMODE_INTR_CH1 = 0x08,
		MRDMODE_BLK_CH0  = 0x10,
		MRDMODE_BLK_CH1	 = 0x20,
	BMIDESR0	= 0x72,
	UDIDETCR0	= 0x73,
	DTPR0		= 0x74,
	BMIDECR1	= 0x78,
	BMIDECSR	= 0x79,
	BMIDESR1	= 0x7A,
	UDIDETCR1	= 0x7B,
	DTPR1		= 0x7C
};

79
static int cmd648_cable_detect(struct ata_port *ap)
80 81 82 83 84 85 86
{
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
	u8 r;

	/* Check cable detect bits */
	pci_read_config_byte(pdev, BMIDECSR, &r);
	if (r & (1 << ap->port_no))
87 88
		return ATA_CBL_PATA80;
	return ATA_CBL_PATA40;
89 90 91
}

/**
92
 *	cmd64x_set_piomode	-	set PIO and MWDMA timing
93 94
 *	@ap: ATA interface
 *	@adev: ATA device
95
 *	@mode: mode
96
 *
97
 *	Called to do the PIO and MWDMA mode setup.
98
 */
99

100
static void cmd64x_set_timing(struct ata_port *ap, struct ata_device *adev, u8 mode)
101 102 103 104 105
{
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
	struct ata_timing t;
	const unsigned long T = 1000000 / 33;
	const u8 setup_data[] = { 0x40, 0x40, 0x40, 0x80, 0x00 };
106

107
	u8 reg;
108

109
	/* Port layout is not logical so use a table */
110
	const u8 arttim_port[2][2] = {
111 112 113 114 115 116 117
		{ ARTTIM0, ARTTIM1 },
		{ ARTTIM23, ARTTIM23 }
	};
	const u8 drwtim_port[2][2] = {
		{ DRWTIM0, DRWTIM1 },
		{ DRWTIM2, DRWTIM3 }
	};
118

119 120
	int arttim = arttim_port[ap->port_no][adev->devno];
	int drwtim = drwtim_port[ap->port_no][adev->devno];
121

122 123 124
	/* ata_timing_compute is smart and will produce timings for MWDMA
	   that don't violate the drives PIO capabilities. */
	if (ata_timing_compute(adev, mode, &t, T, 0) < 0) {
125 126 127 128 129 130
		printk(KERN_ERR DRV_NAME ": mode computation failed.\n");
		return;
	}
	if (ap->port_no) {
		/* Slave has shared address setup */
		struct ata_device *pair = ata_dev_pair(adev);
131

132 133
		if (pair) {
			struct ata_timing tp;
134

135 136
			ata_timing_compute(pair, pair->pio_mode, &tp, T, 0);
			ata_timing_merge(&t, &tp, &t, ATA_TIMING_SETUP);
137 138 139 140 141
			if (pair->dma_mode) {
				ata_timing_compute(pair, pair->dma_mode,
						&tp, T, 0);
				ata_timing_merge(&tp, &t, &t, ATA_TIMING_SETUP);
			}
142 143
		}
	}
144

145 146 147 148 149 150 151 152
	printk(KERN_DEBUG DRV_NAME ": active %d recovery %d setup %d.\n",
		t.active, t.recover, t.setup);
	if (t.recover > 16) {
		t.active += t.recover - 16;
		t.recover = 16;
	}
	if (t.active > 16)
		t.active = 16;
153

154 155
	/* Now convert the clocks into values we can actually stuff into
	   the chip */
156

157 158 159
	if (t.recover == 16)
		t.recover = 0;
	else if (t.recover > 1)
160 161 162
		t.recover--;
	else
		t.recover = 15;
163

164 165 166 167
	if (t.setup > 4)
		t.setup = 0xC0;
	else
		t.setup = setup_data[t.setup];
168

169
	t.active &= 0x0F;	/* 0 = 16 */
170

171 172 173 174 175
	/* Load setup timing */
	pci_read_config_byte(pdev, arttim, &reg);
	reg &= 0x3F;
	reg |= t.setup;
	pci_write_config_byte(pdev, arttim, reg);
176

177
	/* Load active/recovery */
178
	pci_write_config_byte(pdev, drwtim, (t.active << 4) | t.recover);
179 180
}

181 182 183 184 185 186 187 188 189 190 191 192 193 194
/**
 *	cmd64x_set_piomode	-	set initial PIO mode data
 *	@ap: ATA interface
 *	@adev: ATA device
 *
 *	Used when configuring the devices ot set the PIO timings. All the
 *	actual work is done by the PIO/MWDMA setting helper
 */

static void cmd64x_set_piomode(struct ata_port *ap, struct ata_device *adev)
{
	cmd64x_set_timing(ap, adev, adev->pio_mode);
}

195 196 197 198 199 200 201
/**
 *	cmd64x_set_dmamode	-	set initial DMA mode data
 *	@ap: ATA interface
 *	@adev: ATA device
 *
 *	Called to do the DMA mode setup.
 */
202

203 204 205
static void cmd64x_set_dmamode(struct ata_port *ap, struct ata_device *adev)
{
	static const u8 udma_data[] = {
206
		0x30, 0x20, 0x10, 0x20, 0x10, 0x00
207
	};
208

209 210 211 212 213 214
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
	u8 regU, regD;

	int pciU = UDIDETCR0 + 8 * ap->port_no;
	int pciD = BMIDESR0 + 8 * ap->port_no;
	int shift = 2 * adev->devno;
215

216 217 218
	pci_read_config_byte(pdev, pciD, &regD);
	pci_read_config_byte(pdev, pciU, &regU);

219 220 221 222 223 224
	/* DMA bits off */
	regD &= ~(0x20 << adev->devno);
	/* DMA control bits */
	regU &= ~(0x30 << shift);
	/* DMA timing bits */
	regU &= ~(0x05 << adev->devno);
225

226
	if (adev->dma_mode >= XFER_UDMA_0) {
A
Adrian Bunk 已提交
227
		/* Merge the timing value */
228
		regU |= udma_data[adev->dma_mode - XFER_UDMA_0] << shift;
229 230
		/* Merge the control bits */
		regU |= 1 << adev->devno; /* UDMA on */
231
		if (adev->dma_mode > XFER_UDMA_2) /* 15nS timing */
232
			regU |= 4 << adev->devno;
233 234 235 236
	} else {
		regU &= ~ (1 << adev->devno);	/* UDMA off */
		cmd64x_set_timing(ap, adev, adev->dma_mode);
	}
237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255

	regD |= 0x20 << adev->devno;

	pci_write_config_byte(pdev, pciU, regU);
	pci_write_config_byte(pdev, pciD, regD);
}

/**
 *	cmd648_dma_stop	-	DMA stop callback
 *	@qc: Command in progress
 *
 *	DMA has completed.
 */

static void cmd648_bmdma_stop(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
	u8 dma_intr;
256 257
	int dma_mask = ap->port_no ? ARTTIM23_INTR_CH1 : CFR_INTR_CH0;
	int dma_reg = ap->port_no ? ARTTIM2 : CFR;
258

259
	ata_bmdma_stop(qc);
260

261 262 263
	pci_read_config_byte(pdev, dma_reg, &dma_intr);
	pci_write_config_byte(pdev, dma_reg, dma_intr | dma_mask);
}
264

265
/**
266
 *	cmd646r1_dma_stop	-	DMA stop callback
267 268
 *	@qc: Command in progress
 *
269
 *	Stub for now while investigating the r1 quirk in the old driver.
270 271
 */

272
static void cmd646r1_bmdma_stop(struct ata_queued_cmd *qc)
273 274 275
{
	ata_bmdma_stop(qc);
}
276

277
static struct scsi_host_template cmd64x_sht = {
278
	ATA_BMDMA_SHT(DRV_NAME),
279 280
};

281 282
static const struct ata_port_operations cmd64x_base_ops = {
	.inherits	= &ata_bmdma_port_ops,
283 284
	.set_piomode	= cmd64x_set_piomode,
	.set_dmamode	= cmd64x_set_dmamode,
285
};
286

287 288
static struct ata_port_operations cmd64x_port_ops = {
	.inherits	= &cmd64x_base_ops,
289
	.cable_detect	= ata_cable_40wire,
290
};
291

292 293
static struct ata_port_operations cmd646r1_port_ops = {
	.inherits	= &cmd64x_base_ops,
294
	.bmdma_stop	= cmd646r1_bmdma_stop,
295
	.cable_detect	= ata_cable_40wire,
296
};
297 298

static struct ata_port_operations cmd648_port_ops = {
299
	.inherits	= &cmd64x_base_ops,
300
	.bmdma_stop	= cmd648_bmdma_stop,
301
	.cable_detect	= cmd648_cable_detect,
302 303
};

304 305
static int cmd64x_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
{
T
Tejun Heo 已提交
306
	static const struct ata_port_info cmd_info[6] = {
307
		{	/* CMD 643 - no UDMA */
308
			.flags = ATA_FLAG_SLAVE_POSS,
309 310
			.pio_mask = ATA_PIO4,
			.mwdma_mask = ATA_MWDMA2,
311 312 313
			.port_ops = &cmd64x_port_ops
		},
		{	/* CMD 646 with broken UDMA */
314
			.flags = ATA_FLAG_SLAVE_POSS,
315 316
			.pio_mask = ATA_PIO4,
			.mwdma_mask = ATA_MWDMA2,
317 318 319
			.port_ops = &cmd64x_port_ops
		},
		{	/* CMD 646 with working UDMA */
320
			.flags = ATA_FLAG_SLAVE_POSS,
321 322
			.pio_mask = ATA_PIO4,
			.mwdma_mask = ATA_MWDMA2,
A
Alan Cox 已提交
323
			.udma_mask = ATA_UDMA2,
324 325 326
			.port_ops = &cmd64x_port_ops
		},
		{	/* CMD 646 rev 1  */
327
			.flags = ATA_FLAG_SLAVE_POSS,
328 329
			.pio_mask = ATA_PIO4,
			.mwdma_mask = ATA_MWDMA2,
330 331 332
			.port_ops = &cmd646r1_port_ops
		},
		{	/* CMD 648 */
333
			.flags = ATA_FLAG_SLAVE_POSS,
334 335
			.pio_mask = ATA_PIO4,
			.mwdma_mask = ATA_MWDMA2,
A
Alan Cox 已提交
336
			.udma_mask = ATA_UDMA4,
337 338 339
			.port_ops = &cmd648_port_ops
		},
		{	/* CMD 649 */
340
			.flags = ATA_FLAG_SLAVE_POSS,
341 342
			.pio_mask = ATA_PIO4,
			.mwdma_mask = ATA_MWDMA2,
A
Alan Cox 已提交
343
			.udma_mask = ATA_UDMA5,
344 345 346
			.port_ops = &cmd648_port_ops
		}
	};
T
Tejun Heo 已提交
347
	const struct ata_port_info *ppi[] = { &cmd_info[id->driver_data], NULL };
348
	u8 mrdmode;
349 350 351 352 353
	int rc;

	rc = pcim_enable_device(pdev);
	if (rc)
		return rc;
354

355
	if (id->driver_data == 0)	/* 643 */
T
Tejun Heo 已提交
356
		ata_pci_bmdma_clear_simplex(pdev);
357

358 359
	if (pdev->device == PCI_DEVICE_ID_CMD_646) {
		/* Does UDMA work ? */
S
Sergei Shtylyov 已提交
360
		if (pdev->revision > 4)
T
Tejun Heo 已提交
361
			ppi[0] = &cmd_info[2];
362
		/* Early rev with other problems ? */
S
Sergei Shtylyov 已提交
363
		else if (pdev->revision == 1)
T
Tejun Heo 已提交
364
			ppi[0] = &cmd_info[3];
365 366 367 368 369 370 371
	}

	pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 64);
	pci_read_config_byte(pdev, MRDMODE, &mrdmode);
	mrdmode &= ~ 0x30;	/* IRQ set up */
	mrdmode |= 0x02;	/* Memory read line enable */
	pci_write_config_byte(pdev, MRDMODE, mrdmode);
372

373 374
	/* Force PIO 0 here.. */

375 376 377 378
	/* PPC specific fixup copied from old driver */
#ifdef CONFIG_PPC
	pci_write_config_byte(pdev, UDIDETCR0, 0xF0);
#endif
379

380
	return ata_pci_sff_init_one(pdev, ppi, &cmd64x_sht, NULL);
381 382
}

383
#ifdef CONFIG_PM
A
Alan 已提交
384 385
static int cmd64x_reinit_one(struct pci_dev *pdev)
{
386
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
A
Alan 已提交
387
	u8 mrdmode;
388 389 390 391 392 393
	int rc;

	rc = ata_pci_device_do_resume(pdev);
	if (rc)
		return rc;

A
Alan 已提交
394 395 396 397 398 399 400 401
	pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 64);
	pci_read_config_byte(pdev, MRDMODE, &mrdmode);
	mrdmode &= ~ 0x30;	/* IRQ set up */
	mrdmode |= 0x02;	/* Memory read line enable */
	pci_write_config_byte(pdev, MRDMODE, mrdmode);
#ifdef CONFIG_PPC
	pci_write_config_byte(pdev, UDIDETCR0, 0xF0);
#endif
402 403
	ata_host_resume(host);
	return 0;
A
Alan 已提交
404
}
405
#endif
A
Alan 已提交
406

407 408 409 410 411 412 413
static const struct pci_device_id cmd64x[] = {
	{ PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_643), 0 },
	{ PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_646), 1 },
	{ PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_648), 4 },
	{ PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_649), 5 },

	{ },
414 415 416
};

static struct pci_driver cmd64x_pci_driver = {
417
	.name 		= DRV_NAME,
418 419
	.id_table	= cmd64x,
	.probe 		= cmd64x_init_one,
A
Alan 已提交
420
	.remove		= ata_pci_remove_one,
421
#ifdef CONFIG_PM
A
Alan 已提交
422 423
	.suspend	= ata_pci_device_suspend,
	.resume		= cmd64x_reinit_one,
424
#endif
425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444
};

static int __init cmd64x_init(void)
{
	return pci_register_driver(&cmd64x_pci_driver);
}

static void __exit cmd64x_exit(void)
{
	pci_unregister_driver(&cmd64x_pci_driver);
}

MODULE_AUTHOR("Alan Cox");
MODULE_DESCRIPTION("low-level driver for CMD64x series PATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, cmd64x);
MODULE_VERSION(DRV_VERSION);

module_init(cmd64x_init);
module_exit(cmd64x_exit);