pm.c 6.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * pm.c - Common OMAP2+ power management-related code
 *
 * Copyright (C) 2010 Texas Instruments, Inc.
 * Copyright (C) 2010 Nokia Corporation
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/io.h>
#include <linux/err.h>
16
#include <linux/opp.h>
17
#include <linux/export.h>
18
#include <linux/suspend.h>
19 20 21

#include <plat/omap-pm.h>
#include <plat/omap_device.h>
22
#include "common.h"
23

24
#include "prcm-common.h"
25
#include "voltage.h"
26
#include "powerdomain.h"
27
#include "clockdomain.h"
28
#include "pm.h"
29
#include "twl-common.h"
30

31 32
static struct omap_device_pm_latency *pm_lats;

33 34 35 36 37 38
/*
 * omap_pm_suspend: points to a function that does the SoC-specific
 * suspend work
 */
int (*omap_pm_suspend)(void);

39
static int __init _init_omap_device(char *name)
40 41
{
	struct omap_hwmod *oh;
42
	struct platform_device *pdev;
43 44 45 46 47 48

	oh = omap_hwmod_lookup(name);
	if (WARN(!oh, "%s: could not find omap_hwmod for %s\n",
		 __func__, name))
		return -ENODEV;

49 50
	pdev = omap_device_build(oh->name, 0, oh, NULL, 0, pm_lats, 0, false);
	if (WARN(IS_ERR(pdev), "%s: could not build omap_device for %s\n",
51 52 53 54 55 56 57 58 59
		 __func__, name))
		return -ENODEV;

	return 0;
}

/*
 * Build omap_devices for processors and bus.
 */
60
static void __init omap2_init_processor_devices(void)
61
{
62
	_init_omap_device("mpu");
63
	if (omap3_has_iva())
64
		_init_omap_device("iva");
65

66
	if (cpu_is_omap44xx()) {
67 68 69
		_init_omap_device("l3_main_1");
		_init_omap_device("dsp");
		_init_omap_device("iva");
70
	} else {
71
		_init_omap_device("l3_main");
72
	}
73 74
}

75 76 77 78
/* Types of sleep_switch used in omap_set_pwrdm_state */
#define FORCEWAKEUP_SWITCH	0
#define LOWPOWERSTATE_SWITCH	1

79 80 81 82 83 84 85 86 87 88
int __init omap_pm_clkdms_setup(struct clockdomain *clkdm, void *unused)
{
	if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
		clkdm_allow_idle(clkdm);
	else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
		 atomic_read(&clkdm->usecount) == 0)
		clkdm_sleep(clkdm);
	return 0;
}

89 90
/*
 * This sets pwrdm state (other than mpu & core. Currently only ON &
91
 * RET are supported.
92
 */
93
int omap_set_pwrdm_state(struct powerdomain *pwrdm, u32 pwrst)
94
{
95 96
	u8 curr_pwrst, next_pwrst;
	int sleep_switch = -1, ret = 0, hwsup = 0;
97

98
	if (!pwrdm || IS_ERR(pwrdm))
99 100
		return -EINVAL;

101 102
	while (!(pwrdm->pwrsts & (1 << pwrst))) {
		if (pwrst == PWRDM_POWER_OFF)
103
			return ret;
104
		pwrst--;
105 106
	}

107 108
	next_pwrst = pwrdm_read_next_pwrst(pwrdm);
	if (next_pwrst == pwrst)
109 110
		return ret;

111 112 113
	curr_pwrst = pwrdm_read_pwrst(pwrdm);
	if (curr_pwrst < PWRDM_POWER_ON) {
		if ((curr_pwrst > pwrst) &&
114 115 116
			(pwrdm->flags & PWRDM_HAS_LOWPOWERSTATECHANGE)) {
			sleep_switch = LOWPOWERSTATE_SWITCH;
		} else {
117
			hwsup = clkdm_in_hwsup(pwrdm->pwrdm_clkdms[0]);
118
			clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
119 120
			sleep_switch = FORCEWAKEUP_SWITCH;
		}
121 122
	}

123 124 125
	ret = pwrdm_set_next_pwrst(pwrdm, pwrst);
	if (ret)
		pr_err("%s: unable to set power state of powerdomain: %s\n",
126
		       __func__, pwrdm->name);
127

128 129
	switch (sleep_switch) {
	case FORCEWAKEUP_SWITCH:
130
		if (hwsup)
131
			clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
132
		else
133
			clkdm_sleep(pwrdm->pwrdm_clkdms[0]);
134 135 136
		break;
	case LOWPOWERSTATE_SWITCH:
		pwrdm_set_lowpwrstchange(pwrdm);
137 138
		pwrdm_wait_transition(pwrdm);
		pwrdm_state_switch(pwrdm);
139
		break;
140 141 142 143 144
	}

	return ret;
}

145 146


147
/*
148
 * This API is to be called during init to set the various voltage
149 150 151
 * domains to the voltage as per the opp table. Typically we boot up
 * at the nominal voltage. So this function finds out the rate of
 * the clock associated with the voltage domain, finds out the correct
152
 * opp entry and sets the voltage domain to the voltage specified
153 154 155
 * in the opp entry
 */
static int __init omap2_set_init_voltage(char *vdd_name, char *clk_name,
156
					 const char *oh_name)
157 158 159 160 161
{
	struct voltagedomain *voltdm;
	struct clk *clk;
	struct opp *opp;
	unsigned long freq, bootup_volt;
162
	struct device *dev;
163

164
	if (!vdd_name || !clk_name || !oh_name) {
165
		pr_err("%s: invalid parameters\n", __func__);
166 167 168
		goto exit;
	}

169 170 171 172 173 174 175
	dev = omap_device_get_by_hwmod_name(oh_name);
	if (IS_ERR(dev)) {
		pr_err("%s: Unable to get dev pointer for hwmod %s\n",
			__func__, oh_name);
		goto exit;
	}

176
	voltdm = voltdm_lookup(vdd_name);
177
	if (IS_ERR(voltdm)) {
178
		pr_err("%s: unable to get vdd pointer for vdd_%s\n",
179 180 181 182 183 184
			__func__, vdd_name);
		goto exit;
	}

	clk =  clk_get(NULL, clk_name);
	if (IS_ERR(clk)) {
185
		pr_err("%s: unable to get clk %s\n", __func__, clk_name);
186 187 188 189 190 191
		goto exit;
	}

	freq = clk->rate;
	clk_put(clk);

192
	rcu_read_lock();
193 194
	opp = opp_find_freq_ceil(dev, &freq);
	if (IS_ERR(opp)) {
195
		rcu_read_unlock();
196
		pr_err("%s: unable to find boot up OPP for vdd_%s\n",
197 198 199 200 201
			__func__, vdd_name);
		goto exit;
	}

	bootup_volt = opp_get_voltage(opp);
202
	rcu_read_unlock();
203
	if (!bootup_volt) {
204
		pr_err("%s: unable to find voltage corresponding "
205 206 207 208
			"to the bootup OPP for vdd_%s\n", __func__, vdd_name);
		goto exit;
	}

209
	voltdm_scale(voltdm, bootup_volt);
210 211 212
	return 0;

exit:
213
	pr_err("%s: unable to set vdd_%s\n", __func__, vdd_name);
214 215 216
	return -EINVAL;
}

217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
#ifdef CONFIG_SUSPEND
static int omap_pm_enter(suspend_state_t suspend_state)
{
	int ret = 0;

	if (!omap_pm_suspend)
		return -ENOENT; /* XXX doublecheck */

	switch (suspend_state) {
	case PM_SUSPEND_STANDBY:
	case PM_SUSPEND_MEM:
		ret = omap_pm_suspend();
		break;
	default:
		ret = -EINVAL;
	}

	return ret;
}

static int omap_pm_begin(suspend_state_t state)
{
	disable_hlt();
	if (cpu_is_omap34xx())
		omap_prcm_irq_prepare();
	return 0;
}

static void omap_pm_end(void)
{
	enable_hlt();
	return;
}

static void omap_pm_finish(void)
{
	if (cpu_is_omap34xx())
		omap_prcm_irq_complete();
}

static const struct platform_suspend_ops omap_pm_ops = {
	.begin		= omap_pm_begin,
	.end		= omap_pm_end,
	.enter		= omap_pm_enter,
	.finish		= omap_pm_finish,
	.valid		= suspend_valid_only_mem,
};

#endif /* CONFIG_SUSPEND */

267 268 269 270 271
static void __init omap3_init_voltages(void)
{
	if (!cpu_is_omap34xx())
		return;

272 273
	omap2_set_init_voltage("mpu_iva", "dpll1_ck", "mpu");
	omap2_set_init_voltage("core", "l3_ick", "l3_main");
274 275
}

276 277 278 279 280
static void __init omap4_init_voltages(void)
{
	if (!cpu_is_omap44xx())
		return;

281 282 283
	omap2_set_init_voltage("mpu", "dpll_mpu_ck", "mpu");
	omap2_set_init_voltage("core", "l3_div_ck", "l3_main_1");
	omap2_set_init_voltage("iva", "dpll_iva_m5x2_ck", "iva");
284 285
}

286 287
static int __init omap2_common_pm_init(void)
{
288 289
	if (!of_have_populated_dt())
		omap2_init_processor_devices();
290 291 292 293
	omap_pm_if_init();

	return 0;
}
294
postcore_initcall(omap2_common_pm_init);
295

296 297
static int __init omap2_common_pm_late_init(void)
{
298
	/* Init the voltage layer */
299
	omap_pmic_late_init();
300
	omap_voltage_late_init();
301 302 303

	/* Initialize the voltages */
	omap3_init_voltages();
304
	omap4_init_voltages();
305

306
	/* Smartreflex device init */
307
	omap_devinit_smartreflex();
308

309 310 311 312
#ifdef CONFIG_SUSPEND
	suspend_set_ops(&omap_pm_ops);
#endif

313 314 315
	return 0;
}
late_initcall(omap2_common_pm_late_init);