mce.h 7.8 KB
Newer Older
H
H. Peter Anvin 已提交
1 2
#ifndef _ASM_X86_MCE_H
#define _ASM_X86_MCE_H
3

4
#include <linux/types.h>
5 6 7 8 9 10
#include <asm/ioctls.h>

/*
 * Machine Check support for x86
 */

11
/* MCG_CAP register defines */
12
#define MCG_BANKCNT_MASK	0xff         /* Number of Banks */
13
#define MCG_CTL_P		(1ULL<<8)    /* MCG_CTL register available */
14 15 16 17 18
#define MCG_EXT_P		(1ULL<<9)    /* Extended registers available */
#define MCG_CMCI_P		(1ULL<<10)   /* CMCI supported */
#define MCG_EXT_CNT_MASK	0xff0000     /* Number of Extended registers */
#define MCG_EXT_CNT_SHIFT	16
#define MCG_EXT_CNT(c)		(((c) & MCG_EXT_CNT_MASK) >> MCG_EXT_CNT_SHIFT)
A
Andi Kleen 已提交
19
#define MCG_SER_P	 	(1ULL<<24)   /* MCA recovery/new status bits */
20

21
/* MCG_STATUS register defines */
22 23 24
#define MCG_STATUS_RIPV  (1ULL<<0)   /* restart ip valid */
#define MCG_STATUS_EIPV  (1ULL<<1)   /* ip points to correct instruction */
#define MCG_STATUS_MCIP  (1ULL<<2)   /* machine check in progress */
25

26
/* MCi_STATUS register defines */
27 28 29 30 31 32 33
#define MCI_STATUS_VAL   (1ULL<<63)  /* valid error */
#define MCI_STATUS_OVER  (1ULL<<62)  /* previous errors lost */
#define MCI_STATUS_UC    (1ULL<<61)  /* uncorrected error */
#define MCI_STATUS_EN    (1ULL<<60)  /* error enabled */
#define MCI_STATUS_MISCV (1ULL<<59)  /* misc error reg. valid */
#define MCI_STATUS_ADDRV (1ULL<<58)  /* addr reg. valid */
#define MCI_STATUS_PCC   (1ULL<<57)  /* processor context corrupt */
A
Andi Kleen 已提交
34 35 36
#define MCI_STATUS_S	 (1ULL<<56)  /* Signaled machine check */
#define MCI_STATUS_AR	 (1ULL<<55)  /* Action required */

37 38 39 40 41 42 43 44
/* MCi_MISC register defines */
#define MCI_MISC_ADDR_LSB(m)	((m) & 0x3f)
#define MCI_MISC_ADDR_MODE(m)	(((m) >> 6) & 7)
#define  MCI_MISC_ADDR_SEGOFF	0	/* segment offset */
#define  MCI_MISC_ADDR_LINEAR	1	/* linear address */
#define  MCI_MISC_ADDR_PHYS	2	/* physical address */
#define  MCI_MISC_ADDR_MEM	3	/* memory address */
#define  MCI_MISC_ADDR_GENERIC	7	/* generic */
45

46 47
/* CTL2 register defines */
#define MCI_CTL2_CMCI_EN		(1ULL << 30)
48
#define MCI_CTL2_CMCI_THRESHOLD_MASK	0x7fffULL
49

50 51 52
#define MCJ_CTX_MASK		3
#define MCJ_CTX(flags)		((flags) & MCJ_CTX_MASK)
#define MCJ_CTX_RANDOM		0    /* inject context: random */
53 54 55 56 57
#define MCJ_CTX_PROCESS		0x1  /* inject context: process */
#define MCJ_CTX_IRQ		0x2  /* inject context: IRQ */
#define MCJ_NMI_BROADCAST	0x4  /* do NMI broadcasting */
#define MCJ_EXCEPTION		0x8  /* raise as exception */
#define MCJ_IRQ_BRAODCAST	0x10 /* do IRQ broadcasting */
58

59 60 61 62 63 64
/* Fields are zero when not available */
struct mce {
	__u64 status;
	__u64 misc;
	__u64 addr;
	__u64 mcgstatus;
65
	__u64 ip;
66
	__u64 tsc;	/* cpu time stamp counter */
67 68
	__u64 time;	/* wall time_t when error was detected */
	__u8  cpuvendor;	/* cpu vendor as encoded in system.h */
69 70
	__u8  inject_flags;	/* software inject flags */
	__u16  pad;
71
	__u32 cpuid;	/* CPUID 1 EAX */
72 73
	__u8  cs;		/* code segment */
	__u8  bank;	/* machine check bank */
74
	__u8  cpu;	/* cpu number; obsolete; use extcpu now */
75
	__u8  finished;   /* entry is valid */
76
	__u32 extcpu;	/* linux cpu number that detected the error */
77 78 79
	__u32 socketid;	/* CPU socket ID */
	__u32 apicid;	/* CPU initial apic ID */
	__u64 mcgcap;	/* MCGCAP MSR: machine check capabilities of CPU */
80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95
};

/*
 * This structure contains all data related to the MCE log.  Also
 * carries a signature to make it easier to find from external
 * debugging tools.  Each entry is only valid when its finished flag
 * is set.
 */

#define MCE_LOG_LEN 32

struct mce_log {
	char signature[12]; /* "MACHINECHECK" */
	unsigned len;	    /* = MCE_LOG_LEN */
	unsigned next;
	unsigned flags;
96
	unsigned recordlen;	/* length of struct mce */
97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
	struct mce entry[MCE_LOG_LEN];
};

#define MCE_OVERFLOW 0		/* bit 0 in flags means overflow */

#define MCE_LOG_SIGNATURE	"MACHINECHECK"

#define MCE_GET_RECORD_LEN   _IOR('M', 1, int)
#define MCE_GET_LOG_LEN      _IOR('M', 2, int)
#define MCE_GETCLEAR_FLAGS   _IOR('M', 3, int)

/* Software defined banks */
#define MCE_EXTENDED_BANK	128
#define MCE_THERMAL_BANK	MCE_EXTENDED_BANK + 0

#define K8_MCE_THRESHOLD_BASE      (MCE_EXTENDED_BANK + 1)      /* MCE_AMD */
#define K8_MCE_THRESHOLD_BANK_0    (MCE_THRESHOLD_BASE + 0 * 9)
#define K8_MCE_THRESHOLD_BANK_1    (MCE_THRESHOLD_BASE + 1 * 9)
#define K8_MCE_THRESHOLD_BANK_2    (MCE_THRESHOLD_BASE + 2 * 9)
#define K8_MCE_THRESHOLD_BANK_3    (MCE_THRESHOLD_BASE + 3 * 9)
#define K8_MCE_THRESHOLD_BANK_4    (MCE_THRESHOLD_BASE + 4 * 9)
#define K8_MCE_THRESHOLD_BANK_5    (MCE_THRESHOLD_BASE + 5 * 9)
#define K8_MCE_THRESHOLD_DRAM_ECC  (MCE_THRESHOLD_BANK_4 + 0)

121

122 123
#ifdef __KERNEL__

124 125
extern void mce_register_decode_chain(struct notifier_block *nb);
extern void mce_unregister_decode_chain(struct notifier_block *nb);
126

H
Hidetoshi Seto 已提交
127 128
#include <linux/percpu.h>
#include <linux/init.h>
A
Arun Sharma 已提交
129
#include <linux/atomic.h>
H
Hidetoshi Seto 已提交
130

131
extern int mce_disabled;
132
extern int mce_p5_enabled;
133

H
Hidetoshi Seto 已提交
134
#ifdef CONFIG_X86_MCE
135
int mcheck_init(void);
136
void mcheck_cpu_init(struct cpuinfo_x86 *c);
H
Hidetoshi Seto 已提交
137
#else
138
static inline int mcheck_init(void) { return 0; }
139
static inline void mcheck_cpu_init(struct cpuinfo_x86 *c) {}
H
Hidetoshi Seto 已提交
140 141
#endif

H
Hidetoshi Seto 已提交
142 143 144
#ifdef CONFIG_X86_ANCIENT_MCE
void intel_p5_mcheck_init(struct cpuinfo_x86 *c);
void winchip_mcheck_init(struct cpuinfo_x86 *c);
145
static inline void enable_p5_mce(void) { mce_p5_enabled = 1; }
H
Hidetoshi Seto 已提交
146 147 148
#else
static inline void intel_p5_mcheck_init(struct cpuinfo_x86 *c) {}
static inline void winchip_mcheck_init(struct cpuinfo_x86 *c) {}
149
static inline void enable_p5_mce(void) {}
H
Hidetoshi Seto 已提交
150 151
#endif

152
void mce_setup(struct mce *m);
153
void mce_log(struct mce *m);
154
DECLARE_PER_CPU(struct device *, mce_device);
155

A
Andi Kleen 已提交
156
/*
157 158 159
 * Maximum banks number.
 * This is the limit of the current register layout on
 * Intel CPUs.
A
Andi Kleen 已提交
160
 */
161
#define MAX_NR_BANKS 32
A
Andi Kleen 已提交
162

163
#ifdef CONFIG_X86_MCE_INTEL
164 165
extern int mce_cmci_disabled;
extern int mce_ignore_ce;
166
void mce_intel_feature_init(struct cpuinfo_x86 *c);
A
Andi Kleen 已提交
167 168 169 170
void cmci_clear(void);
void cmci_reenable(void);
void cmci_rediscover(int dying);
void cmci_recheck(void);
171 172
#else
static inline void mce_intel_feature_init(struct cpuinfo_x86 *c) { }
A
Andi Kleen 已提交
173 174 175 176
static inline void cmci_clear(void) {}
static inline void cmci_reenable(void) {}
static inline void cmci_rediscover(int dying) {}
static inline void cmci_recheck(void) {}
177 178 179 180 181 182 183 184
#endif

#ifdef CONFIG_X86_MCE_AMD
void mce_amd_feature_init(struct cpuinfo_x86 *c);
#else
static inline void mce_amd_feature_init(struct cpuinfo_x86 *c) { }
#endif

185
int mce_available(struct cpuinfo_x86 *c);
A
Andi Kleen 已提交
186

187
DECLARE_PER_CPU(unsigned, mce_exception_count);
188
DECLARE_PER_CPU(unsigned, mce_poll_count);
189

190 191
extern atomic_t mce_entry;

192 193 194
typedef DECLARE_BITMAP(mce_banks_t, MAX_NR_BANKS);
DECLARE_PER_CPU(mce_banks_t, mce_poll_banks);

195 196 197
enum mcp_flags {
	MCP_TIMESTAMP = (1 << 0),	/* log time stamp */
	MCP_UC = (1 << 1),		/* log uncorrected errors */
A
Andi Kleen 已提交
198
	MCP_DONTLOG = (1 << 2),		/* only clear, don't log */
199
};
200
void machine_check_poll(enum mcp_flags flags, mce_banks_t *b);
201

202
int mce_notify_irq(void);
203
void mce_notify_process(void);
204

205
DECLARE_PER_CPU(struct mce, injectm);
206 207 208 209

extern void register_mce_write_callback(ssize_t (*)(struct file *filp,
				    const char __user *ubuf,
				    size_t usize, loff_t *off));
210

H
Hidetoshi Seto 已提交
211 212 213 214 215 216 217 218 219 220 221
/*
 * Exception handler
 */

/* Call the installed machine check handler for this CPU setup. */
extern void (*machine_check_vector)(struct pt_regs *, long error_code);
void do_machine_check(struct pt_regs *, long);

/*
 * Threshold handler
 */
222

223
extern void (*mce_threshold_vector)(void);
H
Hidetoshi Seto 已提交
224
extern void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
225

226 227 228 229 230 231 232
/*
 * Thermal handler
 */

void intel_init_thermal(struct cpuinfo_x86 *c);

void mce_log_therm_throt_event(__u64 status);
233

234 235 236
/* Interrupt Handler for core thermal thresholds */
extern int (*platform_thermal_notify)(__u64 msr_val);

237 238 239 240 241 242
#ifdef CONFIG_X86_THERMAL_VECTOR
extern void mcheck_intel_therm_init(void);
#else
static inline void mcheck_intel_therm_init(void) { }
#endif

243 244 245 246 247 248 249 250
/*
 * Used by APEI to report memory error via /dev/mcelog
 */

struct cper_sec_mem_err;
extern void apei_mce_report_mem_error(int corrected,
				      struct cper_sec_mem_err *mem_err);

251
#endif /* __KERNEL__ */
H
H. Peter Anvin 已提交
252
#endif /* _ASM_X86_MCE_H */