msi.c 24.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8
/*
 * File:	msi.c
 * Purpose:	PCI Message Signaled Interrupt (MSI)
 *
 * Copyright (C) 2003-2004 Intel
 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
 */

9
#include <linux/err.h>
L
Linus Torvalds 已提交
10 11 12 13
#include <linux/mm.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/init.h>
14
#include <linux/export.h>
L
Linus Torvalds 已提交
15 16 17
#include <linux/ioport.h>
#include <linux/pci.h>
#include <linux/proc_fs.h>
18
#include <linux/msi.h>
D
Dan Williams 已提交
19
#include <linux/smp.h>
H
Hidetoshi Seto 已提交
20 21
#include <linux/errno.h>
#include <linux/io.h>
22
#include <linux/slab.h>
L
Linus Torvalds 已提交
23 24 25 26 27 28

#include "pci.h"
#include "msi.h"

static int pci_msi_enable = 1;

29 30
/* Arch hooks */

31 32
#ifndef arch_msi_check_device
int arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
33 34 35
{
	return 0;
}
36
#endif
37

38
#ifndef arch_setup_msi_irqs
39 40 41 42 43 44
# define arch_setup_msi_irqs default_setup_msi_irqs
# define HAVE_DEFAULT_MSI_SETUP_IRQS
#endif

#ifdef HAVE_DEFAULT_MSI_SETUP_IRQS
int default_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
45 46 47 48
{
	struct msi_desc *entry;
	int ret;

49 50 51 52 53 54 55
	/*
	 * If an architecture wants to support multiple MSI, it needs to
	 * override arch_setup_msi_irqs()
	 */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

56 57
	list_for_each_entry(entry, &dev->msi_list, list) {
		ret = arch_setup_msi_irq(dev, entry);
58
		if (ret < 0)
59
			return ret;
60 61
		if (ret > 0)
			return -ENOSPC;
62 63 64 65
	}

	return 0;
}
66
#endif
67

68
#ifndef arch_teardown_msi_irqs
69 70 71 72 73 74
# define arch_teardown_msi_irqs default_teardown_msi_irqs
# define HAVE_DEFAULT_MSI_TEARDOWN_IRQS
#endif

#ifdef HAVE_DEFAULT_MSI_TEARDOWN_IRQS
void default_teardown_msi_irqs(struct pci_dev *dev)
75 76 77 78
{
	struct msi_desc *entry;

	list_for_each_entry(entry, &dev->msi_list, list) {
79 80 81 82 83 84
		int i, nvec;
		if (entry->irq == 0)
			continue;
		nvec = 1 << entry->msi_attrib.multiple;
		for (i = 0; i < nvec; i++)
			arch_teardown_msi_irq(entry->irq + i);
85 86
	}
}
87
#endif
88

89
static void msi_set_enable(struct pci_dev *dev, int pos, int enable)
90 91 92
{
	u16 control;

93
	BUG_ON(!pos);
94

95 96 97 98 99
	pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
	control &= ~PCI_MSI_FLAGS_ENABLE;
	if (enable)
		control |= PCI_MSI_FLAGS_ENABLE;
	pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
100 101
}

102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
static void msix_set_enable(struct pci_dev *dev, int enable)
{
	int pos;
	u16 control;

	pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
	if (pos) {
		pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
		control &= ~PCI_MSIX_FLAGS_ENABLE;
		if (enable)
			control |= PCI_MSIX_FLAGS_ENABLE;
		pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
	}
}

117 118
static inline __attribute_const__ u32 msi_mask(unsigned x)
{
119 120 121 122
	/* Don't shift by >= width of type */
	if (x >= 5)
		return 0xffffffff;
	return (1 << (1 << x)) - 1;
123 124
}

125
static inline __attribute_const__ u32 msi_capable_mask(u16 control)
M
Mitch Williams 已提交
126
{
127 128
	return msi_mask((control >> 1) & 7);
}
M
Mitch Williams 已提交
129

130 131 132
static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
{
	return msi_mask((control >> 4) & 7);
M
Mitch Williams 已提交
133 134
}

135 136 137 138 139 140
/*
 * PCI 2.3 does not specify mask bits for each MSI interrupt.  Attempting to
 * mask all MSI interrupts by clearing the MSI enable bit does not work
 * reliably as devices without an INTx disable bit will then generate a
 * level IRQ which will never be cleared.
 */
141
static u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
L
Linus Torvalds 已提交
142
{
143
	u32 mask_bits = desc->masked;
L
Linus Torvalds 已提交
144

145
	if (!desc->msi_attrib.maskbit)
146
		return 0;
147 148 149 150

	mask_bits &= ~mask;
	mask_bits |= flag;
	pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
151 152 153 154 155 156 157

	return mask_bits;
}

static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
{
	desc->masked = __msi_mask_irq(desc, mask, flag);
158 159 160 161 162 163 164 165 166
}

/*
 * This internal function does not flush PCI writes to the device.
 * All users must ensure that they read from the device before either
 * assuming that the device state is up to date, or returning out of this
 * file.  This saves a few milliseconds when initialising devices with lots
 * of MSI-X interrupts.
 */
167
static u32 __msix_mask_irq(struct msi_desc *desc, u32 flag)
168 169 170
{
	u32 mask_bits = desc->masked;
	unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
171
						PCI_MSIX_ENTRY_VECTOR_CTRL;
172 173 174
	mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
	if (flag)
		mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
175
	writel(mask_bits, desc->mask_base + offset);
176 177 178 179 180 181 182

	return mask_bits;
}

static void msix_mask_irq(struct msi_desc *desc, u32 flag)
{
	desc->masked = __msix_mask_irq(desc, flag);
183
}
184

185
static void msi_set_mask_bit(struct irq_data *data, u32 flag)
186
{
187
	struct msi_desc *desc = irq_data_get_msi(data);
188

189 190 191 192
	if (desc->msi_attrib.is_msix) {
		msix_mask_irq(desc, flag);
		readl(desc->mask_base);		/* Flush write to device */
	} else {
193
		unsigned offset = data->irq - desc->dev->irq;
194
		msi_mask_irq(desc, 1 << offset, flag << offset);
L
Linus Torvalds 已提交
195
	}
196 197
}

198
void mask_msi_irq(struct irq_data *data)
199
{
200
	msi_set_mask_bit(data, 1);
201 202
}

203
void unmask_msi_irq(struct irq_data *data)
204
{
205
	msi_set_mask_bit(data, 0);
L
Linus Torvalds 已提交
206 207
}

208
void __read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
L
Linus Torvalds 已提交
209
{
210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
	BUG_ON(entry->dev->current_state != PCI_D0);

	if (entry->msi_attrib.is_msix) {
		void __iomem *base = entry->mask_base +
			entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;

		msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
		msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
		msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
	} else {
		struct pci_dev *dev = entry->dev;
		int pos = entry->msi_attrib.pos;
		u16 data;

		pci_read_config_dword(dev, msi_lower_address_reg(pos),
					&msg->address_lo);
		if (entry->msi_attrib.is_64) {
			pci_read_config_dword(dev, msi_upper_address_reg(pos),
						&msg->address_hi);
			pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
		} else {
			msg->address_hi = 0;
			pci_read_config_word(dev, msi_data_reg(pos, 0), &data);
		}
		msg->data = data;
	}
}

void read_msi_msg(unsigned int irq, struct msi_msg *msg)
{
240
	struct msi_desc *entry = irq_get_msi_desc(irq);
241

242
	__read_msi_msg(entry, msg);
243 244
}

245
void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
246 247
{
	/* Assert that the cache is valid, assuming that
248 249 250
	 * valid messages are not all-zeroes. */
	BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo |
		 entry->msg.data));
251

252
	*msg = entry->msg;
253
}
L
Linus Torvalds 已提交
254

255
void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
256
{
257
	struct msi_desc *entry = irq_get_msi_desc(irq);
Y
Yinghai Lu 已提交
258

259
	__get_cached_msi_msg(entry, msg);
Y
Yinghai Lu 已提交
260 261
}

262
void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Y
Yinghai Lu 已提交
263
{
264 265 266
	if (entry->dev->current_state != PCI_D0) {
		/* Don't touch the hardware now */
	} else if (entry->msi_attrib.is_msix) {
267 268 269 270
		void __iomem *base;
		base = entry->mask_base +
			entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;

271 272 273
		writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
		writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
		writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
274
	} else {
275 276
		struct pci_dev *dev = entry->dev;
		int pos = entry->msi_attrib.pos;
277 278 279 280 281 282
		u16 msgctl;

		pci_read_config_word(dev, msi_control_reg(pos), &msgctl);
		msgctl &= ~PCI_MSI_FLAGS_QSIZE;
		msgctl |= entry->msi_attrib.multiple << 4;
		pci_write_config_word(dev, msi_control_reg(pos), msgctl);
283 284 285 286 287 288 289 290 291 292 293 294

		pci_write_config_dword(dev, msi_lower_address_reg(pos),
					msg->address_lo);
		if (entry->msi_attrib.is_64) {
			pci_write_config_dword(dev, msi_upper_address_reg(pos),
						msg->address_hi);
			pci_write_config_word(dev, msi_data_reg(pos, 1),
						msg->data);
		} else {
			pci_write_config_word(dev, msi_data_reg(pos, 0),
						msg->data);
		}
L
Linus Torvalds 已提交
295
	}
296
	entry->msg = *msg;
L
Linus Torvalds 已提交
297
}
298

Y
Yinghai Lu 已提交
299 300
void write_msi_msg(unsigned int irq, struct msi_msg *msg)
{
301
	struct msi_desc *entry = irq_get_msi_desc(irq);
Y
Yinghai Lu 已提交
302

303
	__write_msi_msg(entry, msg);
Y
Yinghai Lu 已提交
304 305
}

306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
static void free_msi_irqs(struct pci_dev *dev)
{
	struct msi_desc *entry, *tmp;

	list_for_each_entry(entry, &dev->msi_list, list) {
		int i, nvec;
		if (!entry->irq)
			continue;
		nvec = 1 << entry->msi_attrib.multiple;
		for (i = 0; i < nvec; i++)
			BUG_ON(irq_has_action(entry->irq + i));
	}

	arch_teardown_msi_irqs(dev);

	list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
		if (entry->msi_attrib.is_msix) {
			if (list_is_last(&entry->list, &dev->msi_list))
				iounmap(entry->mask_base);
		}
326 327
		kobject_del(&entry->kobj);
		kobject_put(&entry->kobj);
328 329 330 331
		list_del(&entry->list);
		kfree(entry);
	}
}
S
Satoru Takeuchi 已提交
332

333
static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
L
Linus Torvalds 已提交
334
{
335 336
	struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
	if (!desc)
L
Linus Torvalds 已提交
337 338
		return NULL;

339 340
	INIT_LIST_HEAD(&desc->list);
	desc->dev = dev;
L
Linus Torvalds 已提交
341

342
	return desc;
L
Linus Torvalds 已提交
343 344
}

345 346 347 348 349 350
static void pci_intx_for_msi(struct pci_dev *dev, int enable)
{
	if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
		pci_intx(dev, enable);
}

351
static void __pci_restore_msi_state(struct pci_dev *dev)
352
{
353
	int pos;
354
	u16 control;
355
	struct msi_desc *entry;
356

357 358 359
	if (!dev->msi_enabled)
		return;

360
	entry = irq_get_msi_desc(dev->irq);
361
	pos = entry->msi_attrib.pos;
362

363
	pci_intx_for_msi(dev, 0);
364
	msi_set_enable(dev, pos, 0);
365 366 367
	write_msi_msg(dev->irq, &entry->msg);

	pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
368
	msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
369
	control &= ~PCI_MSI_FLAGS_QSIZE;
370
	control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
371
	pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
372 373 374
}

static void __pci_restore_msix_state(struct pci_dev *dev)
375 376 377
{
	int pos;
	struct msi_desc *entry;
378
	u16 control;
379

E
Eric W. Biederman 已提交
380 381
	if (!dev->msix_enabled)
		return;
382
	BUG_ON(list_empty(&dev->msi_list));
H
Hidetoshi Seto 已提交
383
	entry = list_first_entry(&dev->msi_list, struct msi_desc, list);
384 385
	pos = entry->msi_attrib.pos;
	pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
E
Eric W. Biederman 已提交
386

387
	/* route the table */
388
	pci_intx_for_msi(dev, 0);
389 390
	control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
	pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
391

392 393
	list_for_each_entry(entry, &dev->msi_list, list) {
		write_msi_msg(entry->irq, &entry->msg);
394
		msix_mask_irq(entry, entry->masked);
395 396
	}

397 398
	control &= ~PCI_MSIX_FLAGS_MASKALL;
	pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
399
}
400 401 402 403 404 405

void pci_restore_msi_state(struct pci_dev *dev)
{
	__pci_restore_msi_state(dev);
	__pci_restore_msix_state(dev);
}
406
EXPORT_SYMBOL_GPL(pci_restore_msi_state);
407

408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499

#define to_msi_attr(obj) container_of(obj, struct msi_attribute, attr)
#define to_msi_desc(obj) container_of(obj, struct msi_desc, kobj)

struct msi_attribute {
	struct attribute        attr;
	ssize_t (*show)(struct msi_desc *entry, struct msi_attribute *attr,
			char *buf);
	ssize_t (*store)(struct msi_desc *entry, struct msi_attribute *attr,
			 const char *buf, size_t count);
};

static ssize_t show_msi_mode(struct msi_desc *entry, struct msi_attribute *atr,
			     char *buf)
{
	return sprintf(buf, "%s\n", entry->msi_attrib.is_msix ? "msix" : "msi");
}

static ssize_t msi_irq_attr_show(struct kobject *kobj,
				 struct attribute *attr, char *buf)
{
	struct msi_attribute *attribute = to_msi_attr(attr);
	struct msi_desc *entry = to_msi_desc(kobj);

	if (!attribute->show)
		return -EIO;

	return attribute->show(entry, attribute, buf);
}

static const struct sysfs_ops msi_irq_sysfs_ops = {
	.show = msi_irq_attr_show,
};

static struct msi_attribute mode_attribute =
	__ATTR(mode, S_IRUGO, show_msi_mode, NULL);


struct attribute *msi_irq_default_attrs[] = {
	&mode_attribute.attr,
	NULL
};

void msi_kobj_release(struct kobject *kobj)
{
	struct msi_desc *entry = to_msi_desc(kobj);

	pci_dev_put(entry->dev);
}

static struct kobj_type msi_irq_ktype = {
	.release = msi_kobj_release,
	.sysfs_ops = &msi_irq_sysfs_ops,
	.default_attrs = msi_irq_default_attrs,
};

static int populate_msi_sysfs(struct pci_dev *pdev)
{
	struct msi_desc *entry;
	struct kobject *kobj;
	int ret;
	int count = 0;

	pdev->msi_kset = kset_create_and_add("msi_irqs", NULL, &pdev->dev.kobj);
	if (!pdev->msi_kset)
		return -ENOMEM;

	list_for_each_entry(entry, &pdev->msi_list, list) {
		kobj = &entry->kobj;
		kobj->kset = pdev->msi_kset;
		pci_dev_get(pdev);
		ret = kobject_init_and_add(kobj, &msi_irq_ktype, NULL,
				     "%u", entry->irq);
		if (ret)
			goto out_unroll;

		count++;
	}

	return 0;

out_unroll:
	list_for_each_entry(entry, &pdev->msi_list, list) {
		if (!count)
			break;
		kobject_del(&entry->kobj);
		kobject_put(&entry->kobj);
		count--;
	}
	return ret;
}

L
Linus Torvalds 已提交
500 501 502
/**
 * msi_capability_init - configure device's MSI capability structure
 * @dev: pointer to the pci_dev data structure of MSI device function
503
 * @nvec: number of interrupts to allocate
L
Linus Torvalds 已提交
504
 *
505 506 507 508 509 510 511
 * Setup the MSI capability structure of the device with the requested
 * number of interrupts.  A return value of zero indicates the successful
 * setup of an entry with the new MSI irq.  A negative return value indicates
 * an error, and a positive return value indicates the number of interrupts
 * which could have been allocated.
 */
static int msi_capability_init(struct pci_dev *dev, int nvec)
L
Linus Torvalds 已提交
512 513
{
	struct msi_desc *entry;
514
	int pos, ret;
L
Linus Torvalds 已提交
515
	u16 control;
516
	unsigned mask;
L
Linus Torvalds 已提交
517

H
Hidetoshi Seto 已提交
518
	pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
519 520
	msi_set_enable(dev, pos, 0);	/* Disable MSI during set up */

L
Linus Torvalds 已提交
521 522
	pci_read_config_word(dev, msi_control_reg(pos), &control);
	/* MSI Entry Initialization */
523
	entry = alloc_msi_entry(dev);
524 525
	if (!entry)
		return -ENOMEM;
526

H
Hidetoshi Seto 已提交
527 528 529 530 531 532
	entry->msi_attrib.is_msix	= 0;
	entry->msi_attrib.is_64		= is_64bit_address(control);
	entry->msi_attrib.entry_nr	= 0;
	entry->msi_attrib.maskbit	= is_mask_bit_support(control);
	entry->msi_attrib.default_irq	= dev->irq;	/* Save IOAPIC IRQ */
	entry->msi_attrib.pos		= pos;
533

534
	entry->mask_pos = msi_mask_reg(pos, entry->msi_attrib.is_64);
535 536 537 538 539 540
	/* All MSIs are unmasked by default, Mask them all */
	if (entry->msi_attrib.maskbit)
		pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
	mask = msi_capable_mask(control);
	msi_mask_irq(entry, mask, mask);

541
	list_add_tail(&entry->list, &dev->msi_list);
542

L
Linus Torvalds 已提交
543
	/* Configure MSI capability structure */
544
	ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
545
	if (ret) {
546
		msi_mask_irq(entry, mask, ~mask);
547
		free_msi_irqs(dev);
548
		return ret;
549
	}
550

551 552 553 554 555 556 557
	ret = populate_msi_sysfs(dev);
	if (ret) {
		msi_mask_irq(entry, mask, ~mask);
		free_msi_irqs(dev);
		return ret;
	}

L
Linus Torvalds 已提交
558
	/* Set MSI enabled bits	 */
559
	pci_intx_for_msi(dev, 0);
560
	msi_set_enable(dev, pos, 1);
561
	dev->msi_enabled = 1;
L
Linus Torvalds 已提交
562

563
	dev->irq = entry->irq;
L
Linus Torvalds 已提交
564 565 566
	return 0;
}

567 568 569
static void __iomem *msix_map_region(struct pci_dev *dev, unsigned pos,
							unsigned nr_entries)
{
570
	resource_size_t phys_addr;
571 572 573 574 575 576 577 578 579 580 581
	u32 table_offset;
	u8 bir;

	pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
	bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
	table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
	phys_addr = pci_resource_start(dev, bir) + table_offset;

	return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
}

582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
static int msix_setup_entries(struct pci_dev *dev, unsigned pos,
				void __iomem *base, struct msix_entry *entries,
				int nvec)
{
	struct msi_desc *entry;
	int i;

	for (i = 0; i < nvec; i++) {
		entry = alloc_msi_entry(dev);
		if (!entry) {
			if (!i)
				iounmap(base);
			else
				free_msi_irqs(dev);
			/* No enough memory. Don't try again */
			return -ENOMEM;
		}

		entry->msi_attrib.is_msix	= 1;
		entry->msi_attrib.is_64		= 1;
		entry->msi_attrib.entry_nr	= entries[i].entry;
		entry->msi_attrib.default_irq	= dev->irq;
		entry->msi_attrib.pos		= pos;
		entry->mask_base		= base;

		list_add_tail(&entry->list, &dev->msi_list);
	}

	return 0;
}

613 614 615 616 617 618 619 620 621 622 623
static void msix_program_entries(struct pci_dev *dev,
					struct msix_entry *entries)
{
	struct msi_desc *entry;
	int i = 0;

	list_for_each_entry(entry, &dev->msi_list, list) {
		int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
						PCI_MSIX_ENTRY_VECTOR_CTRL;

		entries[i].vector = entry->irq;
624
		irq_set_msi_desc(entry->irq, entry);
625 626 627 628 629 630
		entry->masked = readl(entry->mask_base + offset);
		msix_mask_irq(entry, 1);
		i++;
	}
}

L
Linus Torvalds 已提交
631 632 633
/**
 * msix_capability_init - configure device's MSI-X capability
 * @dev: pointer to the pci_dev data structure of MSI-X device function
R
Randy Dunlap 已提交
634 635
 * @entries: pointer to an array of struct msix_entry entries
 * @nvec: number of @entries
L
Linus Torvalds 已提交
636
 *
637
 * Setup the MSI-X capability structure of device function with a
638 639
 * single MSI-X irq. A return of zero indicates the successful setup of
 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
L
Linus Torvalds 已提交
640 641 642 643
 **/
static int msix_capability_init(struct pci_dev *dev,
				struct msix_entry *entries, int nvec)
{
644
	int pos, ret;
645
	u16 control;
L
Linus Torvalds 已提交
646 647
	void __iomem *base;

H
Hidetoshi Seto 已提交
648
	pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
649 650 651 652 653 654
	pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);

	/* Ensure MSI-X is disabled while it is set up */
	control &= ~PCI_MSIX_FLAGS_ENABLE;
	pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);

L
Linus Torvalds 已提交
655
	/* Request & Map MSI-X table region */
656 657
	base = msix_map_region(dev, pos, multi_msix_capable(control));
	if (!base)
L
Linus Torvalds 已提交
658 659
		return -ENOMEM;

660 661 662
	ret = msix_setup_entries(dev, pos, base, entries, nvec);
	if (ret)
		return ret;
663 664

	ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
665 666
	if (ret)
		goto error;
667

668 669 670 671 672 673 674 675
	/*
	 * Some devices require MSI-X to be enabled before we can touch the
	 * MSI-X registers.  We need to mask all the vectors to prevent
	 * interrupts coming in before they're fully set up.
	 */
	control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
	pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);

676
	msix_program_entries(dev, entries);
677

678 679 680 681 682 683
	ret = populate_msi_sysfs(dev);
	if (ret) {
		ret = 0;
		goto error;
	}

684
	/* Set MSI-X enabled bits and unmask the function */
685
	pci_intx_for_msi(dev, 0);
686
	dev->msix_enabled = 1;
L
Linus Torvalds 已提交
687

688 689
	control &= ~PCI_MSIX_FLAGS_MASKALL;
	pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
690

L
Linus Torvalds 已提交
691
	return 0;
692 693 694 695 696 697 698

error:
	if (ret < 0) {
		/*
		 * If we had some success, report the number of irqs
		 * we succeeded in setting up.
		 */
699
		struct msi_desc *entry;
700 701 702 703 704 705 706 707 708 709 710 711 712
		int avail = 0;

		list_for_each_entry(entry, &dev->msi_list, list) {
			if (entry->irq != 0)
				avail++;
		}
		if (avail != 0)
			ret = avail;
	}

	free_msi_irqs(dev);

	return ret;
L
Linus Torvalds 已提交
713 714
}

715
/**
716
 * pci_msi_check_device - check whether MSI may be enabled on a device
717
 * @dev: pointer to the pci_dev data structure of MSI device function
718
 * @nvec: how many MSIs have been requested ?
719
 * @type: are we checking for MSI or MSI-X ?
720
 *
721
 * Look at global flags, the device itself, and its parent busses
722 723
 * to determine if MSI/-X are supported for the device. If MSI/-X is
 * supported return 0, else return an error code.
724
 **/
H
Hidetoshi Seto 已提交
725
static int pci_msi_check_device(struct pci_dev *dev, int nvec, int type)
726 727
{
	struct pci_bus *bus;
728
	int ret;
729

730
	/* MSI must be globally enabled and supported by the device */
731 732 733
	if (!pci_msi_enable || !dev || dev->no_msi)
		return -EINVAL;

734 735 736 737 738 739 740 741
	/*
	 * You can't ask to have 0 or less MSIs configured.
	 *  a) it's stupid ..
	 *  b) the list manipulation code assumes nvec >= 1.
	 */
	if (nvec < 1)
		return -ERANGE;

H
Hidetoshi Seto 已提交
742 743 744
	/*
	 * Any bridge which does NOT route MSI transactions from its
	 * secondary bus to its primary bus must set NO_MSI flag on
745 746 747 748
	 * the secondary pci_bus.
	 * We expect only arch-specific PCI host bus controller driver
	 * or quirks for specific PCI bridges to be setting NO_MSI.
	 */
749 750 751 752
	for (bus = dev->bus; bus; bus = bus->parent)
		if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
			return -EINVAL;

753 754 755 756
	ret = arch_msi_check_device(dev, nvec, type);
	if (ret)
		return ret;

757 758 759
	if (!pci_find_capability(dev, type))
		return -EINVAL;

760 761 762
	return 0;
}

L
Linus Torvalds 已提交
763
/**
764 765 766
 * pci_enable_msi_block - configure device's MSI capability structure
 * @dev: device to configure
 * @nvec: number of interrupts to configure
L
Linus Torvalds 已提交
767
 *
768 769 770 771 772 773 774 775 776
 * Allocate IRQs for a device with the MSI capability.
 * This function returns a negative errno if an error occurs.  If it
 * is unable to allocate the number of interrupts requested, it returns
 * the number of interrupts it might be able to allocate.  If it successfully
 * allocates at least the number of interrupts requested, it returns 0 and
 * updates the @dev's irq member to the lowest new interrupt number; the
 * other interrupt numbers allocated to this device are consecutive.
 */
int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
L
Linus Torvalds 已提交
777
{
778 779 780 781 782 783 784 785 786 787
	int status, pos, maxvec;
	u16 msgctl;

	pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
	if (!pos)
		return -EINVAL;
	pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
	maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
	if (nvec > maxvec)
		return maxvec;
L
Linus Torvalds 已提交
788

789
	status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
790 791
	if (status)
		return status;
L
Linus Torvalds 已提交
792

E
Eric W. Biederman 已提交
793
	WARN_ON(!!dev->msi_enabled);
L
Linus Torvalds 已提交
794

795
	/* Check whether driver already requested MSI-X irqs */
796
	if (dev->msix_enabled) {
797 798
		dev_info(&dev->dev, "can't enable MSI "
			 "(MSI-X already enabled)\n");
799
		return -EINVAL;
L
Linus Torvalds 已提交
800
	}
801 802

	status = msi_capability_init(dev, nvec);
L
Linus Torvalds 已提交
803 804
	return status;
}
805
EXPORT_SYMBOL(pci_enable_msi_block);
L
Linus Torvalds 已提交
806

807
void pci_msi_shutdown(struct pci_dev *dev)
L
Linus Torvalds 已提交
808
{
809 810 811
	struct msi_desc *desc;
	u32 mask;
	u16 ctrl;
812
	unsigned pos;
L
Linus Torvalds 已提交
813

814
	if (!pci_msi_enable || !dev || !dev->msi_enabled)
E
Eric W. Biederman 已提交
815 816
		return;

817 818 819 820 821
	BUG_ON(list_empty(&dev->msi_list));
	desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
	pos = desc->msi_attrib.pos;

	msi_set_enable(dev, pos, 0);
822
	pci_intx_for_msi(dev, 1);
823
	dev->msi_enabled = 0;
824

825
	/* Return the device with MSI unmasked as initial states */
826
	pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &ctrl);
827
	mask = msi_capable_mask(ctrl);
828 829
	/* Keep cached state to be restored */
	__msi_mask_irq(desc, mask, ~mask);
830 831

	/* Restore dev->irq to its default pin-assertion irq */
832
	dev->irq = desc->msi_attrib.default_irq;
833
}
834

H
Hidetoshi Seto 已提交
835
void pci_disable_msi(struct pci_dev *dev)
836 837 838 839 840
{
	if (!pci_msi_enable || !dev || !dev->msi_enabled)
		return;

	pci_msi_shutdown(dev);
841
	free_msi_irqs(dev);
842 843
	kset_unregister(dev->msi_kset);
	dev->msi_kset = NULL;
L
Linus Torvalds 已提交
844
}
845
EXPORT_SYMBOL(pci_disable_msi);
L
Linus Torvalds 已提交
846

847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863
/**
 * pci_msix_table_size - return the number of device's MSI-X table entries
 * @dev: pointer to the pci_dev data structure of MSI-X device function
 */
int pci_msix_table_size(struct pci_dev *dev)
{
	int pos;
	u16 control;

	pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
	if (!pos)
		return 0;

	pci_read_config_word(dev, msi_control_reg(pos), &control);
	return multi_msix_capable(control);
}

L
Linus Torvalds 已提交
864 865 866
/**
 * pci_enable_msix - configure device's MSI-X capability structure
 * @dev: pointer to the pci_dev data structure of MSI-X device function
867
 * @entries: pointer to an array of MSI-X entries
868
 * @nvec: number of MSI-X irqs requested for allocation by device driver
L
Linus Torvalds 已提交
869 870
 *
 * Setup the MSI-X capability structure of device function with the number
871
 * of requested irqs upon its software driver call to request for
L
Linus Torvalds 已提交
872 873
 * MSI-X mode enabled on its hardware device function. A return of zero
 * indicates the successful configuration of MSI-X capability structure
874
 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
L
Linus Torvalds 已提交
875
 * Or a return of > 0 indicates that driver request is exceeding the number
876 877
 * of irqs or MSI-X vectors available. Driver should use the returned value to
 * re-send its request.
L
Linus Torvalds 已提交
878
 **/
H
Hidetoshi Seto 已提交
879
int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
L
Linus Torvalds 已提交
880
{
881
	int status, nr_entries;
E
Eric W. Biederman 已提交
882
	int i, j;
L
Linus Torvalds 已提交
883

884
	if (!entries)
H
Hidetoshi Seto 已提交
885
		return -EINVAL;
L
Linus Torvalds 已提交
886

887 888 889 890
	status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
	if (status)
		return status;

891
	nr_entries = pci_msix_table_size(dev);
L
Linus Torvalds 已提交
892
	if (nvec > nr_entries)
893
		return nr_entries;
L
Linus Torvalds 已提交
894 895 896 897 898 899 900 901 902 903

	/* Check for any invalid entries */
	for (i = 0; i < nvec; i++) {
		if (entries[i].entry >= nr_entries)
			return -EINVAL;		/* invalid entry */
		for (j = i + 1; j < nvec; j++) {
			if (entries[i].entry == entries[j].entry)
				return -EINVAL;	/* duplicate entry */
		}
	}
E
Eric W. Biederman 已提交
904
	WARN_ON(!!dev->msix_enabled);
905

906
	/* Check whether driver already requested for MSI irq */
H
Hidetoshi Seto 已提交
907
	if (dev->msi_enabled) {
908 909
		dev_info(&dev->dev, "can't enable MSI-X "
		       "(MSI IRQ already assigned)\n");
L
Linus Torvalds 已提交
910 911 912 913 914
		return -EINVAL;
	}
	status = msix_capability_init(dev, entries, nvec);
	return status;
}
915
EXPORT_SYMBOL(pci_enable_msix);
L
Linus Torvalds 已提交
916

H
Hidetoshi Seto 已提交
917
void pci_msix_shutdown(struct pci_dev *dev)
918
{
919 920
	struct msi_desc *entry;

921
	if (!pci_msi_enable || !dev || !dev->msix_enabled)
E
Eric W. Biederman 已提交
922 923
		return;

924 925 926 927 928 929
	/* Return the device with MSI-X masked as initial states */
	list_for_each_entry(entry, &dev->msi_list, list) {
		/* Keep cached states to be restored */
		__msix_mask_irq(entry, 1);
	}

930
	msix_set_enable(dev, 0);
931
	pci_intx_for_msi(dev, 1);
932
	dev->msix_enabled = 0;
933
}
934

H
Hidetoshi Seto 已提交
935
void pci_disable_msix(struct pci_dev *dev)
936 937 938 939 940
{
	if (!pci_msi_enable || !dev || !dev->msix_enabled)
		return;

	pci_msix_shutdown(dev);
941
	free_msi_irqs(dev);
942 943
	kset_unregister(dev->msi_kset);
	dev->msi_kset = NULL;
L
Linus Torvalds 已提交
944
}
945
EXPORT_SYMBOL(pci_disable_msix);
L
Linus Torvalds 已提交
946 947

/**
948
 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
L
Linus Torvalds 已提交
949 950
 * @dev: pointer to the pci_dev data structure of MSI(X) device function
 *
951
 * Being called during hotplug remove, from which the device function
952
 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
L
Linus Torvalds 已提交
953 954 955
 * allocated for this device function, are reclaimed to unused state,
 * which may be used later on.
 **/
H
Hidetoshi Seto 已提交
956
void msi_remove_pci_irq_vectors(struct pci_dev *dev)
L
Linus Torvalds 已提交
957 958
{
	if (!pci_msi_enable || !dev)
H
Hidetoshi Seto 已提交
959
		return;
L
Linus Torvalds 已提交
960

961 962
	if (dev->msi_enabled || dev->msix_enabled)
		free_msi_irqs(dev);
L
Linus Torvalds 已提交
963 964
}

965 966 967 968
void pci_no_msi(void)
{
	pci_msi_enable = 0;
}
969

970 971 972 973 974 975 976
/**
 * pci_msi_enabled - is MSI enabled?
 *
 * Returns true if MSI has not been disabled by the command-line option
 * pci=nomsi.
 **/
int pci_msi_enabled(void)
977
{
978
	return pci_msi_enable;
979
}
980
EXPORT_SYMBOL(pci_msi_enabled);
981

982
void pci_msi_init_pci_dev(struct pci_dev *dev)
983
{
984
	int pos;
985
	INIT_LIST_HEAD(&dev->msi_list);
986 987 988 989 990 991 992 993 994

	/* Disable the msi hardware to avoid screaming interrupts
	 * during boot.  This is the power on reset default so
	 * usually this should be a noop.
	 */
	pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
	if (pos)
		msi_set_enable(dev, pos, 0);
	msix_set_enable(dev, 0);
995
}