xmit.c 63.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
/*
 * Copyright (c) 2008 Atheros Communications Inc.
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include "core.h"

#define BITS_PER_BYTE           8
#define OFDM_PLCP_BITS          22
#define HT_RC_2_MCS(_rc)        ((_rc) & 0x0f)
#define HT_RC_2_STREAMS(_rc)    ((((_rc) & 0x78) >> 3) + 1)
#define L_STF                   8
#define L_LTF                   8
#define L_SIG                   4
#define HT_SIG                  8
#define HT_STF                  4
#define HT_LTF(_ns)             (4 * (_ns))
#define SYMBOL_TIME(_ns)        ((_ns) << 2) /* ns * 4 us */
#define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5)  /* ns * 3.6 us */
#define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
#define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)

#define OFDM_SIFS_TIME    	    16

static u32 bits_per_symbol[][2] = {
	/* 20MHz 40MHz */
	{    26,   54 },     /*  0: BPSK */
	{    52,  108 },     /*  1: QPSK 1/2 */
	{    78,  162 },     /*  2: QPSK 3/4 */
	{   104,  216 },     /*  3: 16-QAM 1/2 */
	{   156,  324 },     /*  4: 16-QAM 3/4 */
	{   208,  432 },     /*  5: 64-QAM 2/3 */
	{   234,  486 },     /*  6: 64-QAM 3/4 */
	{   260,  540 },     /*  7: 64-QAM 5/6 */
	{    52,  108 },     /*  8: BPSK */
	{   104,  216 },     /*  9: QPSK 1/2 */
	{   156,  324 },     /* 10: QPSK 3/4 */
	{   208,  432 },     /* 11: 16-QAM 1/2 */
	{   312,  648 },     /* 12: 16-QAM 3/4 */
	{   416,  864 },     /* 13: 64-QAM 2/3 */
	{   468,  972 },     /* 14: 64-QAM 3/4 */
	{   520, 1080 },     /* 15: 64-QAM 5/6 */
};

#define IS_HT_RATE(_rate)     ((_rate) & 0x80)

/*
 * Insert a chain of ath_buf (descriptors) on a txq and
 * assume the descriptors are already chained together by caller.
 * NB: must be called with txq lock held
 */

64 65
static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
			     struct list_head *head)
66 67 68
{
	struct ath_hal *ah = sc->sc_ah;
	struct ath_buf *bf;
69

70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85
	/*
	 * Insert the frame on the outbound list and
	 * pass it on to the hardware.
	 */

	if (list_empty(head))
		return;

	bf = list_first_entry(head, struct ath_buf, list);

	list_splice_tail_init(head, &txq->axq_q);
	txq->axq_depth++;
	txq->axq_totalqueued++;
	txq->axq_linkbuf = list_entry(txq->axq_q.prev, struct ath_buf, list);

	DPRINTF(sc, ATH_DBG_QUEUE,
S
Sujith 已提交
86
		"qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
87 88 89 90

	if (txq->axq_link == NULL) {
		ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
		DPRINTF(sc, ATH_DBG_XMIT,
S
Sujith 已提交
91 92
			"TXDP[%u] = %llx (%p)\n",
			txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
93 94
	} else {
		*txq->axq_link = bf->bf_daddr;
S
Sujith 已提交
95
		DPRINTF(sc, ATH_DBG_XMIT, "link[%u] (%p)=%llx (%p)\n",
96 97 98 99 100 101 102
			txq->axq_qnum, txq->axq_link,
			ito64(bf->bf_daddr), bf->bf_desc);
	}
	txq->axq_link = &(bf->bf_lastbf->bf_desc->ds_link);
	ath9k_hw_txstart(ah, txq->axq_qnum);
}

103 104 105 106 107 108
static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
			    struct ath_xmit_status *tx_status)
{
	struct ieee80211_hw *hw = sc->hw;
	struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
	struct ath_tx_info_priv *tx_info_priv = ATH_TX_INFO_PRIV(tx_info);
109
	int hdrlen, padsize;
110

S
Sujith 已提交
111
	DPRINTF(sc, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128

	if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK ||
	    tx_info->flags & IEEE80211_TX_STAT_TX_FILTERED) {
		kfree(tx_info_priv);
		tx_info->rate_driver_data[0] = NULL;
	}

	if (tx_status->flags & ATH_TX_BAR) {
		tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
		tx_status->flags &= ~ATH_TX_BAR;
	}

	if (!(tx_status->flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
		/* Frame was ACKed */
		tx_info->flags |= IEEE80211_TX_STAT_ACK;
	}

129 130 131 132 133 134 135 136 137
	tx_info->status.rates[0].count = tx_status->retries;
	if (tx_info->status.rates[0].flags & IEEE80211_TX_RC_MCS) {
		/* Change idx from internal table index to MCS index */
		int idx = tx_info->status.rates[0].idx;
		struct ath_rate_table *rate_table = sc->cur_rate_table;
		if (idx >= 0 && idx < rate_table->rate_cnt)
			tx_info->status.rates[0].idx =
				rate_table->info[idx].ratecode & 0x7f;
	}
138

139 140 141 142 143 144 145 146 147 148 149
	hdrlen = ieee80211_get_hdrlen_from_skb(skb);
	padsize = hdrlen & 3;
	if (padsize && hdrlen >= 24) {
		/*
		 * Remove MAC header padding before giving the frame back to
		 * mac80211.
		 */
		memmove(skb->data + padsize, skb->data, hdrlen);
		skb_pull(skb, padsize);
	}

150 151 152
	ieee80211_tx_status(hw, skb);
}

153 154
/* Check if it's okay to send out aggregates */

155
static int ath_aggr_query(struct ath_softc *sc, struct ath_node *an, u8 tidno)
156 157 158 159
{
	struct ath_atx_tid *tid;
	tid = ATH_AN_2_TID(an, tidno);

160 161
	if (tid->state & AGGR_ADDBA_COMPLETE ||
	    tid->state & AGGR_ADDBA_PROGRESS)
162 163 164 165 166
		return 1;
	else
		return 0;
}

S
Sujith 已提交
167 168 169 170 171 172 173 174 175 176 177 178 179
static void ath_get_beaconconfig(struct ath_softc *sc, int if_id,
				 struct ath_beacon_config *conf)
{
	struct ieee80211_hw *hw = sc->hw;

	/* fill in beacon config data */

	conf->beacon_interval = hw->conf.beacon_int;
	conf->listen_interval = 100;
	conf->dtim_count = 1;
	conf->bmiss_timeout = ATH_DEFAULT_BMISS_LIMIT * conf->listen_interval;
}

S
Sujith 已提交
180 181 182
/* Calculate Atheros packet type from IEEE80211 packet header */

static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
183
{
S
Sujith 已提交
184
	struct ieee80211_hdr *hdr;
185 186 187
	enum ath9k_pkt_type htype;
	__le16 fc;

S
Sujith 已提交
188
	hdr = (struct ieee80211_hdr *)skb->data;
189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
	fc = hdr->frame_control;

	if (ieee80211_is_beacon(fc))
		htype = ATH9K_PKT_TYPE_BEACON;
	else if (ieee80211_is_probe_resp(fc))
		htype = ATH9K_PKT_TYPE_PROBE_RESP;
	else if (ieee80211_is_atim(fc))
		htype = ATH9K_PKT_TYPE_ATIM;
	else if (ieee80211_is_pspoll(fc))
		htype = ATH9K_PKT_TYPE_PSPOLL;
	else
		htype = ATH9K_PKT_TYPE_NORMAL;

	return htype;
}

S
Sujith 已提交
205
static bool is_pae(struct sk_buff *skb)
206 207 208 209 210 211
{
	struct ieee80211_hdr *hdr;
	__le16 fc;

	hdr = (struct ieee80211_hdr *)skb->data;
	fc = hdr->frame_control;
212

S
Sujith 已提交
213
	if (ieee80211_is_data(fc)) {
214
		if (ieee80211_is_nullfunc(fc) ||
S
Sujith 已提交
215 216
		    /* Port Access Entity (IEEE 802.1X) */
		    (skb->protocol == cpu_to_be16(ETH_P_PAE))) {
S
Sujith 已提交
217
			return true;
218 219 220
		}
	}

S
Sujith 已提交
221
	return false;
222 223
}

S
Sujith 已提交
224
static int get_hw_crypto_keytype(struct sk_buff *skb)
225 226 227 228
{
	struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);

	if (tx_info->control.hw_key) {
229
		if (tx_info->control.hw_key->alg == ALG_WEP)
S
Sujith 已提交
230
			return ATH9K_KEY_TYPE_WEP;
231
		else if (tx_info->control.hw_key->alg == ALG_TKIP)
S
Sujith 已提交
232
			return ATH9K_KEY_TYPE_TKIP;
233
		else if (tx_info->control.hw_key->alg == ALG_CCMP)
S
Sujith 已提交
234
			return ATH9K_KEY_TYPE_AES;
235 236
	}

S
Sujith 已提交
237 238
	return ATH9K_KEY_TYPE_CLEAR;
}
239

S
Sujith 已提交
240
/* Called only when tx aggregation is enabled and HT is supported */
241

S
Sujith 已提交
242 243 244 245 246 247 248 249 250
static void assign_aggr_tid_seqno(struct sk_buff *skb,
				  struct ath_buf *bf)
{
	struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
	struct ieee80211_hdr *hdr;
	struct ath_node *an;
	struct ath_atx_tid *tid;
	__le16 fc;
	u8 *qc;
251

S
Sujith 已提交
252 253
	if (!tx_info->control.sta)
		return;
254

S
Sujith 已提交
255 256 257
	an = (struct ath_node *)tx_info->control.sta->drv_priv;
	hdr = (struct ieee80211_hdr *)skb->data;
	fc = hdr->frame_control;
258

S
Sujith 已提交
259
	/* Get tidno */
260

S
Sujith 已提交
261 262 263 264
	if (ieee80211_is_data_qos(fc)) {
		qc = ieee80211_get_qos_ctl(hdr);
		bf->bf_tidno = qc[0] & 0xf;
	}
265

S
Sujith 已提交
266
	/* Get seqno */
267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
	/* For HT capable stations, we save tidno for later use.
	 * We also override seqno set by upper layer with the one
	 * in tx aggregation state.
	 *
	 * If fragmentation is on, the sequence number is
	 * not overridden, since it has been
	 * incremented by the fragmentation routine.
	 *
	 * FIXME: check if the fragmentation threshold exceeds
	 * IEEE80211 max.
	 */
	tid = ATH_AN_2_TID(an, bf->bf_tidno);
	hdr->seq_ctrl = cpu_to_le16(tid->seq_next <<
			IEEE80211_SEQ_SEQ_SHIFT);
	bf->bf_seqno = tid->seq_next;
	INCR(tid->seq_next, IEEE80211_SEQ_MAX);
S
Sujith 已提交
283
}
284

S
Sujith 已提交
285 286 287 288 289
static int setup_tx_flags(struct ath_softc *sc, struct sk_buff *skb,
			  struct ath_txq *txq)
{
	struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
	int flags = 0;
290

S
Sujith 已提交
291 292
	flags |= ATH9K_TXDESC_CLRDMASK; /* needed for crypto errors */
	flags |= ATH9K_TXDESC_INTREQ;
293

S
Sujith 已提交
294 295 296 297 298 299 300
	if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
		flags |= ATH9K_TXDESC_NOACK;
	if (tx_info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS)
		flags |= ATH9K_TXDESC_RTSENA;

	return flags;
}
301

S
Sujith 已提交
302 303 304 305
static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
{
	struct ath_buf *bf = NULL;

S
Sujith 已提交
306
	spin_lock_bh(&sc->tx.txbuflock);
S
Sujith 已提交
307

S
Sujith 已提交
308 309
	if (unlikely(list_empty(&sc->tx.txbuf))) {
		spin_unlock_bh(&sc->tx.txbuflock);
S
Sujith 已提交
310
		return NULL;
S
Sujith 已提交
311
	}
312

S
Sujith 已提交
313
	bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
S
Sujith 已提交
314 315
	list_del(&bf->list);

S
Sujith 已提交
316
	spin_unlock_bh(&sc->tx.txbuflock);
S
Sujith 已提交
317 318

	return bf;
319 320 321 322 323 324 325 326 327 328 329
}

/* To complete a chain of buffers associated a frame */

static void ath_tx_complete_buf(struct ath_softc *sc,
				struct ath_buf *bf,
				struct list_head *bf_q,
				int txok, int sendbar)
{
	struct sk_buff *skb = bf->bf_mpdu;
	struct ath_xmit_status tx_status;
330
	unsigned long flags;
331 332 333 334 335 336 337 338 339 340 341 342 343 344 345

	/*
	 * Set retry information.
	 * NB: Don't use the information in the descriptor, because the frame
	 * could be software retried.
	 */
	tx_status.retries = bf->bf_retries;
	tx_status.flags = 0;

	if (sendbar)
		tx_status.flags = ATH_TX_BAR;

	if (!txok) {
		tx_status.flags |= ATH_TX_ERROR;

S
Sujith 已提交
346
		if (bf_isxretried(bf))
347 348
			tx_status.flags |= ATH_TX_XRETRY;
	}
349

350 351
	/* Unmap this frame */
	pci_unmap_single(sc->pdev,
S
Sujith 已提交
352
			 bf->bf_dmacontext,
353 354 355
			 skb->len,
			 PCI_DMA_TODEVICE);
	/* complete this frame */
S
Sujith 已提交
356
	ath_tx_complete(sc, skb, &tx_status);
357 358 359 360

	/*
	 * Return the list of ath_buf of this mpdu to free queue
	 */
S
Sujith 已提交
361 362 363
	spin_lock_irqsave(&sc->tx.txbuflock, flags);
	list_splice_tail_init(bf_q, &sc->tx.txbuf);
	spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403
}

/*
 * queue up a dest/ac pair for tx scheduling
 * NB: must be called with txq lock held
 */

static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
{
	struct ath_atx_ac *ac = tid->ac;

	/*
	 * if tid is paused, hold off
	 */
	if (tid->paused)
		return;

	/*
	 * add tid to ac atmost once
	 */
	if (tid->sched)
		return;

	tid->sched = true;
	list_add_tail(&tid->list, &ac->tid_q);

	/*
	 * add node ac to txq atmost once
	 */
	if (ac->sched)
		return;

	ac->sched = true;
	list_add_tail(&ac->list, &txq->axq_acq);
}

/* pause a tid */

static void ath_tx_pause_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
{
S
Sujith 已提交
404
	struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
405 406 407 408 409 410 411 412 413 414 415 416

	spin_lock_bh(&txq->axq_lock);

	tid->paused++;

	spin_unlock_bh(&txq->axq_lock);
}

/* resume a tid and schedule aggregate */

void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
{
S
Sujith 已提交
417
	struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440

	ASSERT(tid->paused > 0);
	spin_lock_bh(&txq->axq_lock);

	tid->paused--;

	if (tid->paused > 0)
		goto unlock;

	if (list_empty(&tid->buf_q))
		goto unlock;

	/*
	 * Add this TID to scheduler and try to send out aggregates
	 */
	ath_tx_queue_tid(txq, tid);
	ath_txq_schedule(sc, txq);
unlock:
	spin_unlock_bh(&txq->axq_lock);
}

/* Compute the number of bad frames */

S
Sujith 已提交
441 442
static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
			      int txok)
443 444 445 446 447 448 449 450 451
{
	struct ath_buf *bf_last = bf->bf_lastbf;
	struct ath_desc *ds = bf_last->bf_desc;
	u16 seq_st = 0;
	u32 ba[WME_BA_BMP_SIZE >> 5];
	int ba_index;
	int nbad = 0;
	int isaggr = 0;

S
Sujith 已提交
452
	if (ds->ds_txstat.ts_flags == ATH9K_TX_SW_ABORTED)
453 454
		return 0;

S
Sujith 已提交
455
	isaggr = bf_isaggr(bf);
456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476
	if (isaggr) {
		seq_st = ATH_DS_BA_SEQ(ds);
		memcpy(ba, ATH_DS_BA_BITMAP(ds), WME_BA_BMP_SIZE >> 3);
	}

	while (bf) {
		ba_index = ATH_BA_INDEX(seq_st, bf->bf_seqno);
		if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
			nbad++;

		bf = bf->bf_next;
	}

	return nbad;
}

static void ath_tx_set_retry(struct ath_softc *sc, struct ath_buf *bf)
{
	struct sk_buff *skb;
	struct ieee80211_hdr *hdr;

S
Sujith 已提交
477
	bf->bf_state.bf_type |= BUF_RETRY;
478 479 480 481 482 483 484 485 486
	bf->bf_retries++;

	skb = bf->bf_mpdu;
	hdr = (struct ieee80211_hdr *)skb->data;
	hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
}

/* Update block ack window */

487 488
static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
			      int seqno)
489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
{
	int index, cindex;

	index  = ATH_BA_INDEX(tid->seq_start, seqno);
	cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);

	tid->tx_buf[cindex] = NULL;

	while (tid->baw_head != tid->baw_tail && !tid->tx_buf[tid->baw_head]) {
		INCR(tid->seq_start, IEEE80211_SEQ_MAX);
		INCR(tid->baw_head, ATH_TID_MAX_BUFS);
	}
}

/*
 * ath_pkt_dur - compute packet duration (NB: not NAV)
 *
 * rix - rate index
 * pktlen - total bytes (delims + data + fcs + pads + pad delims)
 * width  - 0 for 20 MHz, 1 for 40 MHz
 * half_gi - to use 4us v/s 3.6 us for symbol time
 */
511 512
static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, struct ath_buf *bf,
			    int width, int half_gi, bool shortPreamble)
513
{
514
	struct ath_rate_table *rate_table = sc->cur_rate_table;
515 516 517 518
	u32 nbits, nsymbits, duration, nsymbols;
	u8 rc;
	int streams, pktlen;

S
Sujith 已提交
519
	pktlen = bf_isaggr(bf) ? bf->bf_al : bf->bf_frmlen;
S
Sujith 已提交
520
	rc = rate_table->info[rix].ratecode;
521

S
Sujith 已提交
522
	/* for legacy rates, use old function to compute packet duration */
523
	if (!IS_HT_RATE(rc))
S
Sujith 已提交
524 525 526 527
		return ath9k_hw_computetxtime(sc->sc_ah, rate_table, pktlen,
					      rix, shortPreamble);

	/* find number of symbols: PLCP + data */
528 529 530 531 532 533 534 535 536
	nbits = (pktlen << 3) + OFDM_PLCP_BITS;
	nsymbits = bits_per_symbol[HT_RC_2_MCS(rc)][width];
	nsymbols = (nbits + nsymbits - 1) / nsymbits;

	if (!half_gi)
		duration = SYMBOL_TIME(nsymbols);
	else
		duration = SYMBOL_TIME_HALFGI(nsymbols);

S
Sujith 已提交
537
	/* addup duration for legacy/ht training and signal fields */
538 539
	streams = HT_RC_2_STREAMS(rc);
	duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
540

541 542 543 544 545 546 547 548
	return duration;
}

/* Rate module function to set rate related fields in tx descriptor */

static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf)
{
	struct ath_hal *ah = sc->sc_ah;
S
Sujith 已提交
549
	struct ath_rate_table *rt;
550 551 552
	struct ath_desc *ds = bf->bf_desc;
	struct ath_desc *lastds = bf->bf_lastbf->bf_desc;
	struct ath9k_11n_rate_series series[4];
S
Sujith 已提交
553 554
	struct sk_buff *skb;
	struct ieee80211_tx_info *tx_info;
S
Sujith 已提交
555
	struct ieee80211_tx_rate *rates;
S
Sujith 已提交
556 557 558 559 560 561 562
	struct ieee80211_hdr *hdr;
	int i, flags, rtsctsena = 0;
	u32 ctsduration = 0;
	u8 rix = 0, cix, ctsrate = 0;
	__le16 fc;

	memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
S
Sujith 已提交
563 564

	skb = (struct sk_buff *)bf->bf_mpdu;
S
Sujith 已提交
565 566
	hdr = (struct ieee80211_hdr *)skb->data;
	fc = hdr->frame_control;
S
Sujith 已提交
567
	tx_info = IEEE80211_SKB_CB(skb);
S
Sujith 已提交
568
	rates = tx_info->control.rates;
S
Sujith 已提交
569

S
Sujith 已提交
570 571 572 573 574 575 576 577
	if (ieee80211_has_morefrags(fc) ||
	    (le16_to_cpu(hdr->seq_ctrl) & IEEE80211_SCTL_FRAG)) {
		rates[1].count = rates[2].count = rates[3].count = 0;
		rates[1].idx = rates[2].idx = rates[3].idx = 0;
		rates[0].count = ATH_TXMAXTRY;
	}

	/* get the cix for the lowest valid rix */
578
	rt = sc->cur_rate_table;
S
Sujith 已提交
579
	for (i = 3; i >= 0; i--) {
S
Sujith 已提交
580
		if (rates[i].count && (rates[i].idx >= 0)) {
S
Sujith 已提交
581
			rix = rates[i].idx;
582 583 584
			break;
		}
	}
S
Sujith 已提交
585

586
	flags = (bf->bf_flags & (ATH9K_TXDESC_RTSENA | ATH9K_TXDESC_CTSENA));
S
Sujith 已提交
587
	cix = rt->info[rix].ctrl_rate;
588 589

	/*
S
Sujith 已提交
590 591
	 * If 802.11g protection is enabled, determine whether to use RTS/CTS or
	 * just CTS.  Note that this is only done for OFDM/HT unicast frames.
592
	 */
S
Sujith 已提交
593
	if (sc->sc_protmode != PROT_M_NONE && !(bf->bf_flags & ATH9K_TXDESC_NOACK)
S
Sujith 已提交
594
	    && (rt->info[rix].phy == WLAN_RC_PHY_OFDM ||
S
Sujith 已提交
595
		WLAN_RC_PHY_HT(rt->info[rix].phy))) {
596 597 598 599 600
		if (sc->sc_protmode == PROT_M_RTSCTS)
			flags = ATH9K_TXDESC_RTSENA;
		else if (sc->sc_protmode == PROT_M_CTSONLY)
			flags = ATH9K_TXDESC_CTSENA;

S
Sujith 已提交
601
		cix = rt->info[sc->sc_protrix].ctrl_rate;
602 603 604
		rtsctsena = 1;
	}

S
Sujith 已提交
605 606 607
	/* For 11n, the default behavior is to enable RTS for hw retried frames.
	 * We enable the global flag here and let rate series flags determine
	 * which rates will actually use RTS.
608
	 */
S
Sujith 已提交
609
	if ((ah->ah_caps.hw_caps & ATH9K_HW_CAP_HT) && bf_isdata(bf)) {
S
Sujith 已提交
610
		/* 802.11g protection not needed, use our default behavior */
611 612 613 614
		if (!rtsctsena)
			flags = ATH9K_TXDESC_RTSENA;
	}

S
Sujith 已提交
615
	/* Set protection if aggregate protection on */
616
	if (sc->sc_config.ath_aggr_prot &&
S
Sujith 已提交
617
	    (!bf_isaggr(bf) || (bf_isaggr(bf) && bf->bf_al < 8192))) {
618
		flags = ATH9K_TXDESC_RTSENA;
S
Sujith 已提交
619
		cix = rt->info[sc->sc_protrix].ctrl_rate;
620 621 622
		rtsctsena = 1;
	}

S
Sujith 已提交
623 624
	/* For AR5416 - RTS cannot be followed by a frame larger than 8K */
	if (bf_isaggr(bf) && (bf->bf_al > ah->ah_caps.rts_aggr_limit))
625 626 627
		flags &= ~(ATH9K_TXDESC_RTSENA);

	/*
S
Sujith 已提交
628 629 630
	 * CTS transmit rate is derived from the transmit rate by looking in the
	 * h/w rate table.  We must also factor in whether or not a short
	 * preamble is to be used. NB: cix is set above where RTS/CTS is enabled
631
	 */
S
Sujith 已提交
632 633
	ctsrate = rt->info[cix].ratecode |
		(bf_isshpreamble(bf) ? rt->info[cix].short_preamble : 0);
634 635

	for (i = 0; i < 4; i++) {
S
Sujith 已提交
636
		if (!rates[i].count || (rates[i].idx < 0))
637 638
			continue;

S
Sujith 已提交
639
		rix = rates[i].idx;
640

S
Sujith 已提交
641 642
		series[i].Rate = rt->info[rix].ratecode |
			(bf_isshpreamble(bf) ? rt->info[rix].short_preamble : 0);
643

S
Sujith 已提交
644
		series[i].Tries = rates[i].count;
645 646

		series[i].RateFlags = (
S
Sujith 已提交
647
			(rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS) ?
648
				ATH9K_RATESERIES_RTS_CTS : 0) |
S
Sujith 已提交
649
			((rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ?
650
				ATH9K_RATESERIES_2040 : 0) |
S
Sujith 已提交
651
			((rates[i].flags & IEEE80211_TX_RC_SHORT_GI) ?
652 653
				ATH9K_RATESERIES_HALFGI : 0);

654
		series[i].PktDuration = ath_pkt_duration(sc, rix, bf,
S
Sujith 已提交
655 656
			 (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH) != 0,
			 (rates[i].flags & IEEE80211_TX_RC_SHORT_GI),
657
			 bf_isshpreamble(bf));
658

S
Sujith 已提交
659
		series[i].ChSel = sc->sc_tx_chainmask;
660 661 662 663 664

		if (rtsctsena)
			series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
	}

S
Sujith 已提交
665 666 667
	/* set dur_update_en for l-sig computation except for PS-Poll frames */
	ath9k_hw_set11n_ratescenario(ah, ds, lastds, !bf_ispspoll(bf),
				     ctsrate, ctsduration,
S
Sujith 已提交
668
				     series, 4, flags);
669

670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
	if (sc->sc_config.ath_aggr_prot && flags)
		ath9k_hw_set11n_burstduration(ah, ds, 8192);
}

/*
 * Function to send a normal HT (non-AMPDU) frame
 * NB: must be called with txq lock held
 */
static int ath_tx_send_normal(struct ath_softc *sc,
			      struct ath_txq *txq,
			      struct ath_atx_tid *tid,
			      struct list_head *bf_head)
{
	struct ath_buf *bf;

	BUG_ON(list_empty(bf_head));

	bf = list_first_entry(bf_head, struct ath_buf, list);
S
Sujith 已提交
688
	bf->bf_state.bf_type &= ~BUF_AMPDU; /* regular HT frame */
689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705

	/* update starting sequence number for subsequent ADDBA request */
	INCR(tid->seq_start, IEEE80211_SEQ_MAX);

	/* Queue to h/w without aggregation */
	bf->bf_nframes = 1;
	bf->bf_lastbf = bf->bf_lastfrm; /* one single frame */
	ath_buf_set_rate(sc, bf);
	ath_tx_txqaddbuf(sc, txq, bf_head);

	return 0;
}

/* flush tid's software queue and send frames as non-ampdu's */

static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
{
S
Sujith 已提交
706
	struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722
	struct ath_buf *bf;
	struct list_head bf_head;
	INIT_LIST_HEAD(&bf_head);

	ASSERT(tid->paused > 0);
	spin_lock_bh(&txq->axq_lock);

	tid->paused--;

	if (tid->paused > 0) {
		spin_unlock_bh(&txq->axq_lock);
		return;
	}

	while (!list_empty(&tid->buf_q)) {
		bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
S
Sujith 已提交
723
		ASSERT(!bf_isretried(bf));
724 725 726 727 728 729 730 731 732 733 734 735 736 737 738
		list_cut_position(&bf_head, &tid->buf_q, &bf->bf_lastfrm->list);
		ath_tx_send_normal(sc, txq, tid, &bf_head);
	}

	spin_unlock_bh(&txq->axq_lock);
}

/* Completion routine of an aggregate */

static void ath_tx_complete_aggr_rifs(struct ath_softc *sc,
				      struct ath_txq *txq,
				      struct ath_buf *bf,
				      struct list_head *bf_q,
				      int txok)
{
S
Sujith 已提交
739 740 741 742
	struct ath_node *an = NULL;
	struct sk_buff *skb;
	struct ieee80211_tx_info *tx_info;
	struct ath_atx_tid *tid = NULL;
743 744 745 746 747 748 749 750
	struct ath_buf *bf_last = bf->bf_lastbf;
	struct ath_desc *ds = bf_last->bf_desc;
	struct ath_buf *bf_next, *bf_lastq = NULL;
	struct list_head bf_head, bf_pending;
	u16 seq_st = 0;
	u32 ba[WME_BA_BMP_SIZE >> 5];
	int isaggr, txfail, txpending, sendbar = 0, needreset = 0;

S
Sujith 已提交
751 752 753 754 755 756 757 758
	skb = (struct sk_buff *)bf->bf_mpdu;
	tx_info = IEEE80211_SKB_CB(skb);

	if (tx_info->control.sta) {
		an = (struct ath_node *)tx_info->control.sta->drv_priv;
		tid = ATH_AN_2_TID(an, bf->bf_tidno);
	}

S
Sujith 已提交
759
	isaggr = bf_isaggr(bf);
760 761 762 763 764 765 766 767 768 769 770 771
	if (isaggr) {
		if (txok) {
			if (ATH_DS_TX_BA(ds)) {
				/*
				 * extract starting sequence and
				 * block-ack bitmap
				 */
				seq_st = ATH_DS_BA_SEQ(ds);
				memcpy(ba,
					ATH_DS_BA_BITMAP(ds),
					WME_BA_BMP_SIZE >> 3);
			} else {
772
				memset(ba, 0, WME_BA_BMP_SIZE >> 3);
773 774 775 776 777 778 779 780

				/*
				 * AR5416 can become deaf/mute when BA
				 * issue happens. Chip needs to be reset.
				 * But AP code may have sychronization issues
				 * when perform internal reset in this routine.
				 * Only enable reset in STA mode for now.
				 */
781 782
				if (sc->sc_ah->ah_opmode ==
					    NL80211_IFTYPE_STATION)
783 784 785
					needreset = 1;
			}
		} else {
786
			memset(ba, 0, WME_BA_BMP_SIZE >> 3);
787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803
		}
	}

	INIT_LIST_HEAD(&bf_pending);
	INIT_LIST_HEAD(&bf_head);

	while (bf) {
		txfail = txpending = 0;
		bf_next = bf->bf_next;

		if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, bf->bf_seqno))) {
			/* transmit completion, subframe is
			 * acked by block ack */
		} else if (!isaggr && txok) {
			/* transmit completion */
		} else {

804
			if (!(tid->state & AGGR_CLEANUP) &&
805 806 807 808 809
			    ds->ds_txstat.ts_flags != ATH9K_TX_SW_ABORTED) {
				if (bf->bf_retries < ATH_MAX_SW_RETRIES) {
					ath_tx_set_retry(sc, bf);
					txpending = 1;
				} else {
S
Sujith 已提交
810
					bf->bf_state.bf_type |= BUF_XRETRY;
811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880
					txfail = 1;
					sendbar = 1;
				}
			} else {
				/*
				 * cleanup in progress, just fail
				 * the un-acked sub-frames
				 */
				txfail = 1;
			}
		}
		/*
		 * Remove ath_buf's of this sub-frame from aggregate queue.
		 */
		if (bf_next == NULL) {  /* last subframe in the aggregate */
			ASSERT(bf->bf_lastfrm == bf_last);

			/*
			 * The last descriptor of the last sub frame could be
			 * a holding descriptor for h/w. If that's the case,
			 * bf->bf_lastfrm won't be in the bf_q.
			 * Make sure we handle bf_q properly here.
			 */

			if (!list_empty(bf_q)) {
				bf_lastq = list_entry(bf_q->prev,
					struct ath_buf, list);
				list_cut_position(&bf_head,
					bf_q, &bf_lastq->list);
			} else {
				/*
				 * XXX: if the last subframe only has one
				 * descriptor which is also being used as
				 * a holding descriptor. Then the ath_buf
				 * is not in the bf_q at all.
				 */
				INIT_LIST_HEAD(&bf_head);
			}
		} else {
			ASSERT(!list_empty(bf_q));
			list_cut_position(&bf_head,
				bf_q, &bf->bf_lastfrm->list);
		}

		if (!txpending) {
			/*
			 * complete the acked-ones/xretried ones; update
			 * block-ack window
			 */
			spin_lock_bh(&txq->axq_lock);
			ath_tx_update_baw(sc, tid, bf->bf_seqno);
			spin_unlock_bh(&txq->axq_lock);

			/* complete this sub-frame */
			ath_tx_complete_buf(sc, bf, &bf_head, !txfail, sendbar);
		} else {
			/*
			 * retry the un-acked ones
			 */
			/*
			 * XXX: if the last descriptor is holding descriptor,
			 * in order to requeue the frame to software queue, we
			 * need to allocate a new descriptor and
			 * copy the content of holding descriptor to it.
			 */
			if (bf->bf_next == NULL &&
			    bf_last->bf_status & ATH_BUFSTATUS_STALE) {
				struct ath_buf *tbf;

				/* allocate new descriptor */
S
Sujith 已提交
881 882 883
				spin_lock_bh(&sc->tx.txbuflock);
				ASSERT(!list_empty((&sc->tx.txbuf)));
				tbf = list_first_entry(&sc->tx.txbuf,
884 885
						struct ath_buf, list);
				list_del(&tbf->list);
S
Sujith 已提交
886
				spin_unlock_bh(&sc->tx.txbuflock);
887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908

				ATH_TXBUF_RESET(tbf);

				/* copy descriptor content */
				tbf->bf_mpdu = bf_last->bf_mpdu;
				tbf->bf_buf_addr = bf_last->bf_buf_addr;
				*(tbf->bf_desc) = *(bf_last->bf_desc);

				/* link it to the frame */
				if (bf_lastq) {
					bf_lastq->bf_desc->ds_link =
						tbf->bf_daddr;
					bf->bf_lastfrm = tbf;
					ath9k_hw_cleartxdesc(sc->sc_ah,
						bf->bf_lastfrm->bf_desc);
				} else {
					tbf->bf_state = bf_last->bf_state;
					tbf->bf_lastfrm = tbf;
					ath9k_hw_cleartxdesc(sc->sc_ah,
						tbf->bf_lastfrm->bf_desc);

					/* copy the DMA context */
S
Sujith 已提交
909 910
					tbf->bf_dmacontext =
						bf_last->bf_dmacontext;
911 912 913 914 915 916 917 918
				}
				list_add_tail(&tbf->list, &bf_head);
			} else {
				/*
				 * Clear descriptor status words for
				 * software retry
				 */
				ath9k_hw_cleartxdesc(sc->sc_ah,
S
Sujith 已提交
919
						     bf->bf_lastfrm->bf_desc);
920 921 922 923 924 925 926 927 928 929 930 931
			}

			/*
			 * Put this buffer to the temporary pending
			 * queue to retain ordering
			 */
			list_splice_tail_init(&bf_head, &bf_pending);
		}

		bf = bf_next;
	}

932
	if (tid->state & AGGR_CLEANUP) {
933 934 935 936
		/* check to see if we're done with cleaning the h/w queue */
		spin_lock_bh(&txq->axq_lock);

		if (tid->baw_head == tid->baw_tail) {
937
			tid->state &= ~AGGR_ADDBA_COMPLETE;
938 939 940
			tid->addba_exchangeattempts = 0;
			spin_unlock_bh(&txq->axq_lock);

941
			tid->state &= ~AGGR_CLEANUP;
942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963

			/* send buffered frames as singles */
			ath_tx_flush_tid(sc, tid);
		} else
			spin_unlock_bh(&txq->axq_lock);

		return;
	}

	/*
	 * prepend un-acked frames to the beginning of the pending frame queue
	 */
	if (!list_empty(&bf_pending)) {
		spin_lock_bh(&txq->axq_lock);
		/* Note: we _prepend_, we _do_not_ at to
		 * the end of the queue ! */
		list_splice(&bf_pending, &tid->buf_q);
		ath_tx_queue_tid(txq, tid);
		spin_unlock_bh(&txq->axq_lock);
	}

	if (needreset)
S
Sujith 已提交
964
		ath_reset(sc, false);
965 966 967 968

	return;
}

969 970 971 972 973 974
static void ath_tx_rc_status(struct ath_buf *bf, struct ath_desc *ds, int nbad)
{
	struct sk_buff *skb = (struct sk_buff *)bf->bf_mpdu;
	struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
	struct ath_tx_info_priv *tx_info_priv = ATH_TX_INFO_PRIV(tx_info);

975
	tx_info_priv->update_rc = false;
976 977 978 979 980 981 982 983 984 985
	if (ds->ds_txstat.ts_status & ATH9K_TXERR_FILT)
		tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;

	if ((ds->ds_txstat.ts_status & ATH9K_TXERR_FILT) == 0 &&
	    (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0) {
		if (bf_isdata(bf)) {
			memcpy(&tx_info_priv->tx, &ds->ds_txstat,
			       sizeof(tx_info_priv->tx));
			tx_info_priv->n_frames = bf->bf_nframes;
			tx_info_priv->n_bad_frames = nbad;
986
			tx_info_priv->update_rc = true;
987 988 989 990
		}
	}
}

991 992
/* Process completed xmit descriptors from the specified queue */

993
static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
994 995 996 997
{
	struct ath_hal *ah = sc->sc_ah;
	struct ath_buf *bf, *lastbf, *bf_held = NULL;
	struct list_head bf_head;
998 999
	struct ath_desc *ds;
	int txok, nbad = 0;
1000 1001
	int status;

S
Sujith 已提交
1002
	DPRINTF(sc, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
		txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
		txq->axq_link);

	for (;;) {
		spin_lock_bh(&txq->axq_lock);
		if (list_empty(&txq->axq_q)) {
			txq->axq_link = NULL;
			txq->axq_linkbuf = NULL;
			spin_unlock_bh(&txq->axq_lock);
			break;
		}
		bf = list_first_entry(&txq->axq_q, struct ath_buf, list);

		/*
		 * There is a race condition that a BH gets scheduled
		 * after sw writes TxE and before hw re-load the last
		 * descriptor to get the newly chained one.
		 * Software must keep the last DONE descriptor as a
		 * holding descriptor - software does so by marking
		 * it with the STALE flag.
		 */
		bf_held = NULL;
		if (bf->bf_status & ATH_BUFSTATUS_STALE) {
			bf_held = bf;
			if (list_is_last(&bf_held->list, &txq->axq_q)) {
				/* FIXME:
				 * The holding descriptor is the last
				 * descriptor in queue. It's safe to remove
				 * the last holding descriptor in BH context.
				 */
				spin_unlock_bh(&txq->axq_lock);
				break;
			} else {
				/* Lets work with the next buffer now */
				bf = list_entry(bf_held->list.next,
					struct ath_buf, list);
			}
		}

		lastbf = bf->bf_lastbf;
		ds = lastbf->bf_desc;    /* NB: last decriptor */

		status = ath9k_hw_txprocdesc(ah, ds);
		if (status == -EINPROGRESS) {
			spin_unlock_bh(&txq->axq_lock);
			break;
		}
		if (bf->bf_desc == txq->axq_lastdsWithCTS)
			txq->axq_lastdsWithCTS = NULL;
		if (ds == txq->axq_gatingds)
			txq->axq_gatingds = NULL;

		/*
		 * Remove ath_buf's of the same transmit unit from txq,
		 * however leave the last descriptor back as the holding
		 * descriptor for hw.
		 */
		lastbf->bf_status |= ATH_BUFSTATUS_STALE;
		INIT_LIST_HEAD(&bf_head);

		if (!list_is_singular(&lastbf->list))
			list_cut_position(&bf_head,
				&txq->axq_q, lastbf->list.prev);

		txq->axq_depth--;

S
Sujith 已提交
1069
		if (bf_isaggr(bf))
1070 1071 1072 1073 1074 1075 1076 1077
			txq->axq_aggr_depth--;

		txok = (ds->ds_txstat.ts_status == 0);

		spin_unlock_bh(&txq->axq_lock);

		if (bf_held) {
			list_del(&bf_held->list);
S
Sujith 已提交
1078 1079 1080
			spin_lock_bh(&sc->tx.txbuflock);
			list_add_tail(&bf_held->list, &sc->tx.txbuf);
			spin_unlock_bh(&sc->tx.txbuflock);
1081 1082
		}

S
Sujith 已提交
1083
		if (!bf_isampdu(bf)) {
1084 1085 1086 1087 1088 1089
			/*
			 * This frame is sent out as a single frame.
			 * Use hardware retry status for this frame.
			 */
			bf->bf_retries = ds->ds_txstat.ts_longretry;
			if (ds->ds_txstat.ts_status & ATH9K_TXERR_XRETRY)
S
Sujith 已提交
1090
				bf->bf_state.bf_type |= BUF_XRETRY;
1091 1092 1093 1094
			nbad = 0;
		} else {
			nbad = ath_tx_num_badfrms(sc, bf, txok);
		}
1095 1096

		ath_tx_rc_status(bf, ds, nbad);
1097 1098 1099 1100

		/*
		 * Complete this transmit unit
		 */
S
Sujith 已提交
1101
		if (bf_isampdu(bf))
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
			ath_tx_complete_aggr_rifs(sc, txq, bf, &bf_head, txok);
		else
			ath_tx_complete_buf(sc, bf, &bf_head, txok, 0);

		/* Wake up mac80211 queue */

		spin_lock_bh(&txq->axq_lock);
		if (txq->stopped && ath_txq_depth(sc, txq->axq_qnum) <=
				(ATH_TXBUF - 20)) {
			int qnum;
			qnum = ath_get_mac80211_qnum(txq->axq_qnum, sc);
			if (qnum != -1) {
				ieee80211_wake_queue(sc->hw, qnum);
				txq->stopped = 0;
			}

		}

		/*
		 * schedule any pending packets if aggregation is enabled
		 */
S
Sujith 已提交
1123
		if (sc->sc_flags & SC_OP_TXAGGR)
1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
			ath_txq_schedule(sc, txq);
		spin_unlock_bh(&txq->axq_lock);
	}
}

static void ath_tx_stopdma(struct ath_softc *sc, struct ath_txq *txq)
{
	struct ath_hal *ah = sc->sc_ah;

	(void) ath9k_hw_stoptxdma(ah, txq->axq_qnum);
S
Sujith 已提交
1134 1135 1136
	DPRINTF(sc, ATH_DBG_XMIT, "tx queue [%u] %x, link %p\n",
		txq->axq_qnum, ath9k_hw_gettxbuf(ah, txq->axq_qnum),
		txq->axq_link);
1137 1138 1139 1140 1141 1142 1143
}

/* Drain only the data queues */

static void ath_drain_txdataq(struct ath_softc *sc, bool retry_tx)
{
	struct ath_hal *ah = sc->sc_ah;
1144
	int i, status, npend = 0;
1145

S
Sujith 已提交
1146
	if (!(sc->sc_flags & SC_OP_INVALID)) {
1147 1148
		for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
			if (ATH_TXQ_SETUP(sc, i)) {
S
Sujith 已提交
1149
				ath_tx_stopdma(sc, &sc->tx.txq[i]);
1150 1151 1152
				/* The TxDMA may not really be stopped.
				 * Double check the hal tx pending count */
				npend += ath9k_hw_numtxpending(ah,
S
Sujith 已提交
1153
						       sc->tx.txq[i].axq_qnum);
1154 1155 1156 1157 1158 1159
			}
		}
	}

	if (npend) {
		/* TxDMA not stopped, reset the hal */
S
Sujith 已提交
1160
		DPRINTF(sc, ATH_DBG_XMIT, "Unable to stop TxDMA. Reset HAL!\n");
1161 1162

		spin_lock_bh(&sc->sc_resetlock);
S
Sujith 已提交
1163
		if (!ath9k_hw_reset(ah,
1164
				    sc->sc_ah->ah_curchan,
1165
				    sc->tx_chan_width,
1166 1167
				    sc->sc_tx_chainmask, sc->sc_rx_chainmask,
				    sc->sc_ht_extprotspacing, true, &status)) {
1168 1169

			DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1170
				"Unable to reset hardware; hal status %u\n",
1171 1172 1173 1174 1175 1176 1177
				status);
		}
		spin_unlock_bh(&sc->sc_resetlock);
	}

	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
		if (ATH_TXQ_SETUP(sc, i))
S
Sujith 已提交
1178
			ath_tx_draintxq(sc, &sc->tx.txq[i], retry_tx);
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
	}
}

/* Add a sub-frame to block ack window */

static void ath_tx_addto_baw(struct ath_softc *sc,
			     struct ath_atx_tid *tid,
			     struct ath_buf *bf)
{
	int index, cindex;

S
Sujith 已提交
1190
	if (bf_isretried(bf))
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219
		return;

	index  = ATH_BA_INDEX(tid->seq_start, bf->bf_seqno);
	cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);

	ASSERT(tid->tx_buf[cindex] == NULL);
	tid->tx_buf[cindex] = bf;

	if (index >= ((tid->baw_tail - tid->baw_head) &
		(ATH_TID_MAX_BUFS - 1))) {
		tid->baw_tail = cindex;
		INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
	}
}

/*
 * Function to send an A-MPDU
 * NB: must be called with txq lock held
 */
static int ath_tx_send_ampdu(struct ath_softc *sc,
			     struct ath_atx_tid *tid,
			     struct list_head *bf_head,
			     struct ath_tx_control *txctl)
{
	struct ath_buf *bf;

	BUG_ON(list_empty(bf_head));

	bf = list_first_entry(bf_head, struct ath_buf, list);
S
Sujith 已提交
1220
	bf->bf_state.bf_type |= BUF_AMPDU;
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230

	/*
	 * Do not queue to h/w when any of the following conditions is true:
	 * - there are pending frames in software queue
	 * - the TID is currently paused for ADDBA/BAR request
	 * - seqno is not within block-ack window
	 * - h/w queue depth exceeds low water mark
	 */
	if (!list_empty(&tid->buf_q) || tid->paused ||
	    !BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno) ||
S
Sujith 已提交
1231
	    txctl->txq->axq_depth >= ATH_AGGR_MIN_QDEPTH) {
1232 1233 1234 1235 1236
		/*
		 * Add this frame to software queue for scheduling later
		 * for aggregation.
		 */
		list_splice_tail_init(bf_head, &tid->buf_q);
S
Sujith 已提交
1237
		ath_tx_queue_tid(txctl->txq, tid);
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
		return 0;
	}

	/* Add sub-frame to BAW */
	ath_tx_addto_baw(sc, tid, bf);

	/* Queue to h/w without aggregation */
	bf->bf_nframes = 1;
	bf->bf_lastbf = bf->bf_lastfrm; /* one single frame */
	ath_buf_set_rate(sc, bf);
S
Sujith 已提交
1248
	ath_tx_txqaddbuf(sc, txctl->txq, bf_head);
1249

1250 1251 1252 1253 1254 1255 1256 1257
	return 0;
}

/*
 * looks up the rate
 * returns aggr limit based on lowest of the rates
 */
static u32 ath_lookup_rate(struct ath_softc *sc,
J
Johannes Berg 已提交
1258 1259
			   struct ath_buf *bf,
			   struct ath_atx_tid *tid)
1260
{
1261
	struct ath_rate_table *rate_table = sc->cur_rate_table;
1262 1263
	struct sk_buff *skb;
	struct ieee80211_tx_info *tx_info;
S
Sujith 已提交
1264
	struct ieee80211_tx_rate *rates;
1265 1266 1267 1268 1269 1270 1271
	struct ath_tx_info_priv *tx_info_priv;
	u32 max_4ms_framelen, frame_length;
	u16 aggr_limit, legacy = 0, maxampdu;
	int i;

	skb = (struct sk_buff *)bf->bf_mpdu;
	tx_info = IEEE80211_SKB_CB(skb);
S
Sujith 已提交
1272 1273 1274
	rates = tx_info->control.rates;
	tx_info_priv =
		(struct ath_tx_info_priv *)tx_info->rate_driver_data[0];
1275 1276 1277 1278 1279 1280 1281 1282 1283

	/*
	 * Find the lowest frame length among the rate series that will have a
	 * 4ms transmit duration.
	 * TODO - TXOP limit needs to be considered.
	 */
	max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;

	for (i = 0; i < 4; i++) {
S
Sujith 已提交
1284
		if (rates[i].count) {
S
Sujith 已提交
1285
			if (!WLAN_RC_PHY_HT(rate_table->info[rates[i].idx].phy)) {
1286 1287 1288 1289
				legacy = 1;
				break;
			}

S
Sujith 已提交
1290 1291
			frame_length =
				rate_table->info[rates[i].idx].max_4ms_framelen;
1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311
			max_4ms_framelen = min(max_4ms_framelen, frame_length);
		}
	}

	/*
	 * limit aggregate size by the minimum rate if rate selected is
	 * not a probe rate, if rate selected is a probe rate then
	 * avoid aggregation of this packet.
	 */
	if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
		return 0;

	aggr_limit = min(max_4ms_framelen,
		(u32)ATH_AMPDU_LIMIT_DEFAULT);

	/*
	 * h/w can accept aggregates upto 16 bit lengths (65535).
	 * The IE, however can hold upto 65536, which shows up here
	 * as zero. Ignore 65536 since we  are constrained by hw.
	 */
J
Johannes Berg 已提交
1312
	maxampdu = tid->an->maxampdu;
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
	if (maxampdu)
		aggr_limit = min(aggr_limit, maxampdu);

	return aggr_limit;
}

/*
 * returns the number of delimiters to be added to
 * meet the minimum required mpdudensity.
 * caller should make sure that the rate is  HT rate .
 */
static int ath_compute_num_delims(struct ath_softc *sc,
J
Johannes Berg 已提交
1325
				  struct ath_atx_tid *tid,
1326 1327 1328
				  struct ath_buf *bf,
				  u16 frmlen)
{
1329
	struct ath_rate_table *rt = sc->cur_rate_table;
S
Sujith 已提交
1330 1331
	struct sk_buff *skb = bf->bf_mpdu;
	struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
	u32 nsymbits, nsymbols, mpdudensity;
	u16 minlen;
	u8 rc, flags, rix;
	int width, half_gi, ndelim, mindelim;

	/* Select standard number of delimiters based on frame length alone */
	ndelim = ATH_AGGR_GET_NDELIM(frmlen);

	/*
	 * If encryption enabled, hardware requires some more padding between
	 * subframes.
	 * TODO - this could be improved to be dependent on the rate.
	 *      The hardware can keep up at lower rates, but not higher rates
	 */
	if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR)
		ndelim += ATH_AGGR_ENCRYPTDELIM;

	/*
	 * Convert desired mpdu density from microeconds to bytes based
	 * on highest rate in rate series (i.e. first rate) to determine
	 * required minimum length for subframe. Take into account
	 * whether high rate is 20 or 40Mhz and half or full GI.
	 */
J
Johannes Berg 已提交
1355
	mpdudensity = tid->an->mpdudensity;
1356 1357 1358 1359 1360 1361 1362 1363

	/*
	 * If there is no mpdu density restriction, no further calculation
	 * is needed.
	 */
	if (mpdudensity == 0)
		return ndelim;

S
Sujith 已提交
1364 1365
	rix = tx_info->control.rates[0].idx;
	flags = tx_info->control.rates[0].flags;
S
Sujith 已提交
1366
	rc = rt->info[rix].ratecode;
S
Sujith 已提交
1367 1368
	width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
	half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408

	if (half_gi)
		nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(mpdudensity);
	else
		nsymbols = NUM_SYMBOLS_PER_USEC(mpdudensity);

	if (nsymbols == 0)
		nsymbols = 1;

	nsymbits = bits_per_symbol[HT_RC_2_MCS(rc)][width];
	minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;

	/* Is frame shorter than required minimum length? */
	if (frmlen < minlen) {
		/* Get the minimum number of delimiters required. */
		mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
		ndelim = max(mindelim, ndelim);
	}

	return ndelim;
}

/*
 * For aggregation from software buffer queue.
 * NB: must be called with txq lock held
 */
static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
					struct ath_atx_tid *tid,
					struct list_head *bf_q,
					struct ath_buf **bf_last,
					struct aggr_rifs_param *param,
					int *prev_frames)
{
#define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
	struct ath_buf *bf, *tbf, *bf_first, *bf_prev = NULL;
	struct list_head bf_head;
	int rl = 0, nframes = 0, ndelim;
	u16 aggr_limit = 0, al = 0, bpad = 0,
		al_delta, h_baw = tid->baw_size / 2;
	enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
S
Sujith 已提交
1409
	int prev_al = 0;
1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
	INIT_LIST_HEAD(&bf_head);

	BUG_ON(list_empty(&tid->buf_q));

	bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);

	do {
		bf = list_first_entry(&tid->buf_q, struct ath_buf, list);

		/*
		 * do not step over block-ack window
		 */
		if (!BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno)) {
			status = ATH_AGGR_BAW_CLOSED;
			break;
		}

		if (!rl) {
J
Johannes Berg 已提交
1428
			aggr_limit = ath_lookup_rate(sc, bf, tid);
1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
			rl = 1;
		}

		/*
		 * do not exceed aggregation limit
		 */
		al_delta = ATH_AGGR_DELIM_SZ + bf->bf_frmlen;

		if (nframes && (aggr_limit <
			(al + bpad + al_delta + prev_al))) {
			status = ATH_AGGR_LIMITED;
			break;
		}

		/*
		 * do not exceed subframe limit
		 */
		if ((nframes + *prev_frames) >=
		    min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
			status = ATH_AGGR_LIMITED;
			break;
		}

		/*
		 * add padding for previous frame to aggregation length
		 */
		al += bpad + al_delta;

		/*
		 * Get the delimiters needed to meet the MPDU
		 * density for this node.
		 */
J
Johannes Berg 已提交
1461
		ndelim = ath_compute_num_delims(sc, tid, bf_first, bf->bf_frmlen);
1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551

		bpad = PADBYTES(al_delta) + (ndelim << 2);

		bf->bf_next = NULL;
		bf->bf_lastfrm->bf_desc->ds_link = 0;

		/*
		 * this packet is part of an aggregate
		 * - remove all descriptors belonging to this frame from
		 *   software queue
		 * - add it to block ack window
		 * - set up descriptors for aggregation
		 */
		list_cut_position(&bf_head, &tid->buf_q, &bf->bf_lastfrm->list);
		ath_tx_addto_baw(sc, tid, bf);

		list_for_each_entry(tbf, &bf_head, list) {
			ath9k_hw_set11n_aggr_middle(sc->sc_ah,
				tbf->bf_desc, ndelim);
		}

		/*
		 * link buffers of this frame to the aggregate
		 */
		list_splice_tail_init(&bf_head, bf_q);
		nframes++;

		if (bf_prev) {
			bf_prev->bf_next = bf;
			bf_prev->bf_lastfrm->bf_desc->ds_link = bf->bf_daddr;
		}
		bf_prev = bf;

#ifdef AGGR_NOSHORT
		/*
		 * terminate aggregation on a small packet boundary
		 */
		if (bf->bf_frmlen < ATH_AGGR_MINPLEN) {
			status = ATH_AGGR_SHORTPKT;
			break;
		}
#endif
	} while (!list_empty(&tid->buf_q));

	bf_first->bf_al = al;
	bf_first->bf_nframes = nframes;
	*bf_last = bf_prev;
	return status;
#undef PADBYTES
}

/*
 * process pending frames possibly doing a-mpdu aggregation
 * NB: must be called with txq lock held
 */
static void ath_tx_sched_aggr(struct ath_softc *sc,
	struct ath_txq *txq, struct ath_atx_tid *tid)
{
	struct ath_buf *bf, *tbf, *bf_last, *bf_lastaggr = NULL;
	enum ATH_AGGR_STATUS status;
	struct list_head bf_q;
	struct aggr_rifs_param param = {0, 0, 0, 0, NULL};
	int prev_frames = 0;

	do {
		if (list_empty(&tid->buf_q))
			return;

		INIT_LIST_HEAD(&bf_q);

		status = ath_tx_form_aggr(sc, tid, &bf_q, &bf_lastaggr, &param,
					  &prev_frames);

		/*
		 * no frames picked up to be aggregated; block-ack
		 * window is not open
		 */
		if (list_empty(&bf_q))
			break;

		bf = list_first_entry(&bf_q, struct ath_buf, list);
		bf_last = list_entry(bf_q.prev, struct ath_buf, list);
		bf->bf_lastbf = bf_last;

		/*
		 * if only one frame, send as non-aggregate
		 */
		if (bf->bf_nframes == 1) {
			ASSERT(bf->bf_lastfrm == bf_last);

S
Sujith 已提交
1552
			bf->bf_state.bf_type &= ~BUF_AGGR;
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
			/*
			 * clear aggr bits for every descriptor
			 * XXX TODO: is there a way to optimize it?
			 */
			list_for_each_entry(tbf, &bf_q, list) {
				ath9k_hw_clr11n_aggr(sc->sc_ah, tbf->bf_desc);
			}

			ath_buf_set_rate(sc, bf);
			ath_tx_txqaddbuf(sc, txq, &bf_q);
			continue;
		}

		/*
		 * setup first desc with rate and aggr info
		 */
S
Sujith 已提交
1569
		bf->bf_state.bf_type |= BUF_AGGR;
1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
		ath_buf_set_rate(sc, bf);
		ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, bf->bf_al);

		/*
		 * anchor last frame of aggregate correctly
		 */
		ASSERT(bf_lastaggr);
		ASSERT(bf_lastaggr->bf_lastfrm == bf_last);
		tbf = bf_lastaggr;
		ath9k_hw_set11n_aggr_last(sc->sc_ah, tbf->bf_desc);

		/* XXX: We don't enter into this loop, consider removing this */
		while (!list_empty(&bf_q) && !list_is_last(&tbf->list, &bf_q)) {
			tbf = list_entry(tbf->list.next, struct ath_buf, list);
			ath9k_hw_set11n_aggr_last(sc->sc_ah, tbf->bf_desc);
		}

		txq->axq_aggr_depth++;

		/*
		 * Normal aggregate, queue to hardware
		 */
		ath_tx_txqaddbuf(sc, txq, &bf_q);

	} while (txq->axq_depth < ATH_AGGR_MIN_QDEPTH &&
		 status != ATH_AGGR_BAW_CLOSED);
}

/* Called with txq lock held */

static void ath_tid_drain(struct ath_softc *sc,
			  struct ath_txq *txq,
S
Sujith 已提交
1602 1603
			  struct ath_atx_tid *tid)

1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
{
	struct ath_buf *bf;
	struct list_head bf_head;
	INIT_LIST_HEAD(&bf_head);

	for (;;) {
		if (list_empty(&tid->buf_q))
			break;
		bf = list_first_entry(&tid->buf_q, struct ath_buf, list);

		list_cut_position(&bf_head, &tid->buf_q, &bf->bf_lastfrm->list);

		/* update baw for software retried frame */
S
Sujith 已提交
1617
		if (bf_isretried(bf))
1618 1619 1620 1621 1622 1623
			ath_tx_update_baw(sc, tid, bf->bf_seqno);

		/*
		 * do not indicate packets while holding txq spinlock.
		 * unlock is intentional here
		 */
S
Sujith 已提交
1624
		spin_unlock(&txq->axq_lock);
1625 1626 1627 1628

		/* complete this sub-frame */
		ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);

S
Sujith 已提交
1629
		spin_lock(&txq->axq_lock);
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
	}

	/*
	 * TODO: For frame(s) that are in the retry state, we will reuse the
	 * sequence number(s) without setting the retry bit. The
	 * alternative is to give up on these and BAR the receiver's window
	 * forward.
	 */
	tid->seq_next = tid->seq_start;
	tid->baw_tail = tid->baw_head;
}

/*
 * Drain all pending buffers
 * NB: must be called with txq lock held
 */
static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
S
Sujith 已提交
1647
					  struct ath_txq *txq)
1648 1649 1650 1651 1652 1653 1654 1655 1656 1657
{
	struct ath_atx_ac *ac, *ac_tmp;
	struct ath_atx_tid *tid, *tid_tmp;

	list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
		list_del(&ac->list);
		ac->sched = false;
		list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
			list_del(&tid->list);
			tid->sched = false;
S
Sujith 已提交
1658
			ath_tid_drain(sc, txq, tid);
1659 1660 1661 1662
		}
	}
}

1663
static int ath_tx_setup_buffer(struct ath_softc *sc, struct ath_buf *bf,
1664
				struct sk_buff *skb,
S
Sujith 已提交
1665
				struct ath_tx_control *txctl)
1666
{
S
Sujith 已提交
1667 1668
	struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
	struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1669
	struct ath_tx_info_priv *tx_info_priv;
S
Sujith 已提交
1670 1671
	int hdrlen;
	__le16 fc;
1672

1673 1674 1675
	tx_info_priv = kzalloc(sizeof(*tx_info_priv), GFP_ATOMIC);
	if (unlikely(!tx_info_priv))
		return -ENOMEM;
S
Sujith 已提交
1676
	tx_info->rate_driver_data[0] = tx_info_priv;
S
Sujith 已提交
1677 1678
	hdrlen = ieee80211_get_hdrlen_from_skb(skb);
	fc = hdr->frame_control;
1679

S
Sujith 已提交
1680
	ATH_TXBUF_RESET(bf);
1681

S
Sujith 已提交
1682
	/* Frame type */
1683

S
Sujith 已提交
1684
	bf->bf_frmlen = skb->len + FCS_LEN - (hdrlen & 3);
S
Sujith 已提交
1685 1686 1687 1688 1689 1690 1691 1692 1693 1694

	ieee80211_is_data(fc) ?
		(bf->bf_state.bf_type |= BUF_DATA) :
		(bf->bf_state.bf_type &= ~BUF_DATA);
	ieee80211_is_back_req(fc) ?
		(bf->bf_state.bf_type |= BUF_BAR) :
		(bf->bf_state.bf_type &= ~BUF_BAR);
	ieee80211_is_pspoll(fc) ?
		(bf->bf_state.bf_type |= BUF_PSPOLL) :
		(bf->bf_state.bf_type &= ~BUF_PSPOLL);
S
Sujith 已提交
1695
	(sc->sc_flags & SC_OP_PREAMBLE_SHORT) ?
S
Sujith 已提交
1696 1697
		(bf->bf_state.bf_type |= BUF_SHORT_PREAMBLE) :
		(bf->bf_state.bf_type &= ~BUF_SHORT_PREAMBLE);
S
Sujith 已提交
1698
	(sc->hw->conf.ht.enabled && !is_pae(skb) &&
S
Sujith 已提交
1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
	 (tx_info->flags & IEEE80211_TX_CTL_AMPDU)) ?
		(bf->bf_state.bf_type |= BUF_HT) :
		(bf->bf_state.bf_type &= ~BUF_HT);

	bf->bf_flags = setup_tx_flags(sc, skb, txctl->txq);

	/* Crypto */

	bf->bf_keytype = get_hw_crypto_keytype(skb);

	if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR) {
		bf->bf_frmlen += tx_info->control.hw_key->icv_len;
		bf->bf_keyix = tx_info->control.hw_key->hw_key_idx;
	} else {
		bf->bf_keyix = ATH9K_TXKEYIX_INVALID;
	}

	/* Assign seqno, tidno */

1718
	if (ieee80211_is_data_qos(fc) && (sc->sc_flags & SC_OP_TXAGGR))
S
Sujith 已提交
1719 1720 1721
		assign_aggr_tid_seqno(skb, bf);

	/* DMA setup */
1722
	bf->bf_mpdu = skb;
1723

S
Sujith 已提交
1724 1725
	bf->bf_dmacontext = pci_map_single(sc->pdev, skb->data,
					   skb->len, PCI_DMA_TODEVICE);
1726 1727 1728 1729 1730 1731 1732
	if (unlikely(pci_dma_mapping_error(sc->pdev, bf->bf_dmacontext))) {
		bf->bf_mpdu = NULL;
		DPRINTF(sc, ATH_DBG_CONFIG,
			"pci_dma_mapping_error() on TX\n");
		return -ENOMEM;
	}

S
Sujith 已提交
1733
	bf->bf_buf_addr = bf->bf_dmacontext;
1734
	return 0;
S
Sujith 已提交
1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
}

/* FIXME: tx power */
static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
			     struct ath_tx_control *txctl)
{
	struct sk_buff *skb = (struct sk_buff *)bf->bf_mpdu;
	struct ieee80211_tx_info *tx_info =  IEEE80211_SKB_CB(skb);
	struct ath_node *an = NULL;
	struct list_head bf_head;
	struct ath_desc *ds;
	struct ath_atx_tid *tid;
	struct ath_hal *ah = sc->sc_ah;
	int frm_type;

	frm_type = get_hw_packet_type(skb);

	INIT_LIST_HEAD(&bf_head);
	list_add_tail(&bf->list, &bf_head);
1754 1755

	/* setup descriptor */
S
Sujith 已提交
1756

1757 1758 1759 1760
	ds = bf->bf_desc;
	ds->ds_link = 0;
	ds->ds_data = bf->bf_buf_addr;

S
Sujith 已提交
1761
	/* Formulate first tx descriptor with tx controls */
1762

S
Sujith 已提交
1763 1764 1765 1766
	ath9k_hw_set11n_txdesc(ah, ds, bf->bf_frmlen, frm_type, MAX_RATE_POWER,
			       bf->bf_keyix, bf->bf_keytype, bf->bf_flags);

	ath9k_hw_filltxdesc(ah, ds,
1767 1768 1769 1770
			    skb->len,	/* segment length */
			    true,	/* first segment */
			    true,	/* last segment */
			    ds);	/* first descriptor */
1771 1772 1773

	bf->bf_lastfrm = bf;

S
Sujith 已提交
1774
	spin_lock_bh(&txctl->txq->axq_lock);
1775

1776 1777 1778 1779 1780
	if (bf_isht(bf) && (sc->sc_flags & SC_OP_TXAGGR) &&
	    tx_info->control.sta) {
		an = (struct ath_node *)tx_info->control.sta->drv_priv;
		tid = ATH_AN_2_TID(an, bf->bf_tidno);

S
Sujith 已提交
1781
		if (ath_aggr_query(sc, an, bf->bf_tidno)) {
1782 1783 1784 1785
			/*
			 * Try aggregation if it's a unicast data frame
			 * and the destination is HT capable.
			 */
S
Sujith 已提交
1786
			ath_tx_send_ampdu(sc, tid, &bf_head, txctl);
1787 1788
		} else {
			/*
S
Sujith 已提交
1789 1790
			 * Send this frame as regular when ADDBA
			 * exchange is neither complete nor pending.
1791
			 */
S
Sujith 已提交
1792 1793
			ath_tx_send_normal(sc, txctl->txq,
					   tid, &bf_head);
1794 1795 1796 1797 1798
		}
	} else {
		bf->bf_lastbf = bf;
		bf->bf_nframes = 1;

S
Sujith 已提交
1799 1800
		ath_buf_set_rate(sc, bf);
		ath_tx_txqaddbuf(sc, txctl->txq, &bf_head);
1801
	}
S
Sujith 已提交
1802 1803

	spin_unlock_bh(&txctl->txq->axq_lock);
1804 1805
}

1806
/* Upon failure caller should free skb */
S
Sujith 已提交
1807 1808
int ath_tx_start(struct ath_softc *sc, struct sk_buff *skb,
		 struct ath_tx_control *txctl)
1809
{
S
Sujith 已提交
1810
	struct ath_buf *bf;
1811
	int r;
1812

S
Sujith 已提交
1813 1814 1815 1816
	/* Check if a tx buffer is available */

	bf = ath_tx_get_buffer(sc);
	if (!bf) {
S
Sujith 已提交
1817
		DPRINTF(sc, ATH_DBG_XMIT, "TX buffers are full\n");
S
Sujith 已提交
1818 1819 1820
		return -1;
	}

1821 1822
	r = ath_tx_setup_buffer(sc, bf, skb, txctl);
	if (unlikely(r)) {
1823 1824
		struct ath_txq *txq = txctl->txq;

1825
		DPRINTF(sc, ATH_DBG_FATAL, "TX mem alloc failure\n");
1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838

		/* upon ath_tx_processq() this TX queue will be resumed, we
		 * guarantee this will happen by knowing beforehand that
		 * we will at least have to run TX completionon one buffer
		 * on the queue */
		spin_lock_bh(&txq->axq_lock);
		if (ath_txq_depth(sc, txq->axq_qnum) > 1) {
			ieee80211_stop_queue(sc->hw,
				skb_get_queue_mapping(skb));
			txq->stopped = 1;
		}
		spin_unlock_bh(&txq->axq_lock);

S
Sujith 已提交
1839 1840 1841
		spin_lock_bh(&sc->tx.txbuflock);
		list_add_tail(&bf->list, &sc->tx.txbuf);
		spin_unlock_bh(&sc->tx.txbuflock);
1842

1843 1844 1845
		return r;
	}

1846
	ath_tx_start_dma(sc, bf, txctl);
1847

S
Sujith 已提交
1848
	return 0;
1849 1850 1851 1852 1853 1854 1855 1856 1857
}

/* Initialize TX queue and h/w */

int ath_tx_init(struct ath_softc *sc, int nbufs)
{
	int error = 0;

	do {
S
Sujith 已提交
1858
		spin_lock_init(&sc->tx.txbuflock);
1859 1860

		/* Setup tx descriptors */
S
Sujith 已提交
1861
		error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
S
Sujith 已提交
1862
			"tx", nbufs, 1);
1863 1864
		if (error != 0) {
			DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1865 1866
				"Failed to allocate tx descriptors: %d\n",
				error);
1867 1868 1869 1870
			break;
		}

		/* XXX allocate beacon state together with vap */
S
Sujith 已提交
1871
		error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
1872 1873 1874
					  "beacon", ATH_BCBUF, 1);
		if (error != 0) {
			DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1875 1876
				"Failed to allocate beacon descriptors: %d\n",
				error);
1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
			break;
		}

	} while (0);

	if (error != 0)
		ath_tx_cleanup(sc);

	return error;
}

/* Reclaim all tx queue resources */

int ath_tx_cleanup(struct ath_softc *sc)
{
	/* cleanup beacon descriptors */
S
Sujith 已提交
1893 1894
	if (sc->beacon.bdma.dd_desc_len != 0)
		ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
1895 1896

	/* cleanup tx descriptors */
S
Sujith 已提交
1897 1898
	if (sc->tx.txdma.dd_desc_len != 0)
		ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
1899 1900 1901 1902 1903 1904 1905 1906 1907

	return 0;
}

/* Setup a h/w transmit queue */

struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
{
	struct ath_hal *ah = sc->sc_ah;
1908
	struct ath9k_tx_queue_info qi;
1909 1910
	int qnum;

1911
	memset(&qi, 0, sizeof(qi));
1912 1913 1914 1915
	qi.tqi_subtype = subtype;
	qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
	qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
	qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
1916
	qi.tqi_physCompBuf = 0;
1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945

	/*
	 * Enable interrupts only for EOL and DESC conditions.
	 * We mark tx descriptors to receive a DESC interrupt
	 * when a tx queue gets deep; otherwise waiting for the
	 * EOL to reap descriptors.  Note that this is done to
	 * reduce interrupt load and this only defers reaping
	 * descriptors, never transmitting frames.  Aside from
	 * reducing interrupts this also permits more concurrency.
	 * The only potential downside is if the tx queue backs
	 * up in which case the top half of the kernel may backup
	 * due to a lack of tx descriptors.
	 *
	 * The UAPSD queue is an exception, since we take a desc-
	 * based intr on the EOSP frames.
	 */
	if (qtype == ATH9K_TX_QUEUE_UAPSD)
		qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
	else
		qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
			TXQ_FLAG_TXDESCINT_ENABLE;
	qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
	if (qnum == -1) {
		/*
		 * NB: don't print a message, this happens
		 * normally on parts with too few tx queues
		 */
		return NULL;
	}
S
Sujith 已提交
1946
	if (qnum >= ARRAY_SIZE(sc->tx.txq)) {
1947
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1948
			"qnum %u out of range, max %u!\n",
S
Sujith 已提交
1949
			qnum, (unsigned int)ARRAY_SIZE(sc->tx.txq));
1950 1951 1952 1953
		ath9k_hw_releasetxqueue(ah, qnum);
		return NULL;
	}
	if (!ATH_TXQ_SETUP(sc, qnum)) {
S
Sujith 已提交
1954
		struct ath_txq *txq = &sc->tx.txq[qnum];
1955 1956 1957 1958 1959 1960 1961 1962 1963 1964

		txq->axq_qnum = qnum;
		txq->axq_link = NULL;
		INIT_LIST_HEAD(&txq->axq_q);
		INIT_LIST_HEAD(&txq->axq_acq);
		spin_lock_init(&txq->axq_lock);
		txq->axq_depth = 0;
		txq->axq_aggr_depth = 0;
		txq->axq_totalqueued = 0;
		txq->axq_linkbuf = NULL;
S
Sujith 已提交
1965
		sc->tx.txqsetup |= 1<<qnum;
1966
	}
S
Sujith 已提交
1967
	return &sc->tx.txq[qnum];
1968 1969 1970 1971 1972 1973 1974
}

/* Reclaim resources for a setup queue */

void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
{
	ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
S
Sujith 已提交
1975
	sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
}

/*
 * Setup a hardware data transmit queue for the specified
 * access control.  The hal may not support all requested
 * queues in which case it will return a reference to a
 * previously setup queue.  We record the mapping from ac's
 * to h/w queues for use by ath_tx_start and also track
 * the set of h/w queues being used to optimize work in the
 * transmit interrupt handler and related routines.
 */

int ath_tx_setup(struct ath_softc *sc, int haltype)
{
	struct ath_txq *txq;

S
Sujith 已提交
1992
	if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
1993
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1994
			"HAL AC %u out of range, max %zu!\n",
S
Sujith 已提交
1995
			 haltype, ARRAY_SIZE(sc->tx.hwq_map));
1996 1997 1998 1999
		return 0;
	}
	txq = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, haltype);
	if (txq != NULL) {
S
Sujith 已提交
2000
		sc->tx.hwq_map[haltype] = txq->axq_qnum;
2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011
		return 1;
	} else
		return 0;
}

int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype)
{
	int qnum;

	switch (qtype) {
	case ATH9K_TX_QUEUE_DATA:
S
Sujith 已提交
2012
		if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
2013
			DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
2014
				"HAL AC %u out of range, max %zu!\n",
S
Sujith 已提交
2015
				haltype, ARRAY_SIZE(sc->tx.hwq_map));
2016 2017
			return -1;
		}
S
Sujith 已提交
2018
		qnum = sc->tx.hwq_map[haltype];
2019 2020
		break;
	case ATH9K_TX_QUEUE_BEACON:
S
Sujith 已提交
2021
		qnum = sc->beacon.beaconq;
2022 2023
		break;
	case ATH9K_TX_QUEUE_CAB:
S
Sujith 已提交
2024
		qnum = sc->beacon.cabq->axq_qnum;
2025 2026 2027 2028 2029 2030 2031
		break;
	default:
		qnum = -1;
	}
	return qnum;
}

S
Sujith 已提交
2032 2033 2034 2035 2036 2037 2038 2039
/* Get a transmit queue, if available */

struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb)
{
	struct ath_txq *txq = NULL;
	int qnum;

	qnum = ath_get_hal_qnum(skb_get_queue_mapping(skb), sc);
S
Sujith 已提交
2040
	txq = &sc->tx.txq[qnum];
S
Sujith 已提交
2041 2042 2043 2044 2045 2046

	spin_lock_bh(&txq->axq_lock);

	/* Try to avoid running out of descriptors */
	if (txq->axq_depth >= (ATH_TXBUF - 20)) {
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
2047 2048
			"TX queue: %d is full, depth: %d\n",
			qnum, txq->axq_depth);
S
Sujith 已提交
2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059
		ieee80211_stop_queue(sc->hw, skb_get_queue_mapping(skb));
		txq->stopped = 1;
		spin_unlock_bh(&txq->axq_lock);
		return NULL;
	}

	spin_unlock_bh(&txq->axq_lock);

	return txq;
}

2060 2061
/* Update parameters for a transmit queue */

2062 2063
int ath_txq_update(struct ath_softc *sc, int qnum,
		   struct ath9k_tx_queue_info *qinfo)
2064 2065 2066
{
	struct ath_hal *ah = sc->sc_ah;
	int error = 0;
2067
	struct ath9k_tx_queue_info qi;
2068

S
Sujith 已提交
2069
	if (qnum == sc->beacon.beaconq) {
2070 2071 2072 2073 2074
		/*
		 * XXX: for beacon queue, we just save the parameter.
		 * It will be picked up by ath_beaconq_config when
		 * it's necessary.
		 */
S
Sujith 已提交
2075
		sc->beacon.beacon_qi = *qinfo;
2076 2077 2078
		return 0;
	}

S
Sujith 已提交
2079
	ASSERT(sc->tx.txq[qnum].axq_qnum == qnum);
2080

2081 2082 2083 2084 2085 2086
	ath9k_hw_get_txq_props(ah, qnum, &qi);
	qi.tqi_aifs = qinfo->tqi_aifs;
	qi.tqi_cwmin = qinfo->tqi_cwmin;
	qi.tqi_cwmax = qinfo->tqi_cwmax;
	qi.tqi_burstTime = qinfo->tqi_burstTime;
	qi.tqi_readyTime = qinfo->tqi_readyTime;
2087

2088
	if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
2089
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
2090
			"Unable to update hardware queue %u!\n", qnum);
2091 2092 2093 2094 2095 2096 2097 2098 2099 2100
		error = -EIO;
	} else {
		ath9k_hw_resettxqueue(ah, qnum); /* push to h/w */
	}

	return error;
}

int ath_cabq_update(struct ath_softc *sc)
{
2101
	struct ath9k_tx_queue_info qi;
S
Sujith 已提交
2102
	int qnum = sc->beacon.cabq->axq_qnum;
2103 2104
	struct ath_beacon_config conf;

2105
	ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125
	/*
	 * Ensure the readytime % is within the bounds.
	 */
	if (sc->sc_config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
		sc->sc_config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
	else if (sc->sc_config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
		sc->sc_config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;

	ath_get_beaconconfig(sc, ATH_IF_ID_ANY, &conf);
	qi.tqi_readyTime =
		(conf.beacon_interval * sc->sc_config.cabqReadytime) / 100;
	ath_txq_update(sc, qnum, &qi);

	return 0;
}

/* Deferred processing of transmit interrupt */

void ath_tx_tasklet(struct ath_softc *sc)
{
2126
	int i;
2127 2128 2129 2130 2131 2132 2133 2134 2135
	u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);

	ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);

	/*
	 * Process each active queue.
	 */
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
		if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
S
Sujith 已提交
2136
			ath_tx_processq(sc, &sc->tx.txq[i]);
2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
	}
}

void ath_tx_draintxq(struct ath_softc *sc,
	struct ath_txq *txq, bool retry_tx)
{
	struct ath_buf *bf, *lastbf;
	struct list_head bf_head;

	INIT_LIST_HEAD(&bf_head);

	/*
	 * NB: this assumes output has been stopped and
	 *     we do not need to block ath_tx_tasklet
	 */
	for (;;) {
		spin_lock_bh(&txq->axq_lock);

		if (list_empty(&txq->axq_q)) {
			txq->axq_link = NULL;
			txq->axq_linkbuf = NULL;
			spin_unlock_bh(&txq->axq_lock);
			break;
		}

		bf = list_first_entry(&txq->axq_q, struct ath_buf, list);

		if (bf->bf_status & ATH_BUFSTATUS_STALE) {
			list_del(&bf->list);
			spin_unlock_bh(&txq->axq_lock);

S
Sujith 已提交
2168 2169 2170
			spin_lock_bh(&sc->tx.txbuflock);
			list_add_tail(&bf->list, &sc->tx.txbuf);
			spin_unlock_bh(&sc->tx.txbuflock);
2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184
			continue;
		}

		lastbf = bf->bf_lastbf;
		if (!retry_tx)
			lastbf->bf_desc->ds_txstat.ts_flags =
				ATH9K_TX_SW_ABORTED;

		/* remove ath_buf's of the same mpdu from txq */
		list_cut_position(&bf_head, &txq->axq_q, &lastbf->list);
		txq->axq_depth--;

		spin_unlock_bh(&txq->axq_lock);

S
Sujith 已提交
2185
		if (bf_isampdu(bf))
2186 2187 2188 2189 2190 2191
			ath_tx_complete_aggr_rifs(sc, txq, bf, &bf_head, 0);
		else
			ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
	}

	/* flush any pending frames if aggregation is enabled */
S
Sujith 已提交
2192
	if (sc->sc_flags & SC_OP_TXAGGR) {
2193 2194
		if (!retry_tx) {
			spin_lock_bh(&txq->axq_lock);
S
Sujith 已提交
2195
			ath_txq_drain_pending_buffers(sc, txq);
2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206
			spin_unlock_bh(&txq->axq_lock);
		}
	}
}

/* Drain the transmit queues and reclaim resources */

void ath_draintxq(struct ath_softc *sc, bool retry_tx)
{
	/* stop beacon queue. The beacon will be freed when
	 * we go to INIT state */
S
Sujith 已提交
2207
	if (!(sc->sc_flags & SC_OP_INVALID)) {
S
Sujith 已提交
2208
		(void) ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
S
Sujith 已提交
2209
		DPRINTF(sc, ATH_DBG_XMIT, "beacon queue %x\n",
S
Sujith 已提交
2210
			ath9k_hw_gettxbuf(sc->sc_ah, sc->beacon.beaconq));
2211 2212 2213 2214 2215 2216 2217
	}

	ath_drain_txdataq(sc, retry_tx);
}

u32 ath_txq_depth(struct ath_softc *sc, int qnum)
{
S
Sujith 已提交
2218
	return sc->tx.txq[qnum].axq_depth;
2219 2220 2221 2222
}

u32 ath_txq_aggr_depth(struct ath_softc *sc, int qnum)
{
S
Sujith 已提交
2223
	return sc->tx.txq[qnum].axq_aggr_depth;
2224 2225
}

S
Sujith 已提交
2226
bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno)
2227 2228 2229
{
	struct ath_atx_tid *txtid;

S
Sujith 已提交
2230
	if (!(sc->sc_flags & SC_OP_TXAGGR))
S
Sujith 已提交
2231
		return false;
2232 2233 2234

	txtid = ATH_AN_2_TID(an, tidno);

2235 2236
	if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
		if (!(txtid->state & AGGR_ADDBA_PROGRESS) &&
2237 2238
		    (txtid->addba_exchangeattempts < ADDBA_EXCHANGE_ATTEMPTS)) {
			txtid->addba_exchangeattempts++;
S
Sujith 已提交
2239
			return true;
2240 2241 2242
		}
	}

S
Sujith 已提交
2243
	return false;
2244 2245 2246 2247
}

/* Start TX aggregation */

S
Sujith 已提交
2248 2249
int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
		      u16 tid, u16 *ssn)
2250 2251 2252 2253
{
	struct ath_atx_tid *txtid;
	struct ath_node *an;

S
Sujith 已提交
2254
	an = (struct ath_node *)sta->drv_priv;
2255

S
Sujith 已提交
2256
	if (sc->sc_flags & SC_OP_TXAGGR) {
2257
		txtid = ATH_AN_2_TID(an, tid);
2258
		txtid->state |= AGGR_ADDBA_PROGRESS;
2259 2260 2261 2262 2263 2264 2265 2266
		ath_tx_pause_tid(sc, txtid);
	}

	return 0;
}

/* Stop tx aggregation */

S
Sujith 已提交
2267
int ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
2268
{
S
Sujith 已提交
2269
	struct ath_node *an = (struct ath_node *)sta->drv_priv;
2270 2271 2272 2273 2274

	ath_tx_aggr_teardown(sc, an, tid);
	return 0;
}

2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293
/* Resume tx aggregation */

void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
{
	struct ath_atx_tid *txtid;
	struct ath_node *an;

	an = (struct ath_node *)sta->drv_priv;

	if (sc->sc_flags & SC_OP_TXAGGR) {
		txtid = ATH_AN_2_TID(an, tid);
		txtid->baw_size =
			IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
		txtid->state |= AGGR_ADDBA_COMPLETE;
		txtid->state &= ~AGGR_ADDBA_PROGRESS;
		ath_tx_resume_tid(sc, txtid);
	}
}

2294 2295 2296 2297 2298 2299 2300
/*
 * Performs transmit side cleanup when TID changes from aggregated to
 * unaggregated.
 * - Pause the TID and mark cleanup in progress
 * - Discard all retry frames from the s/w queue.
 */

S
Sujith 已提交
2301
void ath_tx_aggr_teardown(struct ath_softc *sc, struct ath_node *an, u8 tid)
2302 2303
{
	struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
S
Sujith 已提交
2304
	struct ath_txq *txq = &sc->tx.txq[txtid->ac->qnum];
2305 2306 2307 2308
	struct ath_buf *bf;
	struct list_head bf_head;
	INIT_LIST_HEAD(&bf_head);

2309
	if (txtid->state & AGGR_CLEANUP) /* cleanup is in progress */
2310 2311
		return;

2312
	if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323
		txtid->addba_exchangeattempts = 0;
		return;
	}

	/* TID must be paused first */
	ath_tx_pause_tid(sc, txtid);

	/* drop all software retried frames and mark this TID */
	spin_lock_bh(&txq->axq_lock);
	while (!list_empty(&txtid->buf_q)) {
		bf = list_first_entry(&txtid->buf_q, struct ath_buf, list);
S
Sujith 已提交
2324
		if (!bf_isretried(bf)) {
2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341
			/*
			 * NB: it's based on the assumption that
			 * software retried frame will always stay
			 * at the head of software queue.
			 */
			break;
		}
		list_cut_position(&bf_head,
			&txtid->buf_q, &bf->bf_lastfrm->list);
		ath_tx_update_baw(sc, txtid, bf->bf_seqno);

		/* complete this sub-frame */
		ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
	}

	if (txtid->baw_head != txtid->baw_tail) {
		spin_unlock_bh(&txq->axq_lock);
2342
		txtid->state |= AGGR_CLEANUP;
2343
	} else {
2344
		txtid->state &= ~AGGR_ADDBA_COMPLETE;
2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385
		txtid->addba_exchangeattempts = 0;
		spin_unlock_bh(&txq->axq_lock);
		ath_tx_flush_tid(sc, txtid);
	}
}

/*
 * Tx scheduling logic
 * NB: must be called with txq lock held
 */

void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
{
	struct ath_atx_ac *ac;
	struct ath_atx_tid *tid;

	/* nothing to schedule */
	if (list_empty(&txq->axq_acq))
		return;
	/*
	 * get the first node/ac pair on the queue
	 */
	ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
	list_del(&ac->list);
	ac->sched = false;

	/*
	 * process a single tid per destination
	 */
	do {
		/* nothing to schedule */
		if (list_empty(&ac->tid_q))
			return;

		tid = list_first_entry(&ac->tid_q, struct ath_atx_tid, list);
		list_del(&tid->list);
		tid->sched = false;

		if (tid->paused)    /* check next tid to keep h/w busy */
			continue;

2386
		if ((txq->axq_depth % 2) == 0)
2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417
			ath_tx_sched_aggr(sc, txq, tid);

		/*
		 * add tid to round-robin queue if more frames
		 * are pending for the tid
		 */
		if (!list_empty(&tid->buf_q))
			ath_tx_queue_tid(txq, tid);

		/* only schedule one TID at a time */
		break;
	} while (!list_empty(&ac->tid_q));

	/*
	 * schedule AC if more TIDs need processing
	 */
	if (!list_empty(&ac->tid_q)) {
		/*
		 * add dest ac to txq if not already added
		 */
		if (!ac->sched) {
			ac->sched = true;
			list_add_tail(&ac->list, &txq->axq_acq);
		}
	}
}

/* Initialize per-node transmit state */

void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
{
2418 2419 2420
	struct ath_atx_tid *tid;
	struct ath_atx_ac *ac;
	int tidno, acno;
2421

2422 2423 2424
	/*
	 * Init per tid tx state
	 */
2425
	for (tidno = 0, tid = &an->tid[tidno];
2426 2427 2428 2429 2430 2431 2432 2433 2434
	     tidno < WME_NUM_TID;
	     tidno++, tid++) {
		tid->an        = an;
		tid->tidno     = tidno;
		tid->seq_start = tid->seq_next = 0;
		tid->baw_size  = WME_MAX_BA;
		tid->baw_head  = tid->baw_tail = 0;
		tid->sched     = false;
		tid->paused = false;
2435
		tid->state &= ~AGGR_CLEANUP;
2436 2437 2438
		INIT_LIST_HEAD(&tid->buf_q);

		acno = TID_TO_WME_AC(tidno);
2439
		tid->ac = &an->ac[acno];
2440 2441

		/* ADDBA state */
2442 2443 2444
		tid->state &= ~AGGR_ADDBA_COMPLETE;
		tid->state &= ~AGGR_ADDBA_PROGRESS;
		tid->addba_exchangeattempts = 0;
2445
	}
2446

2447 2448 2449
	/*
	 * Init per ac tx state
	 */
2450
	for (acno = 0, ac = &an->ac[acno];
2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471
	     acno < WME_NUM_AC; acno++, ac++) {
		ac->sched    = false;
		INIT_LIST_HEAD(&ac->tid_q);

		switch (acno) {
		case WME_AC_BE:
			ac->qnum = ath_tx_get_qnum(sc,
				   ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BE);
			break;
		case WME_AC_BK:
			ac->qnum = ath_tx_get_qnum(sc,
				   ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BK);
			break;
		case WME_AC_VI:
			ac->qnum = ath_tx_get_qnum(sc,
				   ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VI);
			break;
		case WME_AC_VO:
			ac->qnum = ath_tx_get_qnum(sc,
				   ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VO);
			break;
2472 2473 2474 2475 2476 2477
		}
	}
}

/* Cleanupthe pending buffers for the node. */

S
Sujith 已提交
2478
void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
2479 2480 2481 2482 2483 2484 2485
{
	int i;
	struct ath_atx_ac *ac, *ac_tmp;
	struct ath_atx_tid *tid, *tid_tmp;
	struct ath_txq *txq;
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
		if (ATH_TXQ_SETUP(sc, i)) {
S
Sujith 已提交
2486
			txq = &sc->tx.txq[i];
2487

S
Sujith 已提交
2488
			spin_lock(&txq->axq_lock);
2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502

			list_for_each_entry_safe(ac,
					ac_tmp, &txq->axq_acq, list) {
				tid = list_first_entry(&ac->tid_q,
						struct ath_atx_tid, list);
				if (tid && tid->an != an)
					continue;
				list_del(&ac->list);
				ac->sched = false;

				list_for_each_entry_safe(tid,
						tid_tmp, &ac->tid_q, list) {
					list_del(&tid->list);
					tid->sched = false;
S
Sujith 已提交
2503
					ath_tid_drain(sc, txq, tid);
2504
					tid->state &= ~AGGR_ADDBA_COMPLETE;
2505
					tid->addba_exchangeattempts = 0;
2506
					tid->state &= ~AGGR_CLEANUP;
2507 2508 2509
				}
			}

S
Sujith 已提交
2510
			spin_unlock(&txq->axq_lock);
2511 2512 2513 2514
		}
	}
}

2515 2516 2517 2518 2519 2520
void ath_tx_cabq(struct ath_softc *sc, struct sk_buff *skb)
{
	int hdrlen, padsize;
	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
	struct ath_tx_control txctl;

S
Sujith 已提交
2521 2522
	memset(&txctl, 0, sizeof(struct ath_tx_control));

2523 2524 2525 2526 2527 2528 2529 2530
	/*
	 * As a temporary workaround, assign seq# here; this will likely need
	 * to be cleaned up to work better with Beacon transmission and virtual
	 * BSSes.
	 */
	if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
		struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
		if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
S
Sujith 已提交
2531
			sc->tx.seq_no += 0x10;
2532
		hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
S
Sujith 已提交
2533
		hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
2534 2535 2536 2537 2538 2539 2540
	}

	/* Add the padding after the header if this is not already done */
	hdrlen = ieee80211_get_hdrlen_from_skb(skb);
	if (hdrlen & 3) {
		padsize = hdrlen % 4;
		if (skb_headroom(skb) < padsize) {
S
Sujith 已提交
2541
			DPRINTF(sc, ATH_DBG_XMIT, "TX CABQ padding failed\n");
2542 2543 2544 2545 2546 2547 2548
			dev_kfree_skb_any(skb);
			return;
		}
		skb_push(skb, padsize);
		memmove(skb->data, skb->data + padsize, hdrlen);
	}

S
Sujith 已提交
2549
	txctl.txq = sc->beacon.cabq;
S
Sujith 已提交
2550

S
Sujith 已提交
2551
	DPRINTF(sc, ATH_DBG_XMIT, "transmitting CABQ packet, skb: %p\n", skb);
2552

S
Sujith 已提交
2553
	if (ath_tx_start(sc, skb, &txctl) != 0) {
S
Sujith 已提交
2554
		DPRINTF(sc, ATH_DBG_XMIT, "CABQ TX failed\n");
S
Sujith 已提交
2555
		goto exit;
2556 2557
	}

S
Sujith 已提交
2558 2559 2560 2561
	return;
exit:
	dev_kfree_skb_any(skb);
}