e1000_phy.c 45.3 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel(R) Gigabit Ethernet Linux driver
4
  Copyright(c) 2007-2009 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/if_ether.h>
#include <linux/delay.h>

#include "e1000_mac.h"
#include "e1000_phy.h"

static s32  igb_phy_setup_autoneg(struct e1000_hw *hw);
static void igb_phy_force_speed_duplex_setup(struct e1000_hw *hw,
					       u16 *phy_ctrl);
static s32  igb_wait_autoneg(struct e1000_hw *hw);

/* Cable length tables */
static const u16 e1000_m88_cable_length_table[] =
	{ 0, 50, 80, 110, 140, 140, E1000_CABLE_LENGTH_UNDEFINED };

static const u16 e1000_igp_2_cable_length_table[] =
    { 0, 0, 0, 0, 0, 0, 0, 0, 3, 5, 8, 11, 13, 16, 18, 21,
      0, 0, 0, 3, 6, 10, 13, 16, 19, 23, 26, 29, 32, 35, 38, 41,
      6, 10, 14, 18, 22, 26, 30, 33, 37, 41, 44, 48, 51, 54, 58, 61,
      21, 26, 31, 35, 40, 44, 49, 53, 57, 61, 65, 68, 72, 75, 79, 82,
      40, 45, 51, 56, 61, 66, 70, 75, 79, 83, 87, 91, 94, 98, 101, 104,
      60, 66, 72, 77, 82, 87, 92, 96, 100, 104, 108, 111, 114, 117, 119, 121,
      83, 89, 95, 100, 105, 109, 113, 116, 119, 122, 124,
      104, 109, 114, 118, 121, 124};
#define IGP02E1000_CABLE_LENGTH_TABLE_SIZE \
		(sizeof(e1000_igp_2_cable_length_table) / \
		 sizeof(e1000_igp_2_cable_length_table[0]))

/**
57
 *  igb_check_reset_block - Check if PHY reset is blocked
58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
 *  @hw: pointer to the HW structure
 *
 *  Read the PHY management control register and check whether a PHY reset
 *  is blocked.  If a reset is not blocked return 0, otherwise
 *  return E1000_BLK_PHY_RESET (12).
 **/
s32 igb_check_reset_block(struct e1000_hw *hw)
{
	u32 manc;

	manc = rd32(E1000_MANC);

	return (manc & E1000_MANC_BLK_PHY_RST_ON_IDE) ?
	       E1000_BLK_PHY_RESET : 0;
}

/**
75
 *  igb_get_phy_id - Retrieve the PHY ID and revision
76 77 78 79 80 81 82 83 84 85 86
 *  @hw: pointer to the HW structure
 *
 *  Reads the PHY registers and stores the PHY ID and possibly the PHY
 *  revision in the hardware structure.
 **/
s32 igb_get_phy_id(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32 ret_val = 0;
	u16 phy_id;

A
Alexander Duyck 已提交
87
	ret_val = phy->ops.read_reg(hw, PHY_ID1, &phy_id);
88 89 90 91 92
	if (ret_val)
		goto out;

	phy->id = (u32)(phy_id << 16);
	udelay(20);
A
Alexander Duyck 已提交
93
	ret_val = phy->ops.read_reg(hw, PHY_ID2, &phy_id);
94 95 96 97 98 99 100 101 102 103 104
	if (ret_val)
		goto out;

	phy->id |= (u32)(phy_id & PHY_REVISION_MASK);
	phy->revision = (u32)(phy_id & ~PHY_REVISION_MASK);

out:
	return ret_val;
}

/**
105
 *  igb_phy_reset_dsp - Reset PHY DSP
106 107 108 109 110 111 112 113
 *  @hw: pointer to the HW structure
 *
 *  Reset the digital signal processor.
 **/
static s32 igb_phy_reset_dsp(struct e1000_hw *hw)
{
	s32 ret_val;

A
Alexander Duyck 已提交
114
	ret_val = hw->phy.ops.write_reg(hw, M88E1000_PHY_GEN_CONTROL, 0xC1);
115 116 117
	if (ret_val)
		goto out;

A
Alexander Duyck 已提交
118
	ret_val = hw->phy.ops.write_reg(hw, M88E1000_PHY_GEN_CONTROL, 0);
119 120 121 122 123 124

out:
	return ret_val;
}

/**
125
 *  igb_read_phy_reg_mdic - Read MDI control register
126 127 128 129 130 131 132 133 134 135 136 137 138 139
 *  @hw: pointer to the HW structure
 *  @offset: register offset to be read
 *  @data: pointer to the read data
 *
 *  Reads the MDI control regsiter in the PHY at offset and stores the
 *  information read to data.
 **/
static s32 igb_read_phy_reg_mdic(struct e1000_hw *hw, u32 offset, u16 *data)
{
	struct e1000_phy_info *phy = &hw->phy;
	u32 i, mdic = 0;
	s32 ret_val = 0;

	if (offset > MAX_PHY_REG_ADDRESS) {
140
		hw_dbg("PHY Address %d is out of range\n", offset);
141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
		ret_val = -E1000_ERR_PARAM;
		goto out;
	}

	/*
	 * Set up Op-code, Phy Address, and register offset in the MDI
	 * Control register.  The MAC will take care of interfacing with the
	 * PHY to retrieve the desired data.
	 */
	mdic = ((offset << E1000_MDIC_REG_SHIFT) |
		(phy->addr << E1000_MDIC_PHY_SHIFT) |
		(E1000_MDIC_OP_READ));

	wr32(E1000_MDIC, mdic);

	/*
	 * Poll the ready bit to see if the MDI read completed
	 * Increasing the time out as testing showed failures with
	 * the lower time out
	 */
	for (i = 0; i < (E1000_GEN_POLL_TIMEOUT * 3); i++) {
		udelay(50);
		mdic = rd32(E1000_MDIC);
		if (mdic & E1000_MDIC_READY)
			break;
	}
	if (!(mdic & E1000_MDIC_READY)) {
168
		hw_dbg("MDI Read did not complete\n");
169 170 171 172
		ret_val = -E1000_ERR_PHY;
		goto out;
	}
	if (mdic & E1000_MDIC_ERROR) {
173
		hw_dbg("MDI Error\n");
174 175 176 177 178 179 180 181 182 183
		ret_val = -E1000_ERR_PHY;
		goto out;
	}
	*data = (u16) mdic;

out:
	return ret_val;
}

/**
184
 *  igb_write_phy_reg_mdic - Write MDI control register
185 186 187 188 189 190 191 192 193 194 195 196 197
 *  @hw: pointer to the HW structure
 *  @offset: register offset to write to
 *  @data: data to write to register at offset
 *
 *  Writes data to MDI control register in the PHY at offset.
 **/
static s32 igb_write_phy_reg_mdic(struct e1000_hw *hw, u32 offset, u16 data)
{
	struct e1000_phy_info *phy = &hw->phy;
	u32 i, mdic = 0;
	s32 ret_val = 0;

	if (offset > MAX_PHY_REG_ADDRESS) {
198
		hw_dbg("PHY Address %d is out of range\n", offset);
199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226
		ret_val = -E1000_ERR_PARAM;
		goto out;
	}

	/*
	 * Set up Op-code, Phy Address, and register offset in the MDI
	 * Control register.  The MAC will take care of interfacing with the
	 * PHY to retrieve the desired data.
	 */
	mdic = (((u32)data) |
		(offset << E1000_MDIC_REG_SHIFT) |
		(phy->addr << E1000_MDIC_PHY_SHIFT) |
		(E1000_MDIC_OP_WRITE));

	wr32(E1000_MDIC, mdic);

	/*
	 * Poll the ready bit to see if the MDI read completed
	 * Increasing the time out as testing showed failures with
	 * the lower time out
	 */
	for (i = 0; i < (E1000_GEN_POLL_TIMEOUT * 3); i++) {
		udelay(50);
		mdic = rd32(E1000_MDIC);
		if (mdic & E1000_MDIC_READY)
			break;
	}
	if (!(mdic & E1000_MDIC_READY)) {
227
		hw_dbg("MDI Write did not complete\n");
228 229 230 231
		ret_val = -E1000_ERR_PHY;
		goto out;
	}
	if (mdic & E1000_MDIC_ERROR) {
232
		hw_dbg("MDI Error\n");
233 234 235 236 237 238 239 240 241
		ret_val = -E1000_ERR_PHY;
		goto out;
	}

out:
	return ret_val;
}

/**
242
 *  igb_read_phy_reg_igp - Read igp PHY register
243 244 245 246 247 248 249 250 251 252
 *  @hw: pointer to the HW structure
 *  @offset: register offset to be read
 *  @data: pointer to the read data
 *
 *  Acquires semaphore, if necessary, then reads the PHY register at offset
 *  and storing the retrieved information in data.  Release any acquired
 *  semaphores before exiting.
 **/
s32 igb_read_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 *data)
{
A
Alexander Duyck 已提交
253 254 255 256
	s32 ret_val = 0;

	if (!(hw->phy.ops.acquire))
		goto out;
257

A
Alexander Duyck 已提交
258
	ret_val = hw->phy.ops.acquire(hw);
259 260 261 262 263 264 265 266
	if (ret_val)
		goto out;

	if (offset > MAX_PHY_MULTI_PAGE_REG) {
		ret_val = igb_write_phy_reg_mdic(hw,
						   IGP01E1000_PHY_PAGE_SELECT,
						   (u16)offset);
		if (ret_val) {
A
Alexander Duyck 已提交
267
			hw->phy.ops.release(hw);
268 269 270 271
			goto out;
		}
	}

A
Alexander Duyck 已提交
272 273
	ret_val = igb_read_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
					data);
274

A
Alexander Duyck 已提交
275
	hw->phy.ops.release(hw);
276 277 278 279 280 281

out:
	return ret_val;
}

/**
282
 *  igb_write_phy_reg_igp - Write igp PHY register
283 284 285 286 287 288 289 290 291
 *  @hw: pointer to the HW structure
 *  @offset: register offset to write to
 *  @data: data to write at register offset
 *
 *  Acquires semaphore, if necessary, then writes the data to PHY register
 *  at the offset.  Release any acquired semaphores before exiting.
 **/
s32 igb_write_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 data)
{
A
Alexander Duyck 已提交
292
	s32 ret_val = 0;
293

A
Alexander Duyck 已提交
294 295 296 297
	if (!(hw->phy.ops.acquire))
		goto out;

	ret_val = hw->phy.ops.acquire(hw);
298 299 300 301 302 303 304 305
	if (ret_val)
		goto out;

	if (offset > MAX_PHY_MULTI_PAGE_REG) {
		ret_val = igb_write_phy_reg_mdic(hw,
						   IGP01E1000_PHY_PAGE_SELECT,
						   (u16)offset);
		if (ret_val) {
A
Alexander Duyck 已提交
306
			hw->phy.ops.release(hw);
307 308 309 310
			goto out;
		}
	}

A
Alexander Duyck 已提交
311
	ret_val = igb_write_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
312 313
					   data);

A
Alexander Duyck 已提交
314
	hw->phy.ops.release(hw);
315 316 317 318 319 320

out:
	return ret_val;
}

/**
321
 *  igb_copper_link_setup_m88 - Setup m88 PHY's for copper link
322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
 *  @hw: pointer to the HW structure
 *
 *  Sets up MDI/MDI-X and polarity for m88 PHY's.  If necessary, transmit clock
 *  and downshift values are set also.
 **/
s32 igb_copper_link_setup_m88(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32 ret_val;
	u16 phy_data;

	if (phy->reset_disable) {
		ret_val = 0;
		goto out;
	}

	/* Enable CRS on TX. This must be set for half-duplex operation. */
A
Alexander Duyck 已提交
339
	ret_val = phy->ops.read_reg(hw, M88E1000_PHY_SPEC_CTRL, &phy_data);
340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381
	if (ret_val)
		goto out;

	phy_data |= M88E1000_PSCR_ASSERT_CRS_ON_TX;

	/*
	 * Options:
	 *   MDI/MDI-X = 0 (default)
	 *   0 - Auto for all speeds
	 *   1 - MDI mode
	 *   2 - MDI-X mode
	 *   3 - Auto for 1000Base-T only (MDI-X for 10/100Base-T modes)
	 */
	phy_data &= ~M88E1000_PSCR_AUTO_X_MODE;

	switch (phy->mdix) {
	case 1:
		phy_data |= M88E1000_PSCR_MDI_MANUAL_MODE;
		break;
	case 2:
		phy_data |= M88E1000_PSCR_MDIX_MANUAL_MODE;
		break;
	case 3:
		phy_data |= M88E1000_PSCR_AUTO_X_1000T;
		break;
	case 0:
	default:
		phy_data |= M88E1000_PSCR_AUTO_X_MODE;
		break;
	}

	/*
	 * Options:
	 *   disable_polarity_correction = 0 (default)
	 *       Automatic Correction for Reversed Cable Polarity
	 *   0 - Disabled
	 *   1 - Enabled
	 */
	phy_data &= ~M88E1000_PSCR_POLARITY_REVERSAL;
	if (phy->disable_polarity_correction == 1)
		phy_data |= M88E1000_PSCR_POLARITY_REVERSAL;

A
Alexander Duyck 已提交
382
	ret_val = phy->ops.write_reg(hw, M88E1000_PHY_SPEC_CTRL, phy_data);
383 384 385 386 387 388 389 390
	if (ret_val)
		goto out;

	if (phy->revision < E1000_REVISION_4) {
		/*
		 * Force TX_CLK in the Extended PHY Specific Control Register
		 * to 25MHz clock.
		 */
A
Alexander Duyck 已提交
391
		ret_val = phy->ops.read_reg(hw, M88E1000_EXT_PHY_SPEC_CTRL,
392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
					     &phy_data);
		if (ret_val)
			goto out;

		phy_data |= M88E1000_EPSCR_TX_CLK_25;

		if ((phy->revision == E1000_REVISION_2) &&
		    (phy->id == M88E1111_I_PHY_ID)) {
			/* 82573L PHY - set the downshift counter to 5x. */
			phy_data &= ~M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK;
			phy_data |= M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X;
		} else {
			/* Configure Master and Slave downshift values */
			phy_data &= ~(M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK |
				      M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK);
			phy_data |= (M88E1000_EPSCR_MASTER_DOWNSHIFT_1X |
				     M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X);
		}
A
Alexander Duyck 已提交
410
		ret_val = phy->ops.write_reg(hw, M88E1000_EXT_PHY_SPEC_CTRL,
411 412 413 414 415 416 417 418
					     phy_data);
		if (ret_val)
			goto out;
	}

	/* Commit the changes. */
	ret_val = igb_phy_sw_reset(hw);
	if (ret_val) {
419
		hw_dbg("Error committing the PHY changes\n");
420 421 422 423 424 425 426 427
		goto out;
	}

out:
	return ret_val;
}

/**
428
 *  igb_copper_link_setup_igp - Setup igp PHY's for copper link
429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444
 *  @hw: pointer to the HW structure
 *
 *  Sets up LPLU, MDI/MDI-X, polarity, Smartspeed and Master/Slave config for
 *  igp PHY's.
 **/
s32 igb_copper_link_setup_igp(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32 ret_val;
	u16 data;

	if (phy->reset_disable) {
		ret_val = 0;
		goto out;
	}

A
Alexander Duyck 已提交
445
	ret_val = phy->ops.reset(hw);
446
	if (ret_val) {
447
		hw_dbg("Error resetting the PHY.\n");
448 449 450
		goto out;
	}

451 452 453 454 455
	/*
	 * Wait 100ms for MAC to configure PHY from NVM settings, to avoid
	 * timeout issues when LFS is enabled.
	 */
	msleep(100);
456 457 458 459 460 461 462

	/*
	 * The NVM settings will configure LPLU in D3 for
	 * non-IGP1 PHYs.
	 */
	if (phy->type == e1000_phy_igp) {
		/* disable lplu d3 during driver init */
A
Alexander Duyck 已提交
463 464
		if (phy->ops.set_d3_lplu_state)
			ret_val = phy->ops.set_d3_lplu_state(hw, false);
465
		if (ret_val) {
466
			hw_dbg("Error Disabling LPLU D3\n");
467 468 469 470 471
			goto out;
		}
	}

	/* disable lplu d0 during driver init */
A
Alexander Duyck 已提交
472
	ret_val = phy->ops.set_d0_lplu_state(hw, false);
473
	if (ret_val) {
474
		hw_dbg("Error Disabling LPLU D0\n");
475 476 477
		goto out;
	}
	/* Configure mdi-mdix settings */
A
Alexander Duyck 已提交
478
	ret_val = phy->ops.read_reg(hw, IGP01E1000_PHY_PORT_CTRL, &data);
479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495
	if (ret_val)
		goto out;

	data &= ~IGP01E1000_PSCR_AUTO_MDIX;

	switch (phy->mdix) {
	case 1:
		data &= ~IGP01E1000_PSCR_FORCE_MDI_MDIX;
		break;
	case 2:
		data |= IGP01E1000_PSCR_FORCE_MDI_MDIX;
		break;
	case 0:
	default:
		data |= IGP01E1000_PSCR_AUTO_MDIX;
		break;
	}
A
Alexander Duyck 已提交
496
	ret_val = phy->ops.write_reg(hw, IGP01E1000_PHY_PORT_CTRL, data);
497 498 499 500 501 502 503 504 505 506 507 508
	if (ret_val)
		goto out;

	/* set auto-master slave resolution settings */
	if (hw->mac.autoneg) {
		/*
		 * when autonegotiation advertisement is only 1000Mbps then we
		 * should disable SmartSpeed and enable Auto MasterSlave
		 * resolution as hardware default.
		 */
		if (phy->autoneg_advertised == ADVERTISE_1000_FULL) {
			/* Disable SmartSpeed */
A
Alexander Duyck 已提交
509 510 511
			ret_val = phy->ops.read_reg(hw,
						    IGP01E1000_PHY_PORT_CONFIG,
						    &data);
512 513 514 515
			if (ret_val)
				goto out;

			data &= ~IGP01E1000_PSCFR_SMART_SPEED;
A
Alexander Duyck 已提交
516
			ret_val = phy->ops.write_reg(hw,
517 518 519 520 521 522
						     IGP01E1000_PHY_PORT_CONFIG,
						     data);
			if (ret_val)
				goto out;

			/* Set auto Master/Slave resolution process */
A
Alexander Duyck 已提交
523
			ret_val = phy->ops.read_reg(hw, PHY_1000T_CTRL, &data);
524 525 526 527
			if (ret_val)
				goto out;

			data &= ~CR_1000T_MS_ENABLE;
A
Alexander Duyck 已提交
528
			ret_val = phy->ops.write_reg(hw, PHY_1000T_CTRL, data);
529 530 531 532
			if (ret_val)
				goto out;
		}

A
Alexander Duyck 已提交
533
		ret_val = phy->ops.read_reg(hw, PHY_1000T_CTRL, &data);
534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
		if (ret_val)
			goto out;

		/* load defaults for future use */
		phy->original_ms_type = (data & CR_1000T_MS_ENABLE) ?
			((data & CR_1000T_MS_VALUE) ?
			e1000_ms_force_master :
			e1000_ms_force_slave) :
			e1000_ms_auto;

		switch (phy->ms_type) {
		case e1000_ms_force_master:
			data |= (CR_1000T_MS_ENABLE | CR_1000T_MS_VALUE);
			break;
		case e1000_ms_force_slave:
			data |= CR_1000T_MS_ENABLE;
			data &= ~(CR_1000T_MS_VALUE);
			break;
		case e1000_ms_auto:
			data &= ~CR_1000T_MS_ENABLE;
		default:
			break;
		}
A
Alexander Duyck 已提交
557
		ret_val = phy->ops.write_reg(hw, PHY_1000T_CTRL, data);
558 559 560 561 562 563 564 565 566
		if (ret_val)
			goto out;
	}

out:
	return ret_val;
}

/**
567
 *  igb_copper_link_autoneg - Setup/Enable autoneg for copper link
568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593
 *  @hw: pointer to the HW structure
 *
 *  Performs initial bounds checking on autoneg advertisement parameter, then
 *  configure to advertise the full capability.  Setup the PHY to autoneg
 *  and restart the negotiation process between the link partner.  If
 *  autoneg_wait_to_complete, then wait for autoneg to complete before exiting.
 **/
s32 igb_copper_link_autoneg(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32 ret_val;
	u16 phy_ctrl;

	/*
	 * Perform some bounds checking on the autoneg advertisement
	 * parameter.
	 */
	phy->autoneg_advertised &= phy->autoneg_mask;

	/*
	 * If autoneg_advertised is zero, we assume it was not defaulted
	 * by the calling code so we set to advertise full capability.
	 */
	if (phy->autoneg_advertised == 0)
		phy->autoneg_advertised = phy->autoneg_mask;

594
	hw_dbg("Reconfiguring auto-neg advertisement params\n");
595 596
	ret_val = igb_phy_setup_autoneg(hw);
	if (ret_val) {
597
		hw_dbg("Error Setting up Auto-Negotiation\n");
598 599
		goto out;
	}
600
	hw_dbg("Restarting Auto-Neg\n");
601 602 603 604 605

	/*
	 * Restart auto-negotiation by setting the Auto Neg Enable bit and
	 * the Auto Neg Restart bit in the PHY control register.
	 */
A
Alexander Duyck 已提交
606
	ret_val = phy->ops.read_reg(hw, PHY_CONTROL, &phy_ctrl);
607 608 609 610
	if (ret_val)
		goto out;

	phy_ctrl |= (MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG);
A
Alexander Duyck 已提交
611
	ret_val = phy->ops.write_reg(hw, PHY_CONTROL, phy_ctrl);
612 613 614 615 616 617 618 619 620 621
	if (ret_val)
		goto out;

	/*
	 * Does the user want to wait for Auto-Neg to complete here, or
	 * check at a later time (for example, callback routine).
	 */
	if (phy->autoneg_wait_to_complete) {
		ret_val = igb_wait_autoneg(hw);
		if (ret_val) {
622 623
			hw_dbg("Error while waiting for "
			       "autoneg to complete\n");
624 625 626 627 628 629 630 631 632 633 634
			goto out;
		}
	}

	hw->mac.get_link_status = true;

out:
	return ret_val;
}

/**
635
 *  igb_phy_setup_autoneg - Configure PHY for auto-negotiation
636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
 *  @hw: pointer to the HW structure
 *
 *  Reads the MII auto-neg advertisement register and/or the 1000T control
 *  register and if the PHY is already setup for auto-negotiation, then
 *  return successful.  Otherwise, setup advertisement and flow control to
 *  the appropriate values for the wanted auto-negotiation.
 **/
static s32 igb_phy_setup_autoneg(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32 ret_val;
	u16 mii_autoneg_adv_reg;
	u16 mii_1000t_ctrl_reg = 0;

	phy->autoneg_advertised &= phy->autoneg_mask;

	/* Read the MII Auto-Neg Advertisement Register (Address 4). */
A
Alexander Duyck 已提交
653
	ret_val = phy->ops.read_reg(hw, PHY_AUTONEG_ADV, &mii_autoneg_adv_reg);
654 655 656 657 658
	if (ret_val)
		goto out;

	if (phy->autoneg_mask & ADVERTISE_1000_FULL) {
		/* Read the MII 1000Base-T Control Register (Address 9). */
A
Alexander Duyck 已提交
659
		ret_val = phy->ops.read_reg(hw, PHY_1000T_CTRL,
660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683
					    &mii_1000t_ctrl_reg);
		if (ret_val)
			goto out;
	}

	/*
	 * Need to parse both autoneg_advertised and fc and set up
	 * the appropriate PHY registers.  First we will parse for
	 * autoneg_advertised software override.  Since we can advertise
	 * a plethora of combinations, we need to check each bit
	 * individually.
	 */

	/*
	 * First we clear all the 10/100 mb speed bits in the Auto-Neg
	 * Advertisement Register (Address 4) and the 1000 mb speed bits in
	 * the  1000Base-T Control Register (Address 9).
	 */
	mii_autoneg_adv_reg &= ~(NWAY_AR_100TX_FD_CAPS |
				 NWAY_AR_100TX_HD_CAPS |
				 NWAY_AR_10T_FD_CAPS   |
				 NWAY_AR_10T_HD_CAPS);
	mii_1000t_ctrl_reg &= ~(CR_1000T_HD_CAPS | CR_1000T_FD_CAPS);

684
	hw_dbg("autoneg_advertised %x\n", phy->autoneg_advertised);
685 686 687

	/* Do we want to advertise 10 Mb Half Duplex? */
	if (phy->autoneg_advertised & ADVERTISE_10_HALF) {
688
		hw_dbg("Advertise 10mb Half duplex\n");
689 690 691 692 693
		mii_autoneg_adv_reg |= NWAY_AR_10T_HD_CAPS;
	}

	/* Do we want to advertise 10 Mb Full Duplex? */
	if (phy->autoneg_advertised & ADVERTISE_10_FULL) {
694
		hw_dbg("Advertise 10mb Full duplex\n");
695 696 697 698 699
		mii_autoneg_adv_reg |= NWAY_AR_10T_FD_CAPS;
	}

	/* Do we want to advertise 100 Mb Half Duplex? */
	if (phy->autoneg_advertised & ADVERTISE_100_HALF) {
700
		hw_dbg("Advertise 100mb Half duplex\n");
701 702 703 704 705
		mii_autoneg_adv_reg |= NWAY_AR_100TX_HD_CAPS;
	}

	/* Do we want to advertise 100 Mb Full Duplex? */
	if (phy->autoneg_advertised & ADVERTISE_100_FULL) {
706
		hw_dbg("Advertise 100mb Full duplex\n");
707 708 709 710 711
		mii_autoneg_adv_reg |= NWAY_AR_100TX_FD_CAPS;
	}

	/* We do not allow the Phy to advertise 1000 Mb Half Duplex */
	if (phy->autoneg_advertised & ADVERTISE_1000_HALF)
712
		hw_dbg("Advertise 1000mb Half duplex request denied!\n");
713 714 715

	/* Do we want to advertise 1000 Mb Full Duplex? */
	if (phy->autoneg_advertised & ADVERTISE_1000_FULL) {
716
		hw_dbg("Advertise 1000mb Full duplex\n");
717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
		mii_1000t_ctrl_reg |= CR_1000T_FD_CAPS;
	}

	/*
	 * Check for a software override of the flow control settings, and
	 * setup the PHY advertisement registers accordingly.  If
	 * auto-negotiation is enabled, then software will have to set the
	 * "PAUSE" bits to the correct value in the Auto-Negotiation
	 * Advertisement Register (PHY_AUTONEG_ADV) and re-start auto-
	 * negotiation.
	 *
	 * The possible values of the "fc" parameter are:
	 *      0:  Flow control is completely disabled
	 *      1:  Rx flow control is enabled (we can receive pause frames
	 *          but not send pause frames).
	 *      2:  Tx flow control is enabled (we can send pause frames
	 *          but we do not support receiving pause frames).
	 *      3:  Both Rx and TX flow control (symmetric) are enabled.
	 *  other:  No software override.  The flow control configuration
	 *          in the EEPROM is used.
	 */
738
	switch (hw->fc.current_mode) {
739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774
	case e1000_fc_none:
		/*
		 * Flow control (RX & TX) is completely disabled by a
		 * software over-ride.
		 */
		mii_autoneg_adv_reg &= ~(NWAY_AR_ASM_DIR | NWAY_AR_PAUSE);
		break;
	case e1000_fc_rx_pause:
		/*
		 * RX Flow control is enabled, and TX Flow control is
		 * disabled, by a software over-ride.
		 *
		 * Since there really isn't a way to advertise that we are
		 * capable of RX Pause ONLY, we will advertise that we
		 * support both symmetric and asymmetric RX PAUSE.  Later
		 * (in e1000_config_fc_after_link_up) we will disable the
		 * hw's ability to send PAUSE frames.
		 */
		mii_autoneg_adv_reg |= (NWAY_AR_ASM_DIR | NWAY_AR_PAUSE);
		break;
	case e1000_fc_tx_pause:
		/*
		 * TX Flow control is enabled, and RX Flow control is
		 * disabled, by a software over-ride.
		 */
		mii_autoneg_adv_reg |= NWAY_AR_ASM_DIR;
		mii_autoneg_adv_reg &= ~NWAY_AR_PAUSE;
		break;
	case e1000_fc_full:
		/*
		 * Flow control (both RX and TX) is enabled by a software
		 * over-ride.
		 */
		mii_autoneg_adv_reg |= (NWAY_AR_ASM_DIR | NWAY_AR_PAUSE);
		break;
	default:
775
		hw_dbg("Flow control param set incorrectly\n");
776 777 778 779
		ret_val = -E1000_ERR_CONFIG;
		goto out;
	}

A
Alexander Duyck 已提交
780
	ret_val = phy->ops.write_reg(hw, PHY_AUTONEG_ADV, mii_autoneg_adv_reg);
781 782 783
	if (ret_val)
		goto out;

784
	hw_dbg("Auto-Neg Advertising %x\n", mii_autoneg_adv_reg);
785 786

	if (phy->autoneg_mask & ADVERTISE_1000_FULL) {
A
Alexander Duyck 已提交
787 788 789
		ret_val = phy->ops.write_reg(hw,
					     PHY_1000T_CTRL,
					     mii_1000t_ctrl_reg);
790 791 792 793 794 795 796 797 798
		if (ret_val)
			goto out;
	}

out:
	return ret_val;
}

/**
799
 *  igb_phy_force_speed_duplex_igp - Force speed/duplex for igp PHY
800 801 802 803 804 805 806 807 808 809 810 811 812
 *  @hw: pointer to the HW structure
 *
 *  Calls the PHY setup function to force speed and duplex.  Clears the
 *  auto-crossover to force MDI manually.  Waits for link and returns
 *  successful if link up is successful, else -E1000_ERR_PHY (-2).
 **/
s32 igb_phy_force_speed_duplex_igp(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32 ret_val;
	u16 phy_data;
	bool link;

A
Alexander Duyck 已提交
813
	ret_val = phy->ops.read_reg(hw, PHY_CONTROL, &phy_data);
814 815 816 817 818
	if (ret_val)
		goto out;

	igb_phy_force_speed_duplex_setup(hw, &phy_data);

A
Alexander Duyck 已提交
819
	ret_val = phy->ops.write_reg(hw, PHY_CONTROL, phy_data);
820 821 822 823 824 825 826
	if (ret_val)
		goto out;

	/*
	 * Clear Auto-Crossover to force MDI manually.  IGP requires MDI
	 * forced whenever speed and duplex are forced.
	 */
A
Alexander Duyck 已提交
827
	ret_val = phy->ops.read_reg(hw, IGP01E1000_PHY_PORT_CTRL, &phy_data);
828 829 830 831 832 833
	if (ret_val)
		goto out;

	phy_data &= ~IGP01E1000_PSCR_AUTO_MDIX;
	phy_data &= ~IGP01E1000_PSCR_FORCE_MDI_MDIX;

A
Alexander Duyck 已提交
834
	ret_val = phy->ops.write_reg(hw, IGP01E1000_PHY_PORT_CTRL, phy_data);
835 836 837
	if (ret_val)
		goto out;

838
	hw_dbg("IGP PSCR: %X\n", phy_data);
839 840 841 842

	udelay(1);

	if (phy->autoneg_wait_to_complete) {
843
		hw_dbg("Waiting for forced speed/duplex link on IGP phy.\n");
844 845 846 847 848 849 850 851 852

		ret_val = igb_phy_has_link(hw,
						     PHY_FORCE_LIMIT,
						     100000,
						     &link);
		if (ret_val)
			goto out;

		if (!link)
853
			hw_dbg("Link taking longer than expected.\n");
854 855 856 857 858 859 860 861 862 863 864 865 866 867 868

		/* Try once more */
		ret_val = igb_phy_has_link(hw,
						     PHY_FORCE_LIMIT,
						     100000,
						     &link);
		if (ret_val)
			goto out;
	}

out:
	return ret_val;
}

/**
869
 *  igb_phy_force_speed_duplex_m88 - Force speed/duplex for m88 PHY
870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888
 *  @hw: pointer to the HW structure
 *
 *  Calls the PHY setup function to force speed and duplex.  Clears the
 *  auto-crossover to force MDI manually.  Resets the PHY to commit the
 *  changes.  If time expires while waiting for link up, we reset the DSP.
 *  After reset, TX_CLK and CRS on TX must be set.  Return successful upon
 *  successful completion, else return corresponding error code.
 **/
s32 igb_phy_force_speed_duplex_m88(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32 ret_val;
	u16 phy_data;
	bool link;

	/*
	 * Clear Auto-Crossover to force MDI manually.  M88E1000 requires MDI
	 * forced whenever speed and duplex are forced.
	 */
A
Alexander Duyck 已提交
889
	ret_val = phy->ops.read_reg(hw, M88E1000_PHY_SPEC_CTRL, &phy_data);
890 891 892 893
	if (ret_val)
		goto out;

	phy_data &= ~M88E1000_PSCR_AUTO_X_MODE;
A
Alexander Duyck 已提交
894
	ret_val = phy->ops.write_reg(hw, M88E1000_PHY_SPEC_CTRL, phy_data);
895 896 897
	if (ret_val)
		goto out;

898
	hw_dbg("M88E1000 PSCR: %X\n", phy_data);
899

A
Alexander Duyck 已提交
900
	ret_val = phy->ops.read_reg(hw, PHY_CONTROL, &phy_data);
901 902 903 904 905 906 907 908
	if (ret_val)
		goto out;

	igb_phy_force_speed_duplex_setup(hw, &phy_data);

	/* Reset the phy to commit changes. */
	phy_data |= MII_CR_RESET;

A
Alexander Duyck 已提交
909
	ret_val = phy->ops.write_reg(hw, PHY_CONTROL, phy_data);
910 911 912 913 914 915
	if (ret_val)
		goto out;

	udelay(1);

	if (phy->autoneg_wait_to_complete) {
916
		hw_dbg("Waiting for forced speed/duplex link on M88 phy.\n");
917 918 919 920 921 922 923 924 925 926 927 928 929

		ret_val = igb_phy_has_link(hw,
						     PHY_FORCE_LIMIT,
						     100000,
						     &link);
		if (ret_val)
			goto out;

		if (!link) {
			/*
			 * We didn't get link.
			 * Reset the DSP and cross our fingers.
			 */
A
Alexander Duyck 已提交
930
			ret_val = phy->ops.write_reg(hw,
931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946
						      M88E1000_PHY_PAGE_SELECT,
						      0x001d);
			if (ret_val)
				goto out;
			ret_val = igb_phy_reset_dsp(hw);
			if (ret_val)
				goto out;
		}

		/* Try once more */
		ret_val = igb_phy_has_link(hw, PHY_FORCE_LIMIT,
					     100000, &link);
		if (ret_val)
			goto out;
	}

A
Alexander Duyck 已提交
947
	ret_val = phy->ops.read_reg(hw, M88E1000_EXT_PHY_SPEC_CTRL, &phy_data);
948 949 950 951 952 953 954 955 956
	if (ret_val)
		goto out;

	/*
	 * Resetting the phy means we need to re-force TX_CLK in the
	 * Extended PHY Specific Control Register to 25MHz clock from
	 * the reset value of 2.5MHz.
	 */
	phy_data |= M88E1000_EPSCR_TX_CLK_25;
A
Alexander Duyck 已提交
957
	ret_val = phy->ops.write_reg(hw, M88E1000_EXT_PHY_SPEC_CTRL, phy_data);
958 959 960 961 962 963 964
	if (ret_val)
		goto out;

	/*
	 * In addition, we must re-enable CRS on Tx for both half and full
	 * duplex.
	 */
A
Alexander Duyck 已提交
965
	ret_val = phy->ops.read_reg(hw, M88E1000_PHY_SPEC_CTRL, &phy_data);
966 967 968 969
	if (ret_val)
		goto out;

	phy_data |= M88E1000_PSCR_ASSERT_CRS_ON_TX;
A
Alexander Duyck 已提交
970
	ret_val = phy->ops.write_reg(hw, M88E1000_PHY_SPEC_CTRL, phy_data);
971 972 973 974 975 976

out:
	return ret_val;
}

/**
977
 *  igb_phy_force_speed_duplex_setup - Configure forced PHY speed/duplex
978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994
 *  @hw: pointer to the HW structure
 *  @phy_ctrl: pointer to current value of PHY_CONTROL
 *
 *  Forces speed and duplex on the PHY by doing the following: disable flow
 *  control, force speed/duplex on the MAC, disable auto speed detection,
 *  disable auto-negotiation, configure duplex, configure speed, configure
 *  the collision distance, write configuration to CTRL register.  The
 *  caller must write to the PHY_CONTROL register for these settings to
 *  take affect.
 **/
static void igb_phy_force_speed_duplex_setup(struct e1000_hw *hw,
					       u16 *phy_ctrl)
{
	struct e1000_mac_info *mac = &hw->mac;
	u32 ctrl;

	/* Turn off flow control when forcing speed/duplex */
995
	hw->fc.current_mode = e1000_fc_none;
996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011

	/* Force speed/duplex on the mac */
	ctrl = rd32(E1000_CTRL);
	ctrl |= (E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
	ctrl &= ~E1000_CTRL_SPD_SEL;

	/* Disable Auto Speed Detection */
	ctrl &= ~E1000_CTRL_ASDE;

	/* Disable autoneg on the phy */
	*phy_ctrl &= ~MII_CR_AUTO_NEG_EN;

	/* Forcing Full or Half Duplex? */
	if (mac->forced_speed_duplex & E1000_ALL_HALF_DUPLEX) {
		ctrl &= ~E1000_CTRL_FD;
		*phy_ctrl &= ~MII_CR_FULL_DUPLEX;
1012
		hw_dbg("Half Duplex\n");
1013 1014 1015
	} else {
		ctrl |= E1000_CTRL_FD;
		*phy_ctrl |= MII_CR_FULL_DUPLEX;
1016
		hw_dbg("Full Duplex\n");
1017 1018 1019 1020 1021 1022 1023
	}

	/* Forcing 10mb or 100mb? */
	if (mac->forced_speed_duplex & E1000_ALL_100_SPEED) {
		ctrl |= E1000_CTRL_SPD_100;
		*phy_ctrl |= MII_CR_SPEED_100;
		*phy_ctrl &= ~(MII_CR_SPEED_1000 | MII_CR_SPEED_10);
1024
		hw_dbg("Forcing 100mb\n");
1025 1026 1027 1028
	} else {
		ctrl &= ~(E1000_CTRL_SPD_1000 | E1000_CTRL_SPD_100);
		*phy_ctrl |= MII_CR_SPEED_10;
		*phy_ctrl &= ~(MII_CR_SPEED_1000 | MII_CR_SPEED_100);
1029
		hw_dbg("Forcing 10mb\n");
1030 1031 1032 1033 1034 1035 1036 1037
	}

	igb_config_collision_dist(hw);

	wr32(E1000_CTRL, ctrl);
}

/**
1038
 *  igb_set_d3_lplu_state - Sets low power link up state for D3
1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056
 *  @hw: pointer to the HW structure
 *  @active: boolean used to enable/disable lplu
 *
 *  Success returns 0, Failure returns 1
 *
 *  The low power link up (lplu) state is set to the power management level D3
 *  and SmartSpeed is disabled when active is true, else clear lplu for D3
 *  and enable Smartspeed.  LPLU and Smartspeed are mutually exclusive.  LPLU
 *  is used during Dx states where the power conservation is most important.
 *  During driver activity, SmartSpeed should be enabled so performance is
 *  maintained.
 **/
s32 igb_set_d3_lplu_state(struct e1000_hw *hw, bool active)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32 ret_val;
	u16 data;

A
Alexander Duyck 已提交
1057
	ret_val = phy->ops.read_reg(hw, IGP02E1000_PHY_POWER_MGMT, &data);
1058 1059 1060 1061 1062
	if (ret_val)
		goto out;

	if (!active) {
		data &= ~IGP02E1000_PM_D3_LPLU;
A
Alexander Duyck 已提交
1063
		ret_val = phy->ops.write_reg(hw, IGP02E1000_PHY_POWER_MGMT,
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
					     data);
		if (ret_val)
			goto out;
		/*
		 * LPLU and SmartSpeed are mutually exclusive.  LPLU is used
		 * during Dx states where the power conservation is most
		 * important.  During driver activity we should enable
		 * SmartSpeed, so performance is maintained.
		 */
		if (phy->smart_speed == e1000_smart_speed_on) {
A
Alexander Duyck 已提交
1074
			ret_val = phy->ops.read_reg(hw,
1075 1076 1077 1078 1079 1080
						    IGP01E1000_PHY_PORT_CONFIG,
						    &data);
			if (ret_val)
				goto out;

			data |= IGP01E1000_PSCFR_SMART_SPEED;
A
Alexander Duyck 已提交
1081
			ret_val = phy->ops.write_reg(hw,
1082 1083 1084 1085 1086
						     IGP01E1000_PHY_PORT_CONFIG,
						     data);
			if (ret_val)
				goto out;
		} else if (phy->smart_speed == e1000_smart_speed_off) {
A
Alexander Duyck 已提交
1087
			ret_val = phy->ops.read_reg(hw,
1088 1089 1090 1091 1092 1093
						     IGP01E1000_PHY_PORT_CONFIG,
						     &data);
			if (ret_val)
				goto out;

			data &= ~IGP01E1000_PSCFR_SMART_SPEED;
A
Alexander Duyck 已提交
1094
			ret_val = phy->ops.write_reg(hw,
1095 1096 1097 1098 1099 1100 1101 1102 1103
						     IGP01E1000_PHY_PORT_CONFIG,
						     data);
			if (ret_val)
				goto out;
		}
	} else if ((phy->autoneg_advertised == E1000_ALL_SPEED_DUPLEX) ||
		   (phy->autoneg_advertised == E1000_ALL_NOT_GIG) ||
		   (phy->autoneg_advertised == E1000_ALL_10_SPEED)) {
		data |= IGP02E1000_PM_D3_LPLU;
A
Alexander Duyck 已提交
1104
		ret_val = phy->ops.write_reg(hw, IGP02E1000_PHY_POWER_MGMT,
1105 1106 1107 1108 1109
					      data);
		if (ret_val)
			goto out;

		/* When LPLU is enabled, we should disable SmartSpeed */
A
Alexander Duyck 已提交
1110
		ret_val = phy->ops.read_reg(hw, IGP01E1000_PHY_PORT_CONFIG,
1111 1112 1113 1114 1115
					     &data);
		if (ret_val)
			goto out;

		data &= ~IGP01E1000_PSCFR_SMART_SPEED;
A
Alexander Duyck 已提交
1116
		ret_val = phy->ops.write_reg(hw, IGP01E1000_PHY_PORT_CONFIG,
1117 1118 1119 1120 1121 1122 1123 1124
					      data);
	}

out:
	return ret_val;
}

/**
1125
 *  igb_check_downshift - Checks whether a downshift in speed occured
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
 *  @hw: pointer to the HW structure
 *
 *  Success returns 0, Failure returns 1
 *
 *  A downshift is detected by querying the PHY link health.
 **/
s32 igb_check_downshift(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32 ret_val;
	u16 phy_data, offset, mask;

	switch (phy->type) {
	case e1000_phy_m88:
	case e1000_phy_gg82563:
		offset	= M88E1000_PHY_SPEC_STATUS;
		mask	= M88E1000_PSSR_DOWNSHIFT;
		break;
	case e1000_phy_igp_2:
	case e1000_phy_igp:
	case e1000_phy_igp_3:
		offset	= IGP01E1000_PHY_LINK_HEALTH;
		mask	= IGP01E1000_PLHR_SS_DOWNGRADE;
		break;
	default:
		/* speed downshift not supported */
		phy->speed_downgraded = false;
		ret_val = 0;
		goto out;
	}

A
Alexander Duyck 已提交
1157
	ret_val = phy->ops.read_reg(hw, offset, &phy_data);
1158 1159 1160 1161 1162 1163 1164 1165 1166

	if (!ret_val)
		phy->speed_downgraded = (phy_data & mask) ? true : false;

out:
	return ret_val;
}

/**
1167
 *  igb_check_polarity_m88 - Checks the polarity.
1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
 *  @hw: pointer to the HW structure
 *
 *  Success returns 0, Failure returns -E1000_ERR_PHY (-2)
 *
 *  Polarity is determined based on the PHY specific status register.
 **/
static s32 igb_check_polarity_m88(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32 ret_val;
	u16 data;

A
Alexander Duyck 已提交
1180
	ret_val = phy->ops.read_reg(hw, M88E1000_PHY_SPEC_STATUS, &data);
1181 1182 1183 1184 1185 1186 1187 1188 1189 1190

	if (!ret_val)
		phy->cable_polarity = (data & M88E1000_PSSR_REV_POLARITY)
				      ? e1000_rev_polarity_reversed
				      : e1000_rev_polarity_normal;

	return ret_val;
}

/**
1191
 *  igb_check_polarity_igp - Checks the polarity.
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
 *  @hw: pointer to the HW structure
 *
 *  Success returns 0, Failure returns -E1000_ERR_PHY (-2)
 *
 *  Polarity is determined based on the PHY port status register, and the
 *  current speed (since there is no polarity at 100Mbps).
 **/
static s32 igb_check_polarity_igp(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32 ret_val;
	u16 data, offset, mask;

	/*
	 * Polarity is determined based on the speed of
	 * our connection.
	 */
A
Alexander Duyck 已提交
1209
	ret_val = phy->ops.read_reg(hw, IGP01E1000_PHY_PORT_STATUS, &data);
1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
	if (ret_val)
		goto out;

	if ((data & IGP01E1000_PSSR_SPEED_MASK) ==
	    IGP01E1000_PSSR_SPEED_1000MBPS) {
		offset	= IGP01E1000_PHY_PCS_INIT_REG;
		mask	= IGP01E1000_PHY_POLARITY_MASK;
	} else {
		/*
		 * This really only applies to 10Mbps since
		 * there is no polarity for 100Mbps (always 0).
		 */
		offset	= IGP01E1000_PHY_PORT_STATUS;
		mask	= IGP01E1000_PSSR_POLARITY_REVERSED;
	}

A
Alexander Duyck 已提交
1226
	ret_val = phy->ops.read_reg(hw, offset, &data);
1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237

	if (!ret_val)
		phy->cable_polarity = (data & mask)
				      ? e1000_rev_polarity_reversed
				      : e1000_rev_polarity_normal;

out:
	return ret_val;
}

/**
1238
 *  igb_wait_autoneg - Wait for auto-neg compeletion
1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
 *  @hw: pointer to the HW structure
 *
 *  Waits for auto-negotiation to complete or for the auto-negotiation time
 *  limit to expire, which ever happens first.
 **/
static s32 igb_wait_autoneg(struct e1000_hw *hw)
{
	s32 ret_val = 0;
	u16 i, phy_status;

	/* Break after autoneg completes or PHY_AUTO_NEG_LIMIT expires. */
	for (i = PHY_AUTO_NEG_LIMIT; i > 0; i--) {
A
Alexander Duyck 已提交
1251
		ret_val = hw->phy.ops.read_reg(hw, PHY_STATUS, &phy_status);
1252 1253
		if (ret_val)
			break;
A
Alexander Duyck 已提交
1254
		ret_val = hw->phy.ops.read_reg(hw, PHY_STATUS, &phy_status);
1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
		if (ret_val)
			break;
		if (phy_status & MII_SR_AUTONEG_COMPLETE)
			break;
		msleep(100);
	}

	/*
	 * PHY_AUTO_NEG_TIME expiration doesn't guarantee auto-negotiation
	 * has completed.
	 */
	return ret_val;
}

/**
1270
 *  igb_phy_has_link - Polls PHY for link
1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
 *  @hw: pointer to the HW structure
 *  @iterations: number of times to poll for link
 *  @usec_interval: delay between polling attempts
 *  @success: pointer to whether polling was successful or not
 *
 *  Polls the PHY status register for link, 'iterations' number of times.
 **/
s32 igb_phy_has_link(struct e1000_hw *hw, u32 iterations,
			       u32 usec_interval, bool *success)
{
	s32 ret_val = 0;
	u16 i, phy_status;

	for (i = 0; i < iterations; i++) {
		/*
		 * Some PHYs require the PHY_STATUS register to be read
		 * twice due to the link bit being sticky.  No harm doing
		 * it across the board.
		 */
A
Alexander Duyck 已提交
1290
		ret_val = hw->phy.ops.read_reg(hw, PHY_STATUS, &phy_status);
1291 1292
		if (ret_val)
			break;
A
Alexander Duyck 已提交
1293
		ret_val = hw->phy.ops.read_reg(hw, PHY_STATUS, &phy_status);
1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
		if (ret_val)
			break;
		if (phy_status & MII_SR_LINK_STATUS)
			break;
		if (usec_interval >= 1000)
			mdelay(usec_interval/1000);
		else
			udelay(usec_interval);
	}

	*success = (i < iterations) ? true : false;

	return ret_val;
}

/**
1310
 *  igb_get_cable_length_m88 - Determine cable length for m88 PHY
1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
 *  @hw: pointer to the HW structure
 *
 *  Reads the PHY specific status register to retrieve the cable length
 *  information.  The cable length is determined by averaging the minimum and
 *  maximum values to get the "average" cable length.  The m88 PHY has four
 *  possible cable length values, which are:
 *	Register Value		Cable Length
 *	0			< 50 meters
 *	1			50 - 80 meters
 *	2			80 - 110 meters
 *	3			110 - 140 meters
 *	4			> 140 meters
 **/
s32 igb_get_cable_length_m88(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32 ret_val;
	u16 phy_data, index;

A
Alexander Duyck 已提交
1330
	ret_val = phy->ops.read_reg(hw, M88E1000_PHY_SPEC_STATUS, &phy_data);
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
	if (ret_val)
		goto out;

	index = (phy_data & M88E1000_PSSR_CABLE_LENGTH) >>
		M88E1000_PSSR_CABLE_LENGTH_SHIFT;
	phy->min_cable_length = e1000_m88_cable_length_table[index];
	phy->max_cable_length = e1000_m88_cable_length_table[index+1];

	phy->cable_length = (phy->min_cable_length + phy->max_cable_length) / 2;

out:
	return ret_val;
}

/**
1346
 *  igb_get_cable_length_igp_2 - Determine cable length for igp2 PHY
1347 1348 1349 1350
 *  @hw: pointer to the HW structure
 *
 *  The automatic gain control (agc) normalizes the amplitude of the
 *  received signal, adjusting for the attenuation produced by the
A
Alexander Duyck 已提交
1351 1352
 *  cable.  By reading the AGC registers, which represent the
 *  combination of coarse and fine gain value, the value can be put
1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
 *  into a lookup table to obtain the approximate cable length
 *  for each channel.
 **/
s32 igb_get_cable_length_igp_2(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32 ret_val = 0;
	u16 phy_data, i, agc_value = 0;
	u16 cur_agc_index, max_agc_index = 0;
	u16 min_agc_index = IGP02E1000_CABLE_LENGTH_TABLE_SIZE - 1;
	u16 agc_reg_array[IGP02E1000_PHY_CHANNEL_NUM] =
							 {IGP02E1000_PHY_AGC_A,
							  IGP02E1000_PHY_AGC_B,
							  IGP02E1000_PHY_AGC_C,
							  IGP02E1000_PHY_AGC_D};

	/* Read the AGC registers for all channels */
	for (i = 0; i < IGP02E1000_PHY_CHANNEL_NUM; i++) {
A
Alexander Duyck 已提交
1371
		ret_val = phy->ops.read_reg(hw, agc_reg_array[i], &phy_data);
1372 1373 1374 1375 1376
		if (ret_val)
			goto out;

		/*
		 * Getting bits 15:9, which represent the combination of
A
Alexander Duyck 已提交
1377
		 * coarse and fine gain values.  The result is a number
1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
		 * that can be put into the lookup table to obtain the
		 * approximate cable length.
		 */
		cur_agc_index = (phy_data >> IGP02E1000_AGC_LENGTH_SHIFT) &
				IGP02E1000_AGC_LENGTH_MASK;

		/* Array index bound check. */
		if ((cur_agc_index >= IGP02E1000_CABLE_LENGTH_TABLE_SIZE) ||
		    (cur_agc_index == 0)) {
			ret_val = -E1000_ERR_PHY;
			goto out;
		}

		/* Remove min & max AGC values from calculation. */
		if (e1000_igp_2_cable_length_table[min_agc_index] >
		    e1000_igp_2_cable_length_table[cur_agc_index])
			min_agc_index = cur_agc_index;
		if (e1000_igp_2_cable_length_table[max_agc_index] <
		    e1000_igp_2_cable_length_table[cur_agc_index])
			max_agc_index = cur_agc_index;

		agc_value += e1000_igp_2_cable_length_table[cur_agc_index];
	}

	agc_value -= (e1000_igp_2_cable_length_table[min_agc_index] +
		      e1000_igp_2_cable_length_table[max_agc_index]);
	agc_value /= (IGP02E1000_PHY_CHANNEL_NUM - 2);

	/* Calculate cable length with the error range of +/- 10 meters. */
	phy->min_cable_length = ((agc_value - IGP02E1000_AGC_RANGE) > 0) ?
				 (agc_value - IGP02E1000_AGC_RANGE) : 0;
	phy->max_cable_length = agc_value + IGP02E1000_AGC_RANGE;

	phy->cable_length = (phy->min_cable_length + phy->max_cable_length) / 2;

out:
	return ret_val;
}

/**
1418
 *  igb_get_phy_info_m88 - Retrieve PHY information
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
 *  @hw: pointer to the HW structure
 *
 *  Valid for only copper links.  Read the PHY status register (sticky read)
 *  to verify that link is up.  Read the PHY special control register to
 *  determine the polarity and 10base-T extended distance.  Read the PHY
 *  special status register to determine MDI/MDIx and current speed.  If
 *  speed is 1000, then determine cable length, local and remote receiver.
 **/
s32 igb_get_phy_info_m88(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32  ret_val;
	u16 phy_data;
	bool link;

A
Alexander Duyck 已提交
1434
	if (phy->media_type != e1000_media_type_copper) {
1435
		hw_dbg("Phy info is only valid for copper media\n");
1436 1437 1438 1439 1440 1441 1442 1443 1444
		ret_val = -E1000_ERR_CONFIG;
		goto out;
	}

	ret_val = igb_phy_has_link(hw, 1, 0, &link);
	if (ret_val)
		goto out;

	if (!link) {
1445
		hw_dbg("Phy info is only valid if link is up\n");
1446 1447 1448 1449
		ret_val = -E1000_ERR_CONFIG;
		goto out;
	}

A
Alexander Duyck 已提交
1450
	ret_val = phy->ops.read_reg(hw, M88E1000_PHY_SPEC_CTRL, &phy_data);
1451 1452 1453 1454
	if (ret_val)
		goto out;

	phy->polarity_correction = (phy_data & M88E1000_PSCR_POLARITY_REVERSAL)
A
Alexander Duyck 已提交
1455
				   ? true : false;
1456 1457 1458 1459 1460

	ret_val = igb_check_polarity_m88(hw);
	if (ret_val)
		goto out;

A
Alexander Duyck 已提交
1461
	ret_val = phy->ops.read_reg(hw, M88E1000_PHY_SPEC_STATUS, &phy_data);
1462 1463 1464 1465 1466 1467
	if (ret_val)
		goto out;

	phy->is_mdix = (phy_data & M88E1000_PSSR_MDIX) ? true : false;

	if ((phy_data & M88E1000_PSSR_SPEED) == M88E1000_PSSR_1000MBS) {
A
Alexander Duyck 已提交
1468
		ret_val = phy->ops.get_cable_length(hw);
1469 1470 1471
		if (ret_val)
			goto out;

A
Alexander Duyck 已提交
1472
		ret_val = phy->ops.read_reg(hw, PHY_1000T_STATUS, &phy_data);
1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
		if (ret_val)
			goto out;

		phy->local_rx = (phy_data & SR_1000T_LOCAL_RX_STATUS)
				? e1000_1000t_rx_status_ok
				: e1000_1000t_rx_status_not_ok;

		phy->remote_rx = (phy_data & SR_1000T_REMOTE_RX_STATUS)
				 ? e1000_1000t_rx_status_ok
				 : e1000_1000t_rx_status_not_ok;
	} else {
		/* Set values to "undefined" */
		phy->cable_length = E1000_CABLE_LENGTH_UNDEFINED;
		phy->local_rx = e1000_1000t_rx_status_undefined;
		phy->remote_rx = e1000_1000t_rx_status_undefined;
	}

out:
	return ret_val;
}

/**
1495
 *  igb_get_phy_info_igp - Retrieve igp PHY information
1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
 *  @hw: pointer to the HW structure
 *
 *  Read PHY status to determine if link is up.  If link is up, then
 *  set/determine 10base-T extended distance and polarity correction.  Read
 *  PHY port status to determine MDI/MDIx and speed.  Based on the speed,
 *  determine on the cable length, local and remote receiver.
 **/
s32 igb_get_phy_info_igp(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32 ret_val;
	u16 data;
	bool link;

	ret_val = igb_phy_has_link(hw, 1, 0, &link);
	if (ret_val)
		goto out;

	if (!link) {
1515
		hw_dbg("Phy info is only valid if link is up\n");
1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
		ret_val = -E1000_ERR_CONFIG;
		goto out;
	}

	phy->polarity_correction = true;

	ret_val = igb_check_polarity_igp(hw);
	if (ret_val)
		goto out;

A
Alexander Duyck 已提交
1526
	ret_val = phy->ops.read_reg(hw, IGP01E1000_PHY_PORT_STATUS, &data);
1527 1528 1529 1530 1531 1532 1533
	if (ret_val)
		goto out;

	phy->is_mdix = (data & IGP01E1000_PSSR_MDIX) ? true : false;

	if ((data & IGP01E1000_PSSR_SPEED_MASK) ==
	    IGP01E1000_PSSR_SPEED_1000MBPS) {
A
Alexander Duyck 已提交
1534
		ret_val = phy->ops.get_cable_length(hw);
1535 1536 1537
		if (ret_val)
			goto out;

A
Alexander Duyck 已提交
1538
		ret_val = phy->ops.read_reg(hw, PHY_1000T_STATUS, &data);
1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
		if (ret_val)
			goto out;

		phy->local_rx = (data & SR_1000T_LOCAL_RX_STATUS)
				? e1000_1000t_rx_status_ok
				: e1000_1000t_rx_status_not_ok;

		phy->remote_rx = (data & SR_1000T_REMOTE_RX_STATUS)
				 ? e1000_1000t_rx_status_ok
				 : e1000_1000t_rx_status_not_ok;
	} else {
		phy->cable_length = E1000_CABLE_LENGTH_UNDEFINED;
		phy->local_rx = e1000_1000t_rx_status_undefined;
		phy->remote_rx = e1000_1000t_rx_status_undefined;
	}

out:
	return ret_val;
}

/**
1560
 *  igb_phy_sw_reset - PHY software reset
1561 1562 1563 1564 1565 1566 1567
 *  @hw: pointer to the HW structure
 *
 *  Does a software reset of the PHY by reading the PHY control register and
 *  setting/write the control register reset bit to the PHY.
 **/
s32 igb_phy_sw_reset(struct e1000_hw *hw)
{
1568
	s32 ret_val = 0;
1569 1570
	u16 phy_ctrl;

1571 1572 1573
	if (!(hw->phy.ops.read_reg))
		goto out;

A
Alexander Duyck 已提交
1574
	ret_val = hw->phy.ops.read_reg(hw, PHY_CONTROL, &phy_ctrl);
1575 1576 1577 1578
	if (ret_val)
		goto out;

	phy_ctrl |= MII_CR_RESET;
A
Alexander Duyck 已提交
1579
	ret_val = hw->phy.ops.write_reg(hw, PHY_CONTROL, phy_ctrl);
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589
	if (ret_val)
		goto out;

	udelay(1);

out:
	return ret_val;
}

/**
1590
 *  igb_phy_hw_reset - PHY hardware reset
1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609
 *  @hw: pointer to the HW structure
 *
 *  Verify the reset block is not blocking us from resetting.  Acquire
 *  semaphore (if necessary) and read/set/write the device control reset
 *  bit in the PHY.  Wait the appropriate delay time for the device to
 *  reset and relase the semaphore (if necessary).
 **/
s32 igb_phy_hw_reset(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32  ret_val;
	u32 ctrl;

	ret_val = igb_check_reset_block(hw);
	if (ret_val) {
		ret_val = 0;
		goto out;
	}

A
Alexander Duyck 已提交
1610
	ret_val = phy->ops.acquire(hw);
1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
	if (ret_val)
		goto out;

	ctrl = rd32(E1000_CTRL);
	wr32(E1000_CTRL, ctrl | E1000_CTRL_PHY_RST);
	wrfl();

	udelay(phy->reset_delay_us);

	wr32(E1000_CTRL, ctrl);
	wrfl();

	udelay(150);

A
Alexander Duyck 已提交
1625
	phy->ops.release(hw);
1626

A
Alexander Duyck 已提交
1627
	ret_val = phy->ops.get_cfg_done(hw);
1628 1629 1630 1631 1632 1633

out:
	return ret_val;
}

/**
1634
 *  igb_phy_init_script_igp3 - Inits the IGP3 PHY
1635 1636 1637 1638 1639 1640
 *  @hw: pointer to the HW structure
 *
 *  Initializes a Intel Gigabit PHY3 when an EEPROM is not present.
 **/
s32 igb_phy_init_script_igp3(struct e1000_hw *hw)
{
1641
	hw_dbg("Running IGP 3 PHY init script\n");
1642 1643 1644

	/* PHY init IGP 3 */
	/* Enable rise/fall, 10-mode work in class-A */
A
Alexander Duyck 已提交
1645
	hw->phy.ops.write_reg(hw, 0x2F5B, 0x9018);
1646
	/* Remove all caps from Replica path filter */
A
Alexander Duyck 已提交
1647
	hw->phy.ops.write_reg(hw, 0x2F52, 0x0000);
1648
	/* Bias trimming for ADC, AFE and Driver (Default) */
A
Alexander Duyck 已提交
1649
	hw->phy.ops.write_reg(hw, 0x2FB1, 0x8B24);
1650
	/* Increase Hybrid poly bias */
A
Alexander Duyck 已提交
1651
	hw->phy.ops.write_reg(hw, 0x2FB2, 0xF8F0);
1652
	/* Add 4% to TX amplitude in Giga mode */
A
Alexander Duyck 已提交
1653
	hw->phy.ops.write_reg(hw, 0x2010, 0x10B0);
1654
	/* Disable trimming (TTT) */
A
Alexander Duyck 已提交
1655
	hw->phy.ops.write_reg(hw, 0x2011, 0x0000);
1656
	/* Poly DC correction to 94.6% + 2% for all channels */
A
Alexander Duyck 已提交
1657
	hw->phy.ops.write_reg(hw, 0x20DD, 0x249A);
1658
	/* ABS DC correction to 95.9% */
A
Alexander Duyck 已提交
1659
	hw->phy.ops.write_reg(hw, 0x20DE, 0x00D3);
1660
	/* BG temp curve trim */
A
Alexander Duyck 已提交
1661
	hw->phy.ops.write_reg(hw, 0x28B4, 0x04CE);
1662
	/* Increasing ADC OPAMP stage 1 currents to max */
A
Alexander Duyck 已提交
1663
	hw->phy.ops.write_reg(hw, 0x2F70, 0x29E4);
1664
	/* Force 1000 ( required for enabling PHY regs configuration) */
A
Alexander Duyck 已提交
1665
	hw->phy.ops.write_reg(hw, 0x0000, 0x0140);
1666
	/* Set upd_freq to 6 */
A
Alexander Duyck 已提交
1667
	hw->phy.ops.write_reg(hw, 0x1F30, 0x1606);
1668
	/* Disable NPDFE */
A
Alexander Duyck 已提交
1669
	hw->phy.ops.write_reg(hw, 0x1F31, 0xB814);
1670
	/* Disable adaptive fixed FFE (Default) */
A
Alexander Duyck 已提交
1671
	hw->phy.ops.write_reg(hw, 0x1F35, 0x002A);
1672
	/* Enable FFE hysteresis */
A
Alexander Duyck 已提交
1673
	hw->phy.ops.write_reg(hw, 0x1F3E, 0x0067);
1674
	/* Fixed FFE for short cable lengths */
A
Alexander Duyck 已提交
1675
	hw->phy.ops.write_reg(hw, 0x1F54, 0x0065);
1676
	/* Fixed FFE for medium cable lengths */
A
Alexander Duyck 已提交
1677
	hw->phy.ops.write_reg(hw, 0x1F55, 0x002A);
1678
	/* Fixed FFE for long cable lengths */
A
Alexander Duyck 已提交
1679
	hw->phy.ops.write_reg(hw, 0x1F56, 0x002A);
1680
	/* Enable Adaptive Clip Threshold */
A
Alexander Duyck 已提交
1681
	hw->phy.ops.write_reg(hw, 0x1F72, 0x3FB0);
1682
	/* AHT reset limit to 1 */
A
Alexander Duyck 已提交
1683
	hw->phy.ops.write_reg(hw, 0x1F76, 0xC0FF);
1684
	/* Set AHT master delay to 127 msec */
A
Alexander Duyck 已提交
1685
	hw->phy.ops.write_reg(hw, 0x1F77, 0x1DEC);
1686
	/* Set scan bits for AHT */
A
Alexander Duyck 已提交
1687
	hw->phy.ops.write_reg(hw, 0x1F78, 0xF9EF);
1688
	/* Set AHT Preset bits */
A
Alexander Duyck 已提交
1689
	hw->phy.ops.write_reg(hw, 0x1F79, 0x0210);
1690
	/* Change integ_factor of channel A to 3 */
A
Alexander Duyck 已提交
1691
	hw->phy.ops.write_reg(hw, 0x1895, 0x0003);
1692
	/* Change prop_factor of channels BCD to 8 */
A
Alexander Duyck 已提交
1693
	hw->phy.ops.write_reg(hw, 0x1796, 0x0008);
1694
	/* Change cg_icount + enable integbp for channels BCD */
A
Alexander Duyck 已提交
1695
	hw->phy.ops.write_reg(hw, 0x1798, 0xD008);
1696 1697 1698 1699
	/*
	 * Change cg_icount + enable integbp + change prop_factor_master
	 * to 8 for channel A
	 */
A
Alexander Duyck 已提交
1700
	hw->phy.ops.write_reg(hw, 0x1898, 0xD918);
1701
	/* Disable AHT in Slave mode on channel A */
A
Alexander Duyck 已提交
1702
	hw->phy.ops.write_reg(hw, 0x187A, 0x0800);
1703 1704 1705 1706
	/*
	 * Enable LPLU and disable AN to 1000 in non-D0a states,
	 * Enable SPD+B2B
	 */
A
Alexander Duyck 已提交
1707
	hw->phy.ops.write_reg(hw, 0x0019, 0x008D);
1708
	/* Enable restart AN on an1000_dis change */
A
Alexander Duyck 已提交
1709
	hw->phy.ops.write_reg(hw, 0x001B, 0x2080);
1710
	/* Enable wh_fifo read clock in 10/100 modes */
A
Alexander Duyck 已提交
1711
	hw->phy.ops.write_reg(hw, 0x0014, 0x0045);
1712
	/* Restart AN, Speed selection is 1000 */
A
Alexander Duyck 已提交
1713
	hw->phy.ops.write_reg(hw, 0x0000, 0x1340);
1714 1715 1716 1717

	return 0;
}