sun7i-a20.dtsi 20.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * Copyright 2013 Maxime Ripard
 *
 * Maxime Ripard <maxime.ripard@free-electrons.com>
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

/include/ "skeleton.dtsi"

/ {
	interrupt-parent = <&gic>;

E
Emilio López 已提交
19
	aliases {
20
		ethernet0 = &gmac;
21 22 23 24 25 26 27 28
		serial0 = &uart0;
		serial1 = &uart1;
		serial2 = &uart2;
		serial3 = &uart3;
		serial4 = &uart4;
		serial5 = &uart5;
		serial6 = &uart6;
		serial7 = &uart7;
E
Emilio López 已提交
29 30
	};

31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <0>;
		};

		cpu@1 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <1>;
		};
	};

	memory {
		reg = <0x40000000 0x80000000>;
	};

M
Marc Zyngier 已提交
52 53 54 55 56 57 58 59
	timer {
		compatible = "arm,armv7-timer";
		interrupts = <1 13 0xf08>,
			     <1 14 0xf08>,
			     <1 11 0xf08>,
			     <1 10 0xf08>;
	};

60 61 62 63 64
	clocks {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

65
		osc24M: clk@01c20050 {
66
			#clock-cells = <0>;
67
			compatible = "allwinner,sun4i-a10-osc-clk";
68
			reg = <0x01c20050 0x4>;
69
			clock-frequency = <24000000>;
70
			clock-output-names = "osc24M";
71 72
		};

73
		osc32k: clk@0 {
74 75 76
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
77
			clock-output-names = "osc32k";
78
		};
79

80
		pll1: clk@01c20000 {
81
			#clock-cells = <0>;
82
			compatible = "allwinner,sun4i-a10-pll1-clk";
83 84
			reg = <0x01c20000 0x4>;
			clocks = <&osc24M>;
85
			clock-output-names = "pll1";
86 87
		};

88
		pll4: clk@01c20018 {
89
			#clock-cells = <0>;
90
			compatible = "allwinner,sun4i-a10-pll1-clk";
E
Emilio López 已提交
91 92
			reg = <0x01c20018 0x4>;
			clocks = <&osc24M>;
93
			clock-output-names = "pll4";
E
Emilio López 已提交
94 95
		};

96
		pll5: clk@01c20020 {
97
			#clock-cells = <1>;
98
			compatible = "allwinner,sun4i-a10-pll5-clk";
99 100 101 102 103
			reg = <0x01c20020 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll5_ddr", "pll5_other";
		};

104
		pll6: clk@01c20028 {
105
			#clock-cells = <1>;
106
			compatible = "allwinner,sun4i-a10-pll6-clk";
107 108 109
			reg = <0x01c20028 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll6_sata", "pll6_other", "pll6";
110 111 112 113
		};

		cpu: cpu@01c20054 {
			#clock-cells = <0>;
114
			compatible = "allwinner,sun4i-a10-cpu-clk";
115
			reg = <0x01c20054 0x4>;
116
			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&pll6 1>;
117
			clock-output-names = "cpu";
118 119 120 121
		};

		axi: axi@01c20054 {
			#clock-cells = <0>;
122
			compatible = "allwinner,sun4i-a10-axi-clk";
123 124
			reg = <0x01c20054 0x4>;
			clocks = <&cpu>;
125
			clock-output-names = "axi";
126 127 128 129
		};

		ahb: ahb@01c20054 {
			#clock-cells = <0>;
130
			compatible = "allwinner,sun4i-a10-ahb-clk";
131 132
			reg = <0x01c20054 0x4>;
			clocks = <&axi>;
133
			clock-output-names = "ahb";
134 135
		};

136
		ahb_gates: clk@01c20060 {
137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
			#clock-cells = <1>;
			compatible = "allwinner,sun7i-a20-ahb-gates-clk";
			reg = <0x01c20060 0x8>;
			clocks = <&ahb>;
			clock-output-names = "ahb_usb0", "ahb_ehci0",
				"ahb_ohci0", "ahb_ehci1", "ahb_ohci1",
				"ahb_ss", "ahb_dma", "ahb_bist", "ahb_mmc0",
				"ahb_mmc1", "ahb_mmc2", "ahb_mmc3", "ahb_ms",
				"ahb_nand", "ahb_sdram", "ahb_ace",
				"ahb_emac", "ahb_ts", "ahb_spi0", "ahb_spi1",
				"ahb_spi2", "ahb_spi3", "ahb_sata",
				"ahb_hstimer", "ahb_ve", "ahb_tvd", "ahb_tve0",
				"ahb_tve1", "ahb_lcd0", "ahb_lcd1", "ahb_csi0",
				"ahb_csi1", "ahb_hdmi1", "ahb_hdmi0",
				"ahb_de_be0", "ahb_de_be1", "ahb_de_fe0",
				"ahb_de_fe1", "ahb_gmac", "ahb_mp",
				"ahb_mali";
		};

		apb0: apb0@01c20054 {
			#clock-cells = <0>;
158
			compatible = "allwinner,sun4i-a10-apb0-clk";
159 160
			reg = <0x01c20054 0x4>;
			clocks = <&ahb>;
161
			clock-output-names = "apb0";
162 163
		};

164
		apb0_gates: clk@01c20068 {
165 166 167 168 169 170 171 172 173 174 175 176
			#clock-cells = <1>;
			compatible = "allwinner,sun7i-a20-apb0-gates-clk";
			reg = <0x01c20068 0x4>;
			clocks = <&apb0>;
			clock-output-names = "apb0_codec", "apb0_spdif",
				"apb0_ac97", "apb0_iis0", "apb0_iis1",
				"apb0_pio", "apb0_ir0", "apb0_ir1",
				"apb0_iis2", "apb0_keypad";
		};

		apb1_mux: apb1_mux@01c20058 {
			#clock-cells = <0>;
177
			compatible = "allwinner,sun4i-a10-apb1-mux-clk";
178
			reg = <0x01c20058 0x4>;
179
			clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
180
			clock-output-names = "apb1_mux";
181 182 183 184
		};

		apb1: apb1@01c20058 {
			#clock-cells = <0>;
185
			compatible = "allwinner,sun4i-a10-apb1-clk";
186 187
			reg = <0x01c20058 0x4>;
			clocks = <&apb1_mux>;
188
			clock-output-names = "apb1";
189 190
		};

191
		apb1_gates: clk@01c2006c {
192 193 194 195 196 197 198 199 200 201 202
			#clock-cells = <1>;
			compatible = "allwinner,sun7i-a20-apb1-gates-clk";
			reg = <0x01c2006c 0x4>;
			clocks = <&apb1>;
			clock-output-names = "apb1_i2c0", "apb1_i2c1",
				"apb1_i2c2", "apb1_i2c3", "apb1_can",
				"apb1_scr", "apb1_ps20", "apb1_ps21",
				"apb1_i2c4", "apb1_uart0", "apb1_uart1",
				"apb1_uart2", "apb1_uart3", "apb1_uart4",
				"apb1_uart5", "apb1_uart6", "apb1_uart7";
		};
E
Emilio López 已提交
203 204 205

		nand_clk: clk@01c20080 {
			#clock-cells = <0>;
206
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
207 208 209 210 211 212 213
			reg = <0x01c20080 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "nand";
		};

		ms_clk: clk@01c20084 {
			#clock-cells = <0>;
214
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
215 216 217 218 219 220 221
			reg = <0x01c20084 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ms";
		};

		mmc0_clk: clk@01c20088 {
			#clock-cells = <0>;
222
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
223 224 225 226 227 228 229
			reg = <0x01c20088 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc0";
		};

		mmc1_clk: clk@01c2008c {
			#clock-cells = <0>;
230
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
231 232 233 234 235 236 237
			reg = <0x01c2008c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc1";
		};

		mmc2_clk: clk@01c20090 {
			#clock-cells = <0>;
238
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
239 240 241 242 243 244 245
			reg = <0x01c20090 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc2";
		};

		mmc3_clk: clk@01c20094 {
			#clock-cells = <0>;
246
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
247 248 249 250 251 252 253
			reg = <0x01c20094 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc3";
		};

		ts_clk: clk@01c20098 {
			#clock-cells = <0>;
254
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
255 256 257 258 259 260 261
			reg = <0x01c20098 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ts";
		};

		ss_clk: clk@01c2009c {
			#clock-cells = <0>;
262
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
263 264 265 266 267 268 269
			reg = <0x01c2009c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ss";
		};

		spi0_clk: clk@01c200a0 {
			#clock-cells = <0>;
270
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
271 272 273 274 275 276 277
			reg = <0x01c200a0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi0";
		};

		spi1_clk: clk@01c200a4 {
			#clock-cells = <0>;
278
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
279 280 281 282 283 284 285
			reg = <0x01c200a4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi1";
		};

		spi2_clk: clk@01c200a8 {
			#clock-cells = <0>;
286
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
287 288 289 290 291 292 293
			reg = <0x01c200a8 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi2";
		};

		pata_clk: clk@01c200ac {
			#clock-cells = <0>;
294
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
295 296 297 298 299 300 301
			reg = <0x01c200ac 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "pata";
		};

		ir0_clk: clk@01c200b0 {
			#clock-cells = <0>;
302
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
303 304 305 306 307 308 309
			reg = <0x01c200b0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir0";
		};

		ir1_clk: clk@01c200b4 {
			#clock-cells = <0>;
310
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
311 312 313 314 315
			reg = <0x01c200b4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir1";
		};

316 317 318 319 320 321 322 323 324
		usb_clk: clk@01c200cc {
			#clock-cells = <1>;
		        #reset-cells = <1>;
			compatible = "allwinner,sun4i-a10-usb-clk";
			reg = <0x01c200cc 0x4>;
			clocks = <&pll6 1>;
			clock-output-names = "usb_ohci0", "usb_ohci1", "usb_phy";
		};

E
Emilio López 已提交
325 326
		spi3_clk: clk@01c200d4 {
			#clock-cells = <0>;
327
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
328 329 330 331
			reg = <0x01c200d4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi3";
		};
332 333 334

		mbus_clk: clk@01c2015c {
			#clock-cells = <0>;
335
			compatible = "allwinner,sun4i-a10-mod0-clk";
336 337 338 339
			reg = <0x01c2015c 0x4>;
			clocks = <&osc24M>, <&pll6 2>, <&pll5 1>;
			clock-output-names = "mbus";
		};
340

341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
		/*
		 * The following two are dummy clocks, placeholders used in the gmac_tx
		 * clock. The gmac driver will choose one parent depending on the PHY
		 * interface mode, using clk_set_rate auto-reparenting.
		 * The actual TX clock rate is not controlled by the gmac_tx clock.
		 */
		mii_phy_tx_clk: clk@2 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <25000000>;
			clock-output-names = "mii_phy_tx";
		};

		gmac_int_tx_clk: clk@3 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <125000000>;
			clock-output-names = "gmac_int_tx";
		};

		gmac_tx_clk: clk@01c20164 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-gmac-clk";
			reg = <0x01c20164 0x4>;
			clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
			clock-output-names = "gmac_tx";
		};

369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395
		/*
		 * Dummy clock used by output clocks
		 */
		osc24M_32k: clk@1 {
			#clock-cells = <0>;
			compatible = "fixed-factor-clock";
			clock-div = <750>;
			clock-mult = <1>;
			clocks = <&osc24M>;
			clock-output-names = "osc24M_32k";
		};

		clk_out_a: clk@01c201f0 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-out-clk";
			reg = <0x01c201f0 0x4>;
			clocks = <&osc24M_32k>, <&osc32k>, <&osc24M>;
			clock-output-names = "clk_out_a";
		};

		clk_out_b: clk@01c201f4 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-out-clk";
			reg = <0x01c201f4 0x4>;
			clocks = <&osc24M_32k>, <&osc32k>, <&osc24M>;
			clock-output-names = "clk_out_b";
		};
396 397 398 399 400 401 402 403
	};

	soc@01c00000 {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

404 405 406 407 408 409 410 411
		nmi_intc: interrupt-controller@01c00030 {
			compatible = "allwinner,sun7i-a20-sc-nmi";
			interrupt-controller;
			#interrupt-cells = <2>;
			reg = <0x01c00030 0x0c>;
			interrupts = <0 0 4>;
		};

412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433
		spi0: spi@01c05000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c05000 0x1000>;
			interrupts = <0 10 4>;
			clocks = <&ahb_gates 20>, <&spi0_clk>;
			clock-names = "ahb", "mod";
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

		spi1: spi@01c06000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c06000 0x1000>;
			interrupts = <0 11 4>;
			clocks = <&ahb_gates 21>, <&spi1_clk>;
			clock-names = "ahb", "mod";
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

434
		emac: ethernet@01c0b000 {
435
			compatible = "allwinner,sun4i-a10-emac";
436
			reg = <0x01c0b000 0x1000>;
437
			interrupts = <0 55 4>;
438 439 440 441 442
			clocks = <&ahb_gates 17>;
			status = "disabled";
		};

		mdio@01c0b080 {
443
			compatible = "allwinner,sun4i-a10-mdio";
444 445 446 447 448 449
			reg = <0x01c0b080 0x14>;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
		usbphy: phy@01c13400 {
			#phy-cells = <1>;
			compatible = "allwinner,sun7i-a20-usb-phy";
			reg = <0x01c13400 0x10 0x01c14800 0x4 0x01c1c800 0x4>;
			reg-names = "phy_ctrl", "pmu1", "pmu2";
			clocks = <&usb_clk 8>;
			clock-names = "usb_phy";
			resets = <&usb_clk 1>, <&usb_clk 2>;
			reset-names = "usb1_reset", "usb2_reset";
			status = "disabled";
		};

		ehci0: usb@01c14000 {
			compatible = "allwinner,sun7i-a20-ehci", "generic-ehci";
			reg = <0x01c14000 0x100>;
			interrupts = <0 39 4>;
			clocks = <&ahb_gates 1>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci0: usb@01c14400 {
			compatible = "allwinner,sun7i-a20-ohci", "generic-ohci";
			reg = <0x01c14400 0x100>;
			interrupts = <0 64 4>;
			clocks = <&usb_clk 6>, <&ahb_gates 2>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

482 483 484 485 486 487 488 489 490 491 492
		spi2: spi@01c17000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c17000 0x1000>;
			interrupts = <0 12 4>;
			clocks = <&ahb_gates 22>, <&spi2_clk>;
			clock-names = "ahb", "mod";
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

493 494 495 496 497 498 499 500
		ahci: sata@01c18000 {
			compatible = "allwinner,sun4i-a10-ahci";
			reg = <0x01c18000 0x1000>;
			interrupts = <0 56 4>;
			clocks = <&pll6 0>, <&ahb_gates 25>;
			status = "disabled";
		};

501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520
		ehci1: usb@01c1c000 {
			compatible = "allwinner,sun7i-a20-ehci", "generic-ehci";
			reg = <0x01c1c000 0x100>;
			interrupts = <0 40 4>;
			clocks = <&ahb_gates 3>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci1: usb@01c1c400 {
			compatible = "allwinner,sun7i-a20-ohci", "generic-ohci";
			reg = <0x01c1c400 0x100>;
			interrupts = <0 65 4>;
			clocks = <&usb_clk 7>, <&ahb_gates 4>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

521 522 523 524 525 526 527
		spi3: spi@01c1f000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c1f000 0x1000>;
			interrupts = <0 50 4>;
			clocks = <&ahb_gates 23>, <&spi3_clk>;
			clock-names = "ahb", "mod";
			status = "disabled";
528 529 530 531
			#address-cells = <1>;
			#size-cells = <0>;
		};

532 533 534
		pio: pinctrl@01c20800 {
			compatible = "allwinner,sun7i-a20-pinctrl";
			reg = <0x01c20800 0x400>;
535
			interrupts = <0 28 4>;
536
			clocks = <&apb0_gates 5>;
537 538 539 540 541
			gpio-controller;
			interrupt-controller;
			#address-cells = <1>;
			#size-cells = <0>;
			#gpio-cells = <3>;
542 543 544 545 546 547 548 549

			uart0_pins_a: uart0@0 {
				allwinner,pins = "PB22", "PB23";
				allwinner,function = "uart0";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

550 551 552 553 554 555 556
			uart2_pins_a: uart2@0 {
				allwinner,pins = "PI16", "PI17", "PI18", "PI19";
				allwinner,function = "uart2";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

557 558 559 560 561 562 563 564 565 566 567 568 569
			uart6_pins_a: uart6@0 {
				allwinner,pins = "PI12", "PI13";
				allwinner,function = "uart6";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			uart7_pins_a: uart7@0 {
				allwinner,pins = "PI20", "PI21";
				allwinner,function = "uart7";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
570

571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591
			i2c0_pins_a: i2c0@0 {
				allwinner,pins = "PB0", "PB1";
				allwinner,function = "i2c0";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			i2c1_pins_a: i2c1@0 {
				allwinner,pins = "PB18", "PB19";
				allwinner,function = "i2c1";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			i2c2_pins_a: i2c2@0 {
				allwinner,pins = "PB20", "PB21";
				allwinner,function = "i2c2";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

592 593 594 595 596 597 598 599 600 601
			emac_pins_a: emac0@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA9", "PA10",
						"PA11", "PA12", "PA13", "PA14",
						"PA15", "PA16";
				allwinner,function = "emac";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
602 603 604 605 606 607 608 609 610 611 612 613 614 615

			clk_out_a_pins_a: clk_out_a@0 {
				allwinner,pins = "PI12";
				allwinner,function = "clk_out_a";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			clk_out_b_pins_a: clk_out_b@0 {
				allwinner,pins = "PI13";
				allwinner,function = "clk_out_b";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641

			gmac_pins_mii_a: gmac_mii@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA9", "PA10",
						"PA11", "PA12", "PA13", "PA14",
						"PA15", "PA16";
				allwinner,function = "gmac";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			gmac_pins_rgmii_a: gmac_rgmii@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA10",
						"PA11", "PA12", "PA13",
						"PA15", "PA16";
				allwinner,function = "gmac";
				/*
				 * data lines in RGMII mode use DDR mode
				 * and need a higher signal drive strength
				 */
				allwinner,drive = <3>;
				allwinner,pull = <0>;
			};
642 643 644 645 646 647 648 649 650 651 652 653 654 655

			spi1_pins_a: spi1@0 {
				allwinner,pins = "PI16", "PI17", "PI18", "PI19";
				allwinner,function = "spi1";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			spi2_pins_a: spi2@0 {
				allwinner,pins = "PC19", "PC20", "PC21", "PC22";
				allwinner,function = "spi2";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
656 657
		};

658
		timer@01c20c00 {
659
			compatible = "allwinner,sun4i-a10-timer";
660
			reg = <0x01c20c00 0x90>;
661 662 663 664 665 666
			interrupts = <0 22 4>,
				     <0 23 4>,
				     <0 24 4>,
				     <0 25 4>,
				     <0 67 4>,
				     <0 68 4>;
667 668 669 670
			clocks = <&osc24M>;
		};

		wdt: watchdog@01c20c90 {
671
			compatible = "allwinner,sun4i-a10-wdt";
672 673 674
			reg = <0x01c20c90 0x10>;
		};

C
Carlo Caione 已提交
675 676 677
		rtc: rtc@01c20d00 {
			compatible = "allwinner,sun7i-a20-rtc";
			reg = <0x01c20d00 0x20>;
678
			interrupts = <0 24 4>;
C
Carlo Caione 已提交
679 680
		};

681 682 683 684 685
		sid: eeprom@01c23800 {
			compatible = "allwinner,sun7i-a20-sid";
			reg = <0x01c23800 0x200>;
		};

686
		rtp: rtp@01c25000 {
687
			compatible = "allwinner,sun4i-a10-ts";
688 689 690 691
			reg = <0x01c25000 0x100>;
			interrupts = <0 29 4>;
		};

692 693 694
		uart0: serial@01c28000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
695
			interrupts = <0 1 4>;
696 697
			reg-shift = <2>;
			reg-io-width = <4>;
698
			clocks = <&apb1_gates 16>;
699 700 701 702 703 704
			status = "disabled";
		};

		uart1: serial@01c28400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
705
			interrupts = <0 2 4>;
706 707
			reg-shift = <2>;
			reg-io-width = <4>;
708
			clocks = <&apb1_gates 17>;
709 710 711 712 713 714
			status = "disabled";
		};

		uart2: serial@01c28800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
715
			interrupts = <0 3 4>;
716 717
			reg-shift = <2>;
			reg-io-width = <4>;
718
			clocks = <&apb1_gates 18>;
719 720 721 722 723 724
			status = "disabled";
		};

		uart3: serial@01c28c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
725
			interrupts = <0 4 4>;
726 727
			reg-shift = <2>;
			reg-io-width = <4>;
728
			clocks = <&apb1_gates 19>;
729 730 731 732 733 734
			status = "disabled";
		};

		uart4: serial@01c29000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29000 0x400>;
735
			interrupts = <0 17 4>;
736 737
			reg-shift = <2>;
			reg-io-width = <4>;
738
			clocks = <&apb1_gates 20>;
739 740 741 742 743 744
			status = "disabled";
		};

		uart5: serial@01c29400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29400 0x400>;
745
			interrupts = <0 18 4>;
746 747
			reg-shift = <2>;
			reg-io-width = <4>;
748
			clocks = <&apb1_gates 21>;
749 750 751 752 753 754
			status = "disabled";
		};

		uart6: serial@01c29800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29800 0x400>;
755
			interrupts = <0 19 4>;
756 757
			reg-shift = <2>;
			reg-io-width = <4>;
758
			clocks = <&apb1_gates 22>;
759 760 761 762 763 764
			status = "disabled";
		};

		uart7: serial@01c29c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29c00 0x400>;
765
			interrupts = <0 20 4>;
766 767
			reg-shift = <2>;
			reg-io-width = <4>;
768
			clocks = <&apb1_gates 23>;
769 770 771
			status = "disabled";
		};

772 773 774
		i2c0: i2c@01c2ac00 {
			compatible = "allwinner,sun4i-i2c";
			reg = <0x01c2ac00 0x400>;
775
			interrupts = <0 7 4>;
776 777 778
			clocks = <&apb1_gates 0>;
			clock-frequency = <100000>;
			status = "disabled";
779 780
			#address-cells = <1>;
			#size-cells = <0>;
781 782 783 784 785
		};

		i2c1: i2c@01c2b000 {
			compatible = "allwinner,sun4i-i2c";
			reg = <0x01c2b000 0x400>;
786
			interrupts = <0 8 4>;
787 788 789
			clocks = <&apb1_gates 1>;
			clock-frequency = <100000>;
			status = "disabled";
790 791
			#address-cells = <1>;
			#size-cells = <0>;
792 793 794 795 796
		};

		i2c2: i2c@01c2b400 {
			compatible = "allwinner,sun4i-i2c";
			reg = <0x01c2b400 0x400>;
797
			interrupts = <0 9 4>;
798 799 800
			clocks = <&apb1_gates 2>;
			clock-frequency = <100000>;
			status = "disabled";
801 802
			#address-cells = <1>;
			#size-cells = <0>;
803 804 805 806 807
		};

		i2c3: i2c@01c2b800 {
			compatible = "allwinner,sun4i-i2c";
			reg = <0x01c2b800 0x400>;
808
			interrupts = <0 88 4>;
809 810 811
			clocks = <&apb1_gates 3>;
			clock-frequency = <100000>;
			status = "disabled";
812 813
			#address-cells = <1>;
			#size-cells = <0>;
814 815 816 817 818
		};

		i2c4: i2c@01c2bc00 {
			compatible = "allwinner,sun4i-i2c";
			reg = <0x01c2bc00 0x400>;
819
			interrupts = <0 89 4>;
820 821 822
			clocks = <&apb1_gates 15>;
			clock-frequency = <100000>;
			status = "disabled";
823 824
			#address-cells = <1>;
			#size-cells = <0>;
825 826
		};

827 828 829 830 831 832 833 834 835 836 837 838 839 840 841
		gmac: ethernet@01c50000 {
			compatible = "allwinner,sun7i-a20-gmac";
			reg = <0x01c50000 0x10000>;
			interrupts = <0 85 4>;
			interrupt-names = "macirq";
			clocks = <&ahb_gates 49>, <&gmac_tx_clk>;
			clock-names = "stmmaceth", "allwinner_gmac_tx";
			snps,pbl = <2>;
			snps,fixed-burst;
			snps,force_sf_dma_mode;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

842 843 844
		hstimer@01c60000 {
			compatible = "allwinner,sun7i-a20-hstimer";
			reg = <0x01c60000 0x1000>;
845 846 847 848
			interrupts = <0 81 4>,
				     <0 82 4>,
				     <0 83 4>,
				     <0 84 4>;
849 850 851
			clocks = <&ahb_gates 28>;
		};

852 853 854 855 856 857 858 859 860 861 862 863
		gic: interrupt-controller@01c81000 {
			compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
			reg = <0x01c81000 0x1000>,
			      <0x01c82000 0x1000>,
			      <0x01c84000 0x2000>,
			      <0x01c86000 0x2000>;
			interrupt-controller;
			#interrupt-cells = <3>;
			interrupts = <1 9 0xf04>;
		};
	};
};