mv88e6123_61_65.c 11.0 KB
Newer Older
1 2
/*
 * net/dsa/mv88e6123_61_65.c - Marvell 88e6123/6161/6165 switch chip support
3
 * Copyright (c) 2008-2009 Marvell Semiconductor
4 5 6 7 8 9 10
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

11 12
#include <linux/delay.h>
#include <linux/jiffies.h>
13
#include <linux/list.h>
14
#include <linux/module.h>
15 16
#include <linux/netdevice.h>
#include <linux/phy.h>
17
#include <net/dsa.h>
18 19
#include "mv88e6xxx.h"

20
static char *mv88e6123_61_65_probe(struct device *host_dev, int sw_addr)
21
{
22
	struct mii_bus *bus = dsa_host_dev_to_mii_bus(host_dev);
23 24
	int ret;

25 26 27
	if (bus == NULL)
		return NULL;

28 29
	ret = __mv88e6xxx_reg_read(bus, sw_addr, REG_PORT(0), 0x03);
	if (ret >= 0) {
30 31 32 33 34
		if (ret == 0x1212)
			return "Marvell 88E6123 (A1)";
		if (ret == 0x1213)
			return "Marvell 88E6123 (A2)";
		if ((ret & 0xfff0) == 0x1210)
35
			return "Marvell 88E6123";
36 37 38 39 40 41

		if (ret == 0x1612)
			return "Marvell 88E6161 (A1)";
		if (ret == 0x1613)
			return "Marvell 88E6161 (A2)";
		if ((ret & 0xfff0) == 0x1610)
42
			return "Marvell 88E6161";
43 44 45 46 47 48

		if (ret == 0x1652)
			return "Marvell 88E6165 (A1)";
		if (ret == 0x1653)
			return "Marvell 88e6165 (A2)";
		if ((ret & 0xfff0) == 0x1650)
49 50 51 52 53 54 55 56 57 58
			return "Marvell 88E6165";
	}

	return NULL;
}

static int mv88e6123_61_65_switch_reset(struct dsa_switch *ds)
{
	int i;
	int ret;
59
	unsigned long timeout;
60

61
	/* Set all ports to the disabled state. */
62 63 64 65 66
	for (i = 0; i < 8; i++) {
		ret = REG_READ(REG_PORT(i), 0x04);
		REG_WRITE(REG_PORT(i), 0x04, ret & 0xfffc);
	}

67
	/* Wait for transmit queues to drain. */
68
	usleep_range(2000, 4000);
69

70
	/* Reset the switch. */
71 72
	REG_WRITE(REG_GLOBAL, 0x04, 0xc400);

73
	/* Wait up to one second for reset to complete. */
74 75
	timeout = jiffies + 1 * HZ;
	while (time_before(jiffies, timeout)) {
76 77 78 79
		ret = REG_READ(REG_GLOBAL, 0x00);
		if ((ret & 0xc800) == 0xc800)
			break;

80
		usleep_range(1000, 2000);
81
	}
82
	if (time_after(jiffies, timeout))
83 84 85 86 87 88 89 90 91 92
		return -ETIMEDOUT;

	return 0;
}

static int mv88e6123_61_65_setup_global(struct dsa_switch *ds)
{
	int ret;
	int i;

93
	/* Disable the PHY polling unit (since there won't be any
94 95 96 97 98
	 * external PHYs to poll), don't discard packets with
	 * excessive collisions, and mask all interrupt sources.
	 */
	REG_WRITE(REG_GLOBAL, 0x04, 0x0000);

99
	/* Set the default address aging time to 5 minutes, and
100 101 102 103 104
	 * enable address learn messages to be sent to all message
	 * ports.
	 */
	REG_WRITE(REG_GLOBAL, 0x0a, 0x0148);

105
	/* Configure the priority mapping registers. */
106 107 108 109
	ret = mv88e6xxx_config_prio(ds);
	if (ret < 0)
		return ret;

110
	/* Configure the upstream port, and configure the upstream
111 112
	 * port as the port to which ingress and egress monitor frames
	 * are to be sent.
113
	 */
114
	REG_WRITE(REG_GLOBAL, 0x1a, (dsa_upstream_port(ds) * 0x1110));
115

116
	/* Disable remote management for now, and set the switch's
117
	 * DSA device number.
118
	 */
119
	REG_WRITE(REG_GLOBAL, 0x1c, ds->index & 0x1f);
120

121
	/* Send all frames with destination addresses matching
122 123 124 125
	 * 01:80:c2:00:00:2x to the CPU port.
	 */
	REG_WRITE(REG_GLOBAL2, 0x02, 0xffff);

126
	/* Send all frames with destination addresses matching
127 128 129 130
	 * 01:80:c2:00:00:0x to the CPU port.
	 */
	REG_WRITE(REG_GLOBAL2, 0x03, 0xffff);

131
	/* Disable the loopback filter, disable flow control
132 133 134 135 136 137 138 139
	 * messages, disable flood broadcast override, disable
	 * removing of provider tags, disable ATU age violation
	 * interrupts, disable tag flow control, force flow
	 * control priority to the highest, and send all special
	 * multicast frames to the CPU at the highest priority.
	 */
	REG_WRITE(REG_GLOBAL2, 0x05, 0x00ff);

140
	/* Program the DSA routing table. */
141 142 143 144 145 146 147 148 149
	for (i = 0; i < 32; i++) {
		int nexthop;

		nexthop = 0x1f;
		if (i != ds->index && i < ds->dst->pd->nr_chips)
			nexthop = ds->pd->rtable[i] & 0x1f;

		REG_WRITE(REG_GLOBAL2, 0x06, 0x8000 | (i << 8) | nexthop);
	}
150

151
	/* Clear all trunk masks. */
152 153 154
	for (i = 0; i < 8; i++)
		REG_WRITE(REG_GLOBAL2, 0x07, 0x8000 | (i << 12) | 0xff);

155
	/* Clear all trunk mappings. */
156 157 158
	for (i = 0; i < 16; i++)
		REG_WRITE(REG_GLOBAL2, 0x08, 0x8000 | (i << 11));

159
	/* Disable ingress rate limiting by resetting all ingress
160 161 162 163 164
	 * rate limit registers to their initial state.
	 */
	for (i = 0; i < 6; i++)
		REG_WRITE(REG_GLOBAL2, 0x09, 0x9000 | (i << 8));

165
	/* Initialise cross-chip port VLAN table to reset defaults. */
166 167
	REG_WRITE(REG_GLOBAL2, 0x0b, 0x9000);

168
	/* Clear the priority override table. */
169 170 171 172 173 174 175 176 177 178 179
	for (i = 0; i < 16; i++)
		REG_WRITE(REG_GLOBAL2, 0x0f, 0x8000 | (i << 8));

	/* @@@ initialise AVB (22/23) watchdog (27) sdet (29) registers */

	return 0;
}

static int mv88e6123_61_65_setup_port(struct dsa_switch *ds, int p)
{
	int addr = REG_PORT(p);
180
	u16 val;
181

182
	/* MAC Forcing register: don't force link, speed, duplex
183 184 185
	 * or flow control state to any particular values on physical
	 * ports, but force the CPU port and all DSA ports to 1000 Mb/s
	 * full duplex.
186
	 */
187 188 189 190
	if (dsa_is_cpu_port(ds, p) || ds->dsa_port_mask & (1 << p))
		REG_WRITE(addr, 0x01, 0x003e);
	else
		REG_WRITE(addr, 0x01, 0x0003);
191

192
	/* Do not limit the period of time that this port can be
193 194 195 196 197
	 * paused for by the remote end or the period of time that
	 * this port can pause the remote end.
	 */
	REG_WRITE(addr, 0x02, 0x0000);

198
	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
199 200 201 202 203 204 205 206 207 208 209 210
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
211
	 */
212 213
	val = 0x0433;
	if (dsa_is_cpu_port(ds, p)) {
214
		if (ds->dst->tag_protocol == DSA_TAG_PROTO_EDSA)
215 216 217 218 219 220 221 222 223
			val |= 0x3300;
		else
			val |= 0x0100;
	}
	if (ds->dsa_port_mask & (1 << p))
		val |= 0x0100;
	if (p == dsa_upstream_port(ds))
		val |= 0x000c;
	REG_WRITE(addr, 0x04, val);
224

225
	/* Port Control 2: don't force a good FCS, set the maximum
226 227 228 229 230 231 232 233 234
	 * frame size to 10240 bytes, don't let the switch add or
	 * strip 802.1q tags, don't discard tagged or untagged frames
	 * on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't
	 * send a copy of all transmitted/received frames on this port
	 * to the CPU.
	 */
	REG_WRITE(addr, 0x08, 0x2080);

235
	/* Egress rate control: disable egress rate control. */
236 237
	REG_WRITE(addr, 0x09, 0x0001);

238
	/* Egress rate control 2: disable egress rate control. */
239 240
	REG_WRITE(addr, 0x0a, 0x0000);

241
	/* Port Association Vector: when learning source addresses
242 243 244 245 246 247
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
	REG_WRITE(addr, 0x0b, 1 << p);

248
	/* Port ATU control: disable limiting the number of address
249 250 251 252
	 * database entries that this port is allowed to use.
	 */
	REG_WRITE(addr, 0x0c, 0x0000);

253
	/* Priority Override: disable DA, SA and VTU priority override. */
254 255
	REG_WRITE(addr, 0x0d, 0x0000);

256
	/* Port Ethertype: use the Ethertype DSA Ethertype value. */
257 258
	REG_WRITE(addr, 0x0f, ETH_P_EDSA);

259
	/* Tag Remap: use an identity 802.1p prio -> switch prio
260 261 262 263
	 * mapping.
	 */
	REG_WRITE(addr, 0x18, 0x3210);

264
	/* Tag Remap 2: use an identity 802.1p prio -> switch prio
265 266 267 268
	 * mapping.
	 */
	REG_WRITE(addr, 0x19, 0x7654);

269
	return mv88e6xxx_setup_port_common(ds, p);
270 271 272 273 274 275 276
}

static int mv88e6123_61_65_setup(struct dsa_switch *ds)
{
	int i;
	int ret;

277 278 279
	ret = mv88e6xxx_setup_common(ds);
	if (ret < 0)
		return ret;
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309

	ret = mv88e6123_61_65_switch_reset(ds);
	if (ret < 0)
		return ret;

	/* @@@ initialise vtu and atu */

	ret = mv88e6123_61_65_setup_global(ds);
	if (ret < 0)
		return ret;

	for (i = 0; i < 6; i++) {
		ret = mv88e6123_61_65_setup_port(ds, i);
		if (ret < 0)
			return ret;
	}

	return 0;
}

static int mv88e6123_61_65_port_to_phy_addr(int port)
{
	if (port >= 0 && port <= 4)
		return port;
	return -1;
}

static int
mv88e6123_61_65_phy_read(struct dsa_switch *ds, int port, int regnum)
{
310
	struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
311
	int addr = mv88e6123_61_65_port_to_phy_addr(port);
312 313 314 315 316 317
	int ret;

	mutex_lock(&ps->phy_mutex);
	ret = mv88e6xxx_phy_read(ds, addr, regnum);
	mutex_unlock(&ps->phy_mutex);
	return ret;
318 319 320 321 322 323
}

static int
mv88e6123_61_65_phy_write(struct dsa_switch *ds,
			      int port, int regnum, u16 val)
{
324
	struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
325
	int addr = mv88e6123_61_65_port_to_phy_addr(port);
326 327 328 329 330 331
	int ret;

	mutex_lock(&ps->phy_mutex);
	ret = mv88e6xxx_phy_write(ds, addr, regnum, val);
	mutex_unlock(&ps->phy_mutex);
	return ret;
332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364
}

static struct mv88e6xxx_hw_stat mv88e6123_61_65_hw_stats[] = {
	{ "in_good_octets", 8, 0x00, },
	{ "in_bad_octets", 4, 0x02, },
	{ "in_unicast", 4, 0x04, },
	{ "in_broadcasts", 4, 0x06, },
	{ "in_multicasts", 4, 0x07, },
	{ "in_pause", 4, 0x16, },
	{ "in_undersize", 4, 0x18, },
	{ "in_fragments", 4, 0x19, },
	{ "in_oversize", 4, 0x1a, },
	{ "in_jabber", 4, 0x1b, },
	{ "in_rx_error", 4, 0x1c, },
	{ "in_fcs_error", 4, 0x1d, },
	{ "out_octets", 8, 0x0e, },
	{ "out_unicast", 4, 0x10, },
	{ "out_broadcasts", 4, 0x13, },
	{ "out_multicasts", 4, 0x12, },
	{ "out_pause", 4, 0x15, },
	{ "excessive", 4, 0x11, },
	{ "collisions", 4, 0x1e, },
	{ "deferred", 4, 0x05, },
	{ "single", 4, 0x14, },
	{ "multiple", 4, 0x17, },
	{ "out_fcs_error", 4, 0x03, },
	{ "late", 4, 0x1f, },
	{ "hist_64bytes", 4, 0x08, },
	{ "hist_65_127bytes", 4, 0x09, },
	{ "hist_128_255bytes", 4, 0x0a, },
	{ "hist_256_511bytes", 4, 0x0b, },
	{ "hist_512_1023bytes", 4, 0x0c, },
	{ "hist_1024_max_bytes", 4, 0x0d, },
365 366 367
	{ "sw_in_discards", 4, 0x110, },
	{ "sw_in_filtered", 2, 0x112, },
	{ "sw_out_filtered", 2, 0x113, },
368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
};

static void
mv88e6123_61_65_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
{
	mv88e6xxx_get_strings(ds, ARRAY_SIZE(mv88e6123_61_65_hw_stats),
			      mv88e6123_61_65_hw_stats, port, data);
}

static void
mv88e6123_61_65_get_ethtool_stats(struct dsa_switch *ds,
				  int port, uint64_t *data)
{
	mv88e6xxx_get_ethtool_stats(ds, ARRAY_SIZE(mv88e6123_61_65_hw_stats),
				    mv88e6123_61_65_hw_stats, port, data);
}

static int mv88e6123_61_65_get_sset_count(struct dsa_switch *ds)
{
	return ARRAY_SIZE(mv88e6123_61_65_hw_stats);
}

390
struct dsa_switch_driver mv88e6123_61_65_switch_driver = {
391
	.tag_protocol		= DSA_TAG_PROTO_EDSA,
392 393 394 395 396 397 398 399 400 401
	.priv_size		= sizeof(struct mv88e6xxx_priv_state),
	.probe			= mv88e6123_61_65_probe,
	.setup			= mv88e6123_61_65_setup,
	.set_addr		= mv88e6xxx_set_addr_indirect,
	.phy_read		= mv88e6123_61_65_phy_read,
	.phy_write		= mv88e6123_61_65_phy_write,
	.poll_link		= mv88e6xxx_poll_link,
	.get_strings		= mv88e6123_61_65_get_strings,
	.get_ethtool_stats	= mv88e6123_61_65_get_ethtool_stats,
	.get_sset_count		= mv88e6123_61_65_get_sset_count,
402
#ifdef CONFIG_NET_DSA_HWMON
403
	.get_temp		= mv88e6xxx_get_temp,
404
#endif
405 406
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
407
};
408 409 410 411

MODULE_ALIAS("platform:mv88e6123");
MODULE_ALIAS("platform:mv88e6161");
MODULE_ALIAS("platform:mv88e6165");