hdmi_pll.c 6.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10
/*
 * HDMI PLL
 *
 * Copyright (C) 2013 Texas Instruments Incorporated
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 */

T
Tomi Valkeinen 已提交
11 12
#define DSS_SUBSYS_NAME "HDMIPLL"

13 14 15 16 17 18 19 20
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/err.h>
#include <linux/io.h>
#include <linux/platform_device.h>
#include <video/omapdss.h>

#include "dss.h"
21
#include "hdmi.h"
22

23
struct hdmi_pll_features {
T
Tomi Valkeinen 已提交
24
	bool has_refsel;
25 26 27 28 29 30 31 32 33
	bool sys_reset;
	unsigned long fint_min, fint_max;
	u16 regm_max;
	unsigned long dcofreq_low_min, dcofreq_low_max;
	unsigned long dcofreq_high_min, dcofreq_high_max;
};

static const struct hdmi_pll_features *pll_feat;

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49
void hdmi_pll_dump(struct hdmi_pll_data *pll, struct seq_file *s)
{
#define DUMPPLL(r) seq_printf(s, "%-35s %08x\n", #r,\
		hdmi_read_reg(pll->base, r))

	DUMPPLL(PLLCTRL_PLL_CONTROL);
	DUMPPLL(PLLCTRL_PLL_STATUS);
	DUMPPLL(PLLCTRL_PLL_GO);
	DUMPPLL(PLLCTRL_CFG1);
	DUMPPLL(PLLCTRL_CFG2);
	DUMPPLL(PLLCTRL_CFG3);
	DUMPPLL(PLLCTRL_SSC_CFG1);
	DUMPPLL(PLLCTRL_SSC_CFG2);
	DUMPPLL(PLLCTRL_CFG4);
}

50 51
void hdmi_pll_compute(struct hdmi_pll_data *pll, unsigned long clkin,
	unsigned long target_tmds)
52 53
{
	struct hdmi_pll_info *pi = &pll->info;
54 55 56 57 58 59 60 61
	unsigned long fint, clkdco, clkout;
	unsigned long target_bitclk, target_clkdco;
	unsigned long min_dco;
	unsigned n, m, mf, m2, sd;

	DSSDBG("clkin %lu, target tmds %lu\n", clkin, target_tmds);

	target_bitclk = target_tmds * 10;
62

63 64 65
	/* Fint */
	n = DIV_ROUND_UP(clkin, pll_feat->fint_max);
	fint = clkin / n;
66

67 68 69 70 71
	/* adjust m2 so that the clkdco will be high enough */
	min_dco = roundup(pll_feat->dcofreq_low_min, fint);
	m2 = DIV_ROUND_UP(min_dco, target_bitclk);
	if (m2 == 0)
		m2 = 1;
72

73 74
	target_clkdco = target_bitclk * m2;
	m = target_clkdco / fint;
75

76
	clkdco = fint * m;
77

78 79 80
	/* adjust clkdco with fractional mf */
	if (WARN_ON(target_clkdco - clkdco > fint))
		mf = 0;
81
	else
82 83 84 85
		mf = (u32)div_u64(262144ull * (target_clkdco - clkdco), fint);

	if (mf > 0)
		clkdco += (u32)div_u64((u64)mf * fint, 262144);
86

87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
	clkout = clkdco / m2;

	/* sigma-delta */
	sd = DIV_ROUND_UP(fint * m, 250000000);

	DSSDBG("N = %u, M = %u, M.f = %u, M2 = %u, SD = %u\n",
		n, m, mf, m2, sd);
	DSSDBG("Fint %lu, clkdco %lu, clkout %lu\n", fint, clkdco, clkout);

	pi->regn = n;
	pi->regm = m;
	pi->regmf = mf;
	pi->regm2 = m2;
	pi->regsd = sd;

	pi->clkdco = clkdco;
	pi->clkout = clkout;
}
105

106
int hdmi_pll_set_config(struct hdmi_pll_data *pll)
107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
{
	u32 r;
	struct hdmi_pll_info *fmt = &pll->info;

	/* PLL start always use manual mode */
	REG_FLD_MOD(pll->base, PLLCTRL_PLL_CONTROL, 0x0, 0, 0);

	r = hdmi_read_reg(pll->base, PLLCTRL_CFG1);
	r = FLD_MOD(r, fmt->regm, 20, 9);	/* CFG1_PLL_REGM */
	r = FLD_MOD(r, fmt->regn - 1, 8, 1);	/* CFG1_PLL_REGN */
	hdmi_write_reg(pll->base, PLLCTRL_CFG1, r);

	r = hdmi_read_reg(pll->base, PLLCTRL_CFG2);

	r = FLD_MOD(r, 0x0, 12, 12);	/* PLL_HIGHFREQ divide by 2 */
	r = FLD_MOD(r, 0x1, 13, 13);	/* PLL_REFEN */
	r = FLD_MOD(r, 0x0, 14, 14);	/* PHY_CLKINEN de-assert during locking */
T
Tomi Valkeinen 已提交
124 125
	if (pll_feat->has_refsel)
		r = FLD_MOD(r, 0x3, 22, 21);	/* REFSEL = SYSCLK */
126

127
	if (fmt->clkdco > pll_feat->dcofreq_low_max)
128
		r = FLD_MOD(r, 0x4, 3, 1);	/* 1000MHz and 2000MHz */
T
Tomi Valkeinen 已提交
129
	else
130 131 132 133
		r = FLD_MOD(r, 0x2, 3, 1);	/* 500MHz and 1000MHz */

	hdmi_write_reg(pll->base, PLLCTRL_CFG2, r);

T
Tomi Valkeinen 已提交
134 135
	REG_FLD_MOD(pll->base, PLLCTRL_CFG3, fmt->regsd, 17, 10);

136 137 138 139 140 141 142 143 144 145
	r = hdmi_read_reg(pll->base, PLLCTRL_CFG4);
	r = FLD_MOD(r, fmt->regm2, 24, 18);
	r = FLD_MOD(r, fmt->regmf, 17, 0);
	hdmi_write_reg(pll->base, PLLCTRL_CFG4, r);

	/* go now */
	REG_FLD_MOD(pll->base, PLLCTRL_PLL_GO, 0x1, 0, 0);

	/* wait for bit change */
	if (hdmi_wait_for_bit_change(pll->base, PLLCTRL_PLL_GO,
146 147
			0, 0, 0) != 0) {
		DSSERR("PLL GO bit not clearing\n");
148 149 150 151 152 153
		return -ETIMEDOUT;
	}

	/* Wait till the lock bit is set in PLL status */
	if (hdmi_wait_for_bit_change(pll->base,
			PLLCTRL_PLL_STATUS, 1, 1, 1) != 1) {
T
Tomi Valkeinen 已提交
154 155
		DSSERR("cannot lock PLL\n");
		DSSERR("CFG1 0x%x\n",
156
			hdmi_read_reg(pll->base, PLLCTRL_CFG1));
T
Tomi Valkeinen 已提交
157
		DSSERR("CFG2 0x%x\n",
158
			hdmi_read_reg(pll->base, PLLCTRL_CFG2));
T
Tomi Valkeinen 已提交
159
		DSSERR("CFG4 0x%x\n",
160 161 162 163
			hdmi_read_reg(pll->base, PLLCTRL_CFG4));
		return -ETIMEDOUT;
	}

T
Tomi Valkeinen 已提交
164
	DSSDBG("PLL locked!\n");
165 166 167 168

	return 0;
}

169
int hdmi_pll_enable(struct hdmi_pll_data *pll)
170
{
171
	struct hdmi_wp_data *wp = pll->wp;
172 173 174 175 176 177 178 179 180
	u16 r = 0;

	r = hdmi_wp_set_pll_pwr(wp, HDMI_PLLPWRCMD_BOTHON_ALLCLKS);
	if (r)
		return r;

	return 0;
}

181
void hdmi_pll_disable(struct hdmi_pll_data *pll)
182
{
183 184
	struct hdmi_wp_data *wp = pll->wp;

185 186 187
	hdmi_wp_set_pll_pwr(wp, HDMI_PLLPWRCMD_ALLOFF);
}

188 189 190 191 192 193 194 195 196 197 198 199
static const struct hdmi_pll_features omap44xx_pll_feats = {
	.sys_reset		=	false,
	.fint_min		=	500000,
	.fint_max		=	2500000,
	.regm_max		=	4095,
	.dcofreq_low_min	=	500000000,
	.dcofreq_low_max	=	1000000000,
	.dcofreq_high_min	=	1000000000,
	.dcofreq_high_max	=	2000000000,
};

static const struct hdmi_pll_features omap54xx_pll_feats = {
T
Tomi Valkeinen 已提交
200
	.has_refsel		=	true,
201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
	.sys_reset		=	true,
	.fint_min		=	620000,
	.fint_max		=	2500000,
	.regm_max		=	2046,
	.dcofreq_low_min	=	750000000,
	.dcofreq_low_max	=	1500000000,
	.dcofreq_high_min	=	1250000000,
	.dcofreq_high_max	=	2500000000UL,
};

static int hdmi_pll_init_features(struct platform_device *pdev)
{
	struct hdmi_pll_features *dst;
	const struct hdmi_pll_features *src;

	dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
	if (!dst) {
		dev_err(&pdev->dev, "Failed to allocate HDMI PHY Features\n");
		return -ENOMEM;
	}

	switch (omapdss_get_version()) {
	case OMAPDSS_VER_OMAP4430_ES1:
	case OMAPDSS_VER_OMAP4430_ES2:
	case OMAPDSS_VER_OMAP4:
		src = &omap44xx_pll_feats;
		break;

	case OMAPDSS_VER_OMAP5:
		src = &omap54xx_pll_feats;
		break;

	default:
		return -ENODEV;
	}

	memcpy(dst, src, sizeof(*dst));
	pll_feat = dst;

	return 0;
}

243 244
int hdmi_pll_init(struct platform_device *pdev, struct hdmi_pll_data *pll,
	struct hdmi_wp_data *wp)
245
{
246
	int r;
247 248
	struct resource *res;

249 250
	pll->wp = wp;

251 252 253 254
	r = hdmi_pll_init_features(pdev);
	if (r)
		return r;

255
	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "pll");
256
	if (!res) {
T
Tomi Valkeinen 已提交
257 258
		DSSERR("can't get PLL mem resource\n");
		return -EINVAL;
259 260
	}

T
Tomi Valkeinen 已提交
261
	pll->base = devm_ioremap_resource(&pdev->dev, res);
262
	if (IS_ERR(pll->base)) {
263
		DSSERR("can't ioremap PLLCTRL\n");
264
		return PTR_ERR(pll->base);
265 266 267 268
	}

	return 0;
}