dmaengine.h 14.6 KB
Newer Older
C
Chris Leech 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/*
 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License as published by the Free
 * Software Foundation; either version 2 of the License, or (at your option)
 * any later version.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc., 59
 * Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 * The full GNU General Public License is included in this distribution in the
 * file called COPYING.
 */
#ifndef DMAENGINE_H
#define DMAENGINE_H
23

C
Chris Leech 已提交
24 25 26 27 28
#include <linux/device.h>
#include <linux/uio.h>
#include <linux/kref.h>
#include <linux/completion.h>
#include <linux/rcupdate.h>
29
#include <linux/dma-mapping.h>
C
Chris Leech 已提交
30 31

/**
32
 * typedef dma_cookie_t - an opaque DMA cookie
C
Chris Leech 已提交
33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
 *
 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
 */
typedef s32 dma_cookie_t;

#define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)

/**
 * enum dma_status - DMA transaction status
 * @DMA_SUCCESS: transaction completed successfully
 * @DMA_IN_PROGRESS: transaction not yet processed
 * @DMA_ERROR: transaction failed
 */
enum dma_status {
	DMA_SUCCESS,
	DMA_IN_PROGRESS,
	DMA_ERROR,
};

52 53 54 55 56 57 58 59 60 61 62 63 64 65
/**
 * enum dma_transaction_type - DMA transaction types/indexes
 */
enum dma_transaction_type {
	DMA_MEMCPY,
	DMA_XOR,
	DMA_PQ_XOR,
	DMA_DUAL_XOR,
	DMA_PQ_UPDATE,
	DMA_ZERO_SUM,
	DMA_PQ_ZERO_SUM,
	DMA_MEMSET,
	DMA_MEMCPY_CRC32C,
	DMA_INTERRUPT,
66
	DMA_PRIVATE,
67
	DMA_SLAVE,
68 69 70
};

/* last transaction type for creation of the capabilities mask */
71 72
#define DMA_TX_TYPE_END (DMA_SLAVE + 1)

73

74
/**
75 76
 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
 * 	control completion, and communicate status.
77 78
 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
 * 	this transaction
79 80 81
 * @DMA_CTRL_ACK - the descriptor cannot be reused until the client
 * 	acknowledges receipt, i.e. has has a chance to establish any
 * 	dependency chains
82 83
 * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
 * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
84
 */
85
enum dma_ctrl_flags {
86
	DMA_PREP_INTERRUPT = (1 << 0),
87
	DMA_CTRL_ACK = (1 << 1),
88 89
	DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
	DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
90 91
};

92 93 94 95 96 97
/**
 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
 * See linux/cpumask.h
 */
typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;

C
Chris Leech 已提交
98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
/**
 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
 * @refcount: local_t used for open-coded "bigref" counting
 * @memcpy_count: transaction counter
 * @bytes_transferred: byte counter
 */

struct dma_chan_percpu {
	/* stats */
	unsigned long memcpy_count;
	unsigned long bytes_transferred;
};

/**
 * struct dma_chan - devices supply DMA channels, clients use them
113
 * @device: ptr to the dma device who supplies this channel, always !%NULL
C
Chris Leech 已提交
114
 * @cookie: last cookie value returned to client
115
 * @chan_id: channel ID for sysfs
116
 * @dev: class device for sysfs
C
Chris Leech 已提交
117
 * @refcount: kref, used in "bigref" slow-mode
118 119
 * @slow_ref: indicates that the DMA channel is free
 * @rcu: the DMA channel's RCU head
C
Chris Leech 已提交
120 121
 * @device_node: used to add this to the device chan list
 * @local: per-cpu pointer to a struct dma_chan_percpu
122
 * @client-count: how many clients are using this channel
123
 * @table_count: number of appearances in the mem-to-mem allocation table
C
Chris Leech 已提交
124 125 126 127 128 129 130
 */
struct dma_chan {
	struct dma_device *device;
	dma_cookie_t cookie;

	/* sysfs */
	int chan_id;
131
	struct dma_chan_dev *dev;
C
Chris Leech 已提交
132 133 134

	struct list_head device_node;
	struct dma_chan_percpu *local;
135
	int client_count;
136
	int table_count;
C
Chris Leech 已提交
137 138
};

139 140 141 142
/**
 * struct dma_chan_dev - relate sysfs device node to backing channel device
 * @chan - driver channel device
 * @device - sysfs device
143 144
 * @dev_id - parent dma_device dev_id
 * @idr_ref - reference count to gate release of dma_device dev_id
145 146 147 148
 */
struct dma_chan_dev {
	struct dma_chan *chan;
	struct device device;
149 150
	int dev_id;
	atomic_t *idr_ref;
151 152 153 154 155 156
};

static inline const char *dma_chan_name(struct dma_chan *chan)
{
	return dev_name(&chan->dev->device);
}
157

C
Chris Leech 已提交
158 159
void dma_chan_cleanup(struct kref *kref);

160 161 162 163 164 165 166 167
/**
 * typedef dma_filter_fn - callback filter for dma_request_channel
 * @chan: channel to be reviewed
 * @filter_param: opaque parameter passed through dma_request_channel
 *
 * When this optional parameter is specified in a call to dma_request_channel a
 * suitable channel is passed to this routine for further dispositioning before
 * being returned.  Where 'suitable' indicates a non-busy channel that
168 169
 * satisfies the given capability mask.  It returns 'true' to indicate that the
 * channel is suitable.
170
 */
171
typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
172

173 174 175 176 177 178
typedef void (*dma_async_tx_callback)(void *dma_async_param);
/**
 * struct dma_async_tx_descriptor - async transaction descriptor
 * ---dma generic offload fields---
 * @cookie: tracking cookie for this transaction, set to -EBUSY if
 *	this tx is sitting on a dependency list
179 180
 * @flags: flags to augment operation preparation, control completion, and
 * 	communicate status
181 182 183 184 185 186 187 188
 * @phys: physical address of the descriptor
 * @tx_list: driver common field for operations that require multiple
 *	descriptors
 * @chan: target channel for this operation
 * @tx_submit: set the prepared descriptor(s) to be executed by the engine
 * @callback: routine to call after this operation is complete
 * @callback_param: general parameter to pass to the callback routine
 * ---async_tx api specific fields---
189
 * @next: at completion submit this descriptor
190
 * @parent: pointer to the next level up in the dependency chain
191
 * @lock: protect the parent and next pointers
192 193 194
 */
struct dma_async_tx_descriptor {
	dma_cookie_t cookie;
195
	enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
196 197 198 199 200 201
	dma_addr_t phys;
	struct list_head tx_list;
	struct dma_chan *chan;
	dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
	dma_async_tx_callback callback;
	void *callback_param;
202
	struct dma_async_tx_descriptor *next;
203 204 205 206
	struct dma_async_tx_descriptor *parent;
	spinlock_t lock;
};

C
Chris Leech 已提交
207 208 209 210 211
/**
 * struct dma_device - info on the entity supplying DMA services
 * @chancnt: how many DMA channels are supported
 * @channels: the list of struct dma_chan
 * @global_node: list_head for global dma_device_list
212 213
 * @cap_mask: one or more dma_capability flags
 * @max_xor: maximum number of xor sources, 0 if no capability
214 215 216
 * @refcount: reference count
 * @done: IO completion struct
 * @dev_id: unique device ID
217
 * @dev: struct device reference for dma mapping api
218 219 220
 * @device_alloc_chan_resources: allocate resources and return the
 *	number of allocated descriptors
 * @device_free_chan_resources: release DMA channel's resources
221 222 223 224 225
 * @device_prep_dma_memcpy: prepares a memcpy operation
 * @device_prep_dma_xor: prepares a xor operation
 * @device_prep_dma_zero_sum: prepares a zero_sum operation
 * @device_prep_dma_memset: prepares a memset operation
 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
226 227
 * @device_prep_slave_sg: prepares a slave dma operation
 * @device_terminate_all: terminate all pending operations
228
 * @device_issue_pending: push pending transactions to hardware
C
Chris Leech 已提交
229 230 231 232 233 234
 */
struct dma_device {

	unsigned int chancnt;
	struct list_head channels;
	struct list_head global_node;
235 236
	dma_cap_mask_t  cap_mask;
	int max_xor;
C
Chris Leech 已提交
237 238

	int dev_id;
239
	struct device *dev;
C
Chris Leech 已提交
240

241
	int (*device_alloc_chan_resources)(struct dma_chan *chan);
C
Chris Leech 已提交
242
	void (*device_free_chan_resources)(struct dma_chan *chan);
243 244

	struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
245
		struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
246
		size_t len, unsigned long flags);
247
	struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
248
		struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
249
		unsigned int src_cnt, size_t len, unsigned long flags);
250
	struct dma_async_tx_descriptor *(*device_prep_dma_zero_sum)(
251
		struct dma_chan *chan, dma_addr_t *src,	unsigned int src_cnt,
252
		size_t len, u32 *result, unsigned long flags);
253
	struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
254
		struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
255
		unsigned long flags);
256
	struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
257
		struct dma_chan *chan, unsigned long flags);
258

259 260 261 262 263 264
	struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
		struct dma_chan *chan, struct scatterlist *sgl,
		unsigned int sg_len, enum dma_data_direction direction,
		unsigned long flags);
	void (*device_terminate_all)(struct dma_chan *chan);

265
	enum dma_status (*device_is_tx_complete)(struct dma_chan *chan,
C
Chris Leech 已提交
266 267
			dma_cookie_t cookie, dma_cookie_t *last,
			dma_cookie_t *used);
268
	void (*device_issue_pending)(struct dma_chan *chan);
C
Chris Leech 已提交
269 270 271 272
};

/* --- public DMA engine API --- */

273
#ifdef CONFIG_DMA_ENGINE
274 275
void dmaengine_get(void);
void dmaengine_put(void);
276 277 278 279 280 281 282 283 284
#else
static inline void dmaengine_get(void)
{
}
static inline void dmaengine_put(void)
{
}
#endif

285 286 287 288 289 290 291 292 293 294 295 296
#ifdef CONFIG_NET_DMA
#define net_dmaengine_get()	dmaengine_get()
#define net_dmaengine_put()	dmaengine_put()
#else
static inline void net_dmaengine_get(void)
{
}
static inline void net_dmaengine_put(void)
{
}
#endif

297 298 299 300 301 302 303 304 305
dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
	void *dest, void *src, size_t len);
dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
	struct page *page, unsigned int offset, void *kdata, size_t len);
dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
	struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
	unsigned int src_off, size_t len);
void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
	struct dma_chan *chan);
C
Chris Leech 已提交
306

307
static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
308
{
309 310 311
	tx->flags |= DMA_CTRL_ACK;
}

312 313 314 315 316
static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
{
	tx->flags &= ~DMA_CTRL_ACK;
}

317
static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
318
{
319
	return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
C
Chris Leech 已提交
320 321
}

322 323
#define first_dma_cap(mask) __first_dma_cap(&(mask))
static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
C
Chris Leech 已提交
324
{
325 326 327
	return min_t(int, DMA_TX_TYPE_END,
		find_first_bit(srcp->bits, DMA_TX_TYPE_END));
}
C
Chris Leech 已提交
328

329 330 331 332 333
#define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
{
	return min_t(int, DMA_TX_TYPE_END,
		find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
C
Chris Leech 已提交
334 335
}

336 337 338
#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
static inline void
__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
C
Chris Leech 已提交
339
{
340 341
	set_bit(tx_type, dstp->bits);
}
C
Chris Leech 已提交
342

343 344 345 346 347 348
#define dma_cap_zero(mask) __dma_cap_zero(&(mask))
static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
{
	bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
}

349 350 351 352 353
#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
static inline int
__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
{
	return test_bit(tx_type, srcp->bits);
C
Chris Leech 已提交
354 355
}

356 357 358 359 360
#define for_each_dma_cap_mask(cap, mask) \
	for ((cap) = first_dma_cap(mask);	\
		(cap) < DMA_TX_TYPE_END;	\
		(cap) = next_dma_cap((cap), (mask)))

C
Chris Leech 已提交
361
/**
362
 * dma_async_issue_pending - flush pending transactions to HW
363
 * @chan: target DMA channel
C
Chris Leech 已提交
364 365 366 367
 *
 * This allows drivers to push copies to HW in batches,
 * reducing MMIO writes where possible.
 */
368
static inline void dma_async_issue_pending(struct dma_chan *chan)
C
Chris Leech 已提交
369
{
D
Dan Williams 已提交
370
	chan->device->device_issue_pending(chan);
C
Chris Leech 已提交
371 372
}

373 374
#define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)

C
Chris Leech 已提交
375
/**
376
 * dma_async_is_tx_complete - poll for transaction completion
C
Chris Leech 已提交
377 378 379 380 381 382 383 384 385
 * @chan: DMA channel
 * @cookie: transaction identifier to check status of
 * @last: returns last completed cookie, can be NULL
 * @used: returns last issued cookie, can be NULL
 *
 * If @last and @used are passed in, upon return they reflect the driver
 * internal state and can be used with dma_async_is_complete() to check
 * the status of multiple cookies without re-checking hardware state.
 */
386
static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
C
Chris Leech 已提交
387 388
	dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
{
389
	return chan->device->device_is_tx_complete(chan, cookie, last, used);
C
Chris Leech 已提交
390 391
}

392 393 394
#define dma_async_memcpy_complete(chan, cookie, last, used)\
	dma_async_is_tx_complete(chan, cookie, last, used)

C
Chris Leech 已提交
395 396 397 398 399 400 401
/**
 * dma_async_is_complete - test a cookie against chan state
 * @cookie: transaction identifier to test status of
 * @last_complete: last know completed transaction
 * @last_used: last cookie value handed out
 *
 * dma_async_is_complete() is used in dma_async_memcpy_complete()
S
Sebastian Siewior 已提交
402
 * the test logic is separated for lightweight testing of multiple cookies
C
Chris Leech 已提交
403 404 405 406 407 408 409 410 411 412 413 414 415 416
 */
static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
			dma_cookie_t last_complete, dma_cookie_t last_used)
{
	if (last_complete <= last_used) {
		if ((cookie <= last_complete) || (cookie > last_used))
			return DMA_SUCCESS;
	} else {
		if ((cookie <= last_complete) && (cookie > last_used))
			return DMA_SUCCESS;
	}
	return DMA_IN_PROGRESS;
}

417
enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
418 419
#ifdef CONFIG_DMA_ENGINE
enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
420
void dma_issue_pending_all(void);
421 422 423 424 425
#else
static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
{
	return DMA_SUCCESS;
}
426 427 428 429
static inline void dma_issue_pending_all(void)
{
	do { } while (0);
}
430
#endif
C
Chris Leech 已提交
431 432 433 434 435

/* --- DMA device --- */

int dma_async_device_register(struct dma_device *device);
void dma_async_device_unregister(struct dma_device *device);
436
void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
437
struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
438 439 440
#define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask, dma_filter_fn fn, void *fn_param);
void dma_release_channel(struct dma_chan *chan);
C
Chris Leech 已提交
441

442 443 444
/* --- Helper iov-locking functions --- */

struct dma_page_list {
445
	char __user *base_address;
446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463
	int nr_pages;
	struct page **pages;
};

struct dma_pinned_list {
	int nr_iovecs;
	struct dma_page_list page_list[0];
};

struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);

dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
	struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
	struct dma_pinned_list *pinned_list, struct page *page,
	unsigned int offset, size_t len);

C
Chris Leech 已提交
464
#endif /* DMAENGINE_H */