mpc8541cds.dts 8.2 KB
Newer Older
1 2 3
/*
 * MPC8541 CDS Device Tree Source
 *
4
 * Copyright 2006, 2008 Freescale Semiconductor Inc.
5 6 7 8 9 10 11
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 */

12
/dts-v1/;
13 14 15

/ {
	model = "MPC8541CDS";
16
	compatible = "MPC8541CDS", "MPC85xxCDS";
17 18 19
	#address-cells = <1>;
	#size-cells = <1>;

20 21 22 23 24 25 26 27 28
	aliases {
		ethernet0 = &enet0;
		ethernet1 = &enet1;
		serial0 = &serial0;
		serial1 = &serial1;
		pci0 = &pci0;
		pci1 = &pci1;
	};

29 30 31 32 33 34
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		PowerPC,8541@0 {
			device_type = "cpu";
35 36 37 38 39
			reg = <0x0>;
			d-cache-line-size = <32>;	// 32 bytes
			i-cache-line-size = <32>;	// 32 bytes
			d-cache-size = <0x8000>;		// L1, 32K
			i-cache-size = <0x8000>;		// L1, 32K
40 41 42
			timebase-frequency = <0>;	//  33 MHz, from uboot
			bus-frequency = <0>;	// 166 MHz
			clock-frequency = <0>;	// 825 MHz, from uboot
43
			next-level-cache = <&L2>;
44 45 46 47 48
		};
	};

	memory {
		device_type = "memory";
49
		reg = <0x0 0x8000000>;	// 128M at 0x0
50 51 52 53 54 55
	};

	soc8541@e0000000 {
		#address-cells = <1>;
		#size-cells = <1>;
		device_type = "soc";
56
		compatible = "simple-bus";
57 58
		ranges = <0x0 0xe0000000 0x100000>;
		reg = <0xe0000000 0x1000>;	// CCSRBAR 1M
59 60
		bus-frequency = <0>;

61 62
		memory-controller@2000 {
			compatible = "fsl,8541-memory-controller";
63
			reg = <0x2000 0x1000>;
64
			interrupt-parent = <&mpic>;
65
			interrupts = <18 2>;
66 67
		};

68
		L2: l2-cache-controller@20000 {
69
			compatible = "fsl,8541-l2-cache-controller";
70 71 72
			reg = <0x20000 0x1000>;
			cache-line-size = <32>;	// 32 bytes
			cache-size = <0x40000>;	// L2, 256K
73
			interrupt-parent = <&mpic>;
74
			interrupts = <16 2>;
75 76
		};

77
		i2c@3000 {
78 79 80
			#address-cells = <1>;
			#size-cells = <0>;
			cell-index = <0>;
81
			compatible = "fsl-i2c";
82 83
			reg = <0x3000 0x100>;
			interrupts = <43 2>;
84
			interrupt-parent = <&mpic>;
85 86 87
			dfsrr;
		};

88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
		dma@21300 {
			#address-cells = <1>;
			#size-cells = <1>;
			compatible = "fsl,mpc8541-dma", "fsl,eloplus-dma";
			reg = <0x21300 0x4>;
			ranges = <0x0 0x21100 0x200>;
			cell-index = <0>;
			dma-channel@0 {
				compatible = "fsl,mpc8541-dma-channel",
						"fsl,eloplus-dma-channel";
				reg = <0x0 0x80>;
				cell-index = <0>;
				interrupt-parent = <&mpic>;
				interrupts = <20 2>;
			};
			dma-channel@80 {
				compatible = "fsl,mpc8541-dma-channel",
						"fsl,eloplus-dma-channel";
				reg = <0x80 0x80>;
				cell-index = <1>;
				interrupt-parent = <&mpic>;
				interrupts = <21 2>;
			};
			dma-channel@100 {
				compatible = "fsl,mpc8541-dma-channel",
						"fsl,eloplus-dma-channel";
				reg = <0x100 0x80>;
				cell-index = <2>;
				interrupt-parent = <&mpic>;
				interrupts = <22 2>;
			};
			dma-channel@180 {
				compatible = "fsl,mpc8541-dma-channel",
						"fsl,eloplus-dma-channel";
				reg = <0x180 0x80>;
				cell-index = <3>;
				interrupt-parent = <&mpic>;
				interrupts = <23 2>;
			};
		};

129 130 131
		mdio@24520 {
			#address-cells = <1>;
			#size-cells = <0>;
132
			compatible = "fsl,gianfar-mdio";
133
			reg = <0x24520 0x20>;
134

135 136
			phy0: ethernet-phy@0 {
				interrupt-parent = <&mpic>;
137
				interrupts = <5 1>;
138
				reg = <0x0>;
139 140
				device_type = "ethernet-phy";
			};
141 142
			phy1: ethernet-phy@1 {
				interrupt-parent = <&mpic>;
143
				interrupts = <5 1>;
144
				reg = <0x1>;
145 146 147 148
				device_type = "ethernet-phy";
			};
		};

149 150
		enet0: ethernet@24000 {
			cell-index = <0>;
151 152 153
			device_type = "network";
			model = "TSEC";
			compatible = "gianfar";
154
			reg = <0x24000 0x1000>;
155
			local-mac-address = [ 00 00 00 00 00 00 ];
156
			interrupts = <29 2 30 2 34 2>;
157 158
			interrupt-parent = <&mpic>;
			phy-handle = <&phy0>;
159 160
		};

161 162
		enet1: ethernet@25000 {
			cell-index = <1>;
163 164 165
			device_type = "network";
			model = "TSEC";
			compatible = "gianfar";
166
			reg = <0x25000 0x1000>;
167
			local-mac-address = [ 00 00 00 00 00 00 ];
168
			interrupts = <35 2 36 2 40 2>;
169 170
			interrupt-parent = <&mpic>;
			phy-handle = <&phy1>;
171 172
		};

173 174
		serial0: serial@4500 {
			cell-index = <0>;
175 176
			device_type = "serial";
			compatible = "ns16550";
177
			reg = <0x4500 0x100>; 	// reg base, size
178
			clock-frequency = <0>; 	// should we fill in in uboot?
179
			interrupts = <42 2>;
180
			interrupt-parent = <&mpic>;
181 182
		};

183 184
		serial1: serial@4600 {
			cell-index = <1>;
185 186
			device_type = "serial";
			compatible = "ns16550";
187
			reg = <0x4600 0x100>;	// reg base, size
188
			clock-frequency = <0>; 	// should we fill in in uboot?
189
			interrupts = <42 2>;
190
			interrupt-parent = <&mpic>;
191 192
		};

193 194 195 196 197 198 199 200 201 202 203
		crypto@30000 {
			compatible = "fsl,sec2.0";
			reg = <0x30000 0x10000>;
			interrupts = <45 2>;
			interrupt-parent = <&mpic>;
			fsl,num-channels = <4>;
			fsl,channel-fifo-len = <24>;
			fsl,exec-units-mask = <0x7e>;
			fsl,descriptor-types-mask = <0x01010ebf>;
		};

204
		mpic: pic@40000 {
205 206 207
			interrupt-controller;
			#address-cells = <0>;
			#interrupt-cells = <2>;
208
			reg = <0x40000 0x40000>;
209 210 211
			compatible = "chrp,open-pic";
			device_type = "open-pic";
		};
212 213 214 215 216

		cpm@919c0 {
			#address-cells = <1>;
			#size-cells = <1>;
			compatible = "fsl,mpc8541-cpm", "fsl,cpm2";
217
			reg = <0x919c0 0x30>;
218 219 220 221 222
			ranges;

			muram@80000 {
				#address-cells = <1>;
				#size-cells = <1>;
223
				ranges = <0x0 0x80000 0x10000>;
224 225 226

				data@0 {
					compatible = "fsl,cpm-muram-data";
227
					reg = <0x0 0x2000 0x9000 0x1000>;
228 229 230 231 232 233 234
				};
			};

			brg@919f0 {
				compatible = "fsl,mpc8541-brg",
				             "fsl,cpm2-brg",
				             "fsl,cpm-brg";
235
				reg = <0x919f0 0x10 0x915f0 0x10>;
236 237 238 239 240 241
			};

			cpmpic: pic@90c00 {
				interrupt-controller;
				#address-cells = <0>;
				#interrupt-cells = <2>;
242
				interrupts = <46 2>;
243
				interrupt-parent = <&mpic>;
244
				reg = <0x90c00 0x80>;
245 246 247
				compatible = "fsl,mpc8541-cpm-pic", "fsl,cpm2-pic";
			};
		};
248
	};
249

250 251
	pci0: pci@e0008000 {
		cell-index = <0>;
252
		interrupt-map-mask = <0x1f800 0x0 0x0 0x7>;
253 254 255
		interrupt-map = <

			/* IDSEL 0x10 */
256 257 258 259
			0x8000 0x0 0x0 0x1 &mpic 0x0 0x1
			0x8000 0x0 0x0 0x2 &mpic 0x1 0x1
			0x8000 0x0 0x0 0x3 &mpic 0x2 0x1
			0x8000 0x0 0x0 0x4 &mpic 0x3 0x1
260 261

			/* IDSEL 0x11 */
262 263 264 265
			0x8800 0x0 0x0 0x1 &mpic 0x0 0x1
			0x8800 0x0 0x0 0x2 &mpic 0x1 0x1
			0x8800 0x0 0x0 0x3 &mpic 0x2 0x1
			0x8800 0x0 0x0 0x4 &mpic 0x3 0x1
266 267

			/* IDSEL 0x12 (Slot 1) */
268 269 270 271
			0x9000 0x0 0x0 0x1 &mpic 0x0 0x1
			0x9000 0x0 0x0 0x2 &mpic 0x1 0x1
			0x9000 0x0 0x0 0x3 &mpic 0x2 0x1
			0x9000 0x0 0x0 0x4 &mpic 0x3 0x1
272 273

			/* IDSEL 0x13 (Slot 2) */
274 275 276 277
			0x9800 0x0 0x0 0x1 &mpic 0x1 0x1
			0x9800 0x0 0x0 0x2 &mpic 0x2 0x1
			0x9800 0x0 0x0 0x3 &mpic 0x3 0x1
			0x9800 0x0 0x0 0x4 &mpic 0x0 0x1
278 279

			/* IDSEL 0x14 (Slot 3) */
280 281 282 283
			0xa000 0x0 0x0 0x1 &mpic 0x2 0x1
			0xa000 0x0 0x0 0x2 &mpic 0x3 0x1
			0xa000 0x0 0x0 0x3 &mpic 0x0 0x1
			0xa000 0x0 0x0 0x4 &mpic 0x1 0x1
284 285

			/* IDSEL 0x15 (Slot 4) */
286 287 288 289
			0xa800 0x0 0x0 0x1 &mpic 0x3 0x1
			0xa800 0x0 0x0 0x2 &mpic 0x0 0x1
			0xa800 0x0 0x0 0x3 &mpic 0x1 0x1
			0xa800 0x0 0x0 0x4 &mpic 0x2 0x1
290 291 292

			/* Bus 1 (Tundra Bridge) */
			/* IDSEL 0x12 (ISA bridge) */
293 294 295 296
			0x19000 0x0 0x0 0x1 &mpic 0x0 0x1
			0x19000 0x0 0x0 0x2 &mpic 0x1 0x1
			0x19000 0x0 0x0 0x3 &mpic 0x2 0x1
			0x19000 0x0 0x0 0x4 &mpic 0x3 0x1>;
297
		interrupt-parent = <&mpic>;
298
		interrupts = <24 2>;
299
		bus-range = <0 0>;
300 301 302
		ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
			  0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>;
		clock-frequency = <66666666>;
303 304 305
		#interrupt-cells = <1>;
		#size-cells = <2>;
		#address-cells = <3>;
306
		reg = <0xe0008000 0x1000>;
307 308 309 310 311 312
		compatible = "fsl,mpc8540-pci";
		device_type = "pci";

		i8259@19000 {
			interrupt-controller;
			device_type = "interrupt-controller";
313
			reg = <0x19000 0x0 0x0 0x0 0x1>;
314 315 316 317
			#address-cells = <0>;
			#interrupt-cells = <2>;
			compatible = "chrp,iic";
			interrupts = <1>;
318
			interrupt-parent = <&pci0>;
319 320 321
		};
	};

322 323
	pci1: pci@e0009000 {
		cell-index = <1>;
324
		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
325 326 327
		interrupt-map = <

			/* IDSEL 0x15 */
328 329 330 331
			0xa800 0x0 0x0 0x1 &mpic 0xb 0x1
			0xa800 0x0 0x0 0x2 &mpic 0xb 0x1
			0xa800 0x0 0x0 0x3 &mpic 0xb 0x1
			0xa800 0x0 0x0 0x4 &mpic 0xb 0x1>;
332
		interrupt-parent = <&mpic>;
333
		interrupts = <25 2>;
334
		bus-range = <0 0>;
335 336 337
		ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
			  0x1000000 0x0 0x0 0xe3000000 0x0 0x100000>;
		clock-frequency = <66666666>;
338 339 340
		#interrupt-cells = <1>;
		#size-cells = <2>;
		#address-cells = <3>;
341
		reg = <0xe0009000 0x1000>;
342 343 344
		compatible = "fsl,mpc8540-pci";
		device_type = "pci";
	};
345
};