acpi_pm.c 6.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * linux/drivers/clocksource/acpi_pm.c
 *
 * This file contains the ACPI PM based clocksource.
 *
 * This code was largely moved from the i386 timer_pm.c file
 * which was (C) Dominik Brodowski <linux@brodo.de> 2003
 * and contained the following comments:
 *
 * Driver to use the Power Management Timer (PMTMR) available in some
 * southbridges as primary timing source for the Linux kernel.
 *
 * Based on parts of linux/drivers/acpi/hardware/hwtimer.c, timer_pit.c,
 * timer_hpet.c, and on Arjan van de Ven's implementation for 2.4.
 *
 * This file is licensed under the GPL v2.
 */

19
#include <linux/acpi_pmtmr.h>
20
#include <linux/clocksource.h>
21
#include <linux/timex.h>
22 23 24
#include <linux/errno.h>
#include <linux/init.h>
#include <linux/pci.h>
25
#include <linux/delay.h>
26 27 28 29 30
#include <asm/io.h>

/*
 * The I/O port the PMTMR resides at.
 * The location is detected during setup_arch(),
31
 * in arch/i386/kernel/acpi/boot.c
32
 */
33
u32 pmtmr_ioport __read_mostly;
34 35 36 37 38 39 40

static inline u32 read_pmtmr(void)
{
	/* mask the output to 24 bits */
	return inl(pmtmr_ioport) & ACPI_PM_MASK;
}

41
u32 acpi_pm_read_verified(void)
42 43 44 45 46 47
{
	u32 v1 = 0, v2 = 0, v3 = 0;

	/*
	 * It has been reported that because of various broken
	 * chipsets (ICH4, PIIX4 and PIIX4E) where the ACPI PM clock
48
	 * source is not latched, you must read it multiple
49 50 51 52 53 54
	 * times to ensure a safe value is read:
	 */
	do {
		v1 = read_pmtmr();
		v2 = read_pmtmr();
		v3 = read_pmtmr();
55 56
	} while (unlikely((v1 > v2 && v1 < v3) || (v2 > v3 && v2 < v1)
			  || (v3 > v1 && v3 < v2)));
57

58 59 60
	return v2;
}

61
static cycle_t acpi_pm_read(struct clocksource *cs)
62 63 64 65 66 67 68 69 70
{
	return (cycle_t)read_pmtmr();
}

static struct clocksource clocksource_acpi_pm = {
	.name		= "acpi_pm",
	.rating		= 200,
	.read		= acpi_pm_read,
	.mask		= (cycle_t)ACPI_PM_MASK,
71
	.flags		= CLOCK_SOURCE_IS_CONTINUOUS,
72 73 74 75
};


#ifdef CONFIG_PCI
D
Daniel Walker 已提交
76
static int __devinitdata acpi_pm_good;
77 78
static int __init acpi_pm_good_setup(char *__str)
{
D
Daniel Walker 已提交
79 80
	acpi_pm_good = 1;
	return 1;
81 82 83
}
__setup("acpi_pm_good", acpi_pm_good_setup);

84
static cycle_t acpi_pm_read_slow(struct clocksource *cs)
85 86 87 88
{
	return (cycle_t)acpi_pm_read_verified();
}

89 90
static inline void acpi_pm_need_workaround(void)
{
91
	clocksource_acpi_pm.read = acpi_pm_read_slow;
92
	clocksource_acpi_pm.rating = 120;
93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110
}

/*
 * PIIX4 Errata:
 *
 * The power management timer may return improper results when read.
 * Although the timer value settles properly after incrementing,
 * while incrementing there is a 3 ns window every 69.8 ns where the
 * timer value is indeterminate (a 4.2% chance that the data will be
 * incorrect when read). As a result, the ACPI free running count up
 * timer specification is violated due to erroneous reads.
 */
static void __devinit acpi_pm_check_blacklist(struct pci_dev *dev)
{
	if (acpi_pm_good)
		return;

	/* the bug has been fixed in PIIX4M */
111
	if (dev->revision < 3) {
112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
		printk(KERN_WARNING "* Found PM-Timer Bug on the chipset."
		       " Due to workarounds for a bug,\n"
		       "* this clock source is slow. Consider trying"
		       " other clock sources\n");

		acpi_pm_need_workaround();
	}
}
DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3,
			acpi_pm_check_blacklist);

static void __devinit acpi_pm_check_graylist(struct pci_dev *dev)
{
	if (acpi_pm_good)
		return;

	printk(KERN_WARNING "* The chipset may have PM-Timer Bug. Due to"
	       " workarounds for a bug,\n"
	       "* this clock source is slow. If you are sure your timer"
	       " does not have\n"
	       "* this bug, please use \"acpi_pm_good\" to disable the"
	       " workaround\n");

	acpi_pm_need_workaround();
}
DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0,
			acpi_pm_check_graylist);
139 140
DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_LE,
			acpi_pm_check_graylist);
141 142
#endif

143
#ifndef CONFIG_X86_64
144
#include <asm/mach_timer.h>
145 146 147 148 149 150 151 152
#define PMTMR_EXPECTED_RATE \
  ((CALIBRATE_LATCH * (PMTMR_TICKS_PER_SEC >> 10)) / (CLOCK_TICK_RATE>>10))
/*
 * Some boards have the PMTMR running way too fast. We check
 * the PMTMR rate against PIT channel 2 to catch these cases.
 */
static int verify_pmtmr_rate(void)
{
153
	cycle_t value1, value2;
154 155 156
	unsigned long count, delta;

	mach_prepare_counter();
157
	value1 = clocksource_acpi_pm.read(&clocksource_acpi_pm);
158
	mach_countup(&count);
159
	value2 = clocksource_acpi_pm.read(&clocksource_acpi_pm);
160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
	delta = (value2 - value1) & ACPI_PM_MASK;

	/* Check that the PMTMR delta is within 5% of what we expect */
	if (delta < (PMTMR_EXPECTED_RATE * 19) / 20 ||
	    delta > (PMTMR_EXPECTED_RATE * 21) / 20) {
		printk(KERN_INFO "PM-Timer running at invalid rate: %lu%% "
			"of normal - aborting.\n",
			100UL * delta / PMTMR_EXPECTED_RATE);
		return -1;
	}

	return 0;
}
#else
#define verify_pmtmr_rate() (0)
#endif
176

177 178
/* Number of monotonicity checks to perform during initialization */
#define ACPI_PM_MONOTONICITY_CHECKS 10
179 180
/* Number of reads we try to get two different values */
#define ACPI_PM_READ_CHECKS 10000
181

182 183
static int __init init_acpi_pm_clocksource(void)
{
184
	cycle_t value1, value2;
185
	unsigned int i, j = 0;
186 187 188 189 190

	if (!pmtmr_ioport)
		return -ENODEV;

	/* "verify" this timing source: */
191
	for (j = 0; j < ACPI_PM_MONOTONICITY_CHECKS; j++) {
192
		udelay(100 * j);
193
		value1 = clocksource_acpi_pm.read(&clocksource_acpi_pm);
194
		for (i = 0; i < ACPI_PM_READ_CHECKS; i++) {
195
			value2 = clocksource_acpi_pm.read(&clocksource_acpi_pm);
196 197 198 199 200 201 202 203 204
			if (value2 == value1)
				continue;
			if (value2 > value1)
				break;
			if ((value2 < value1) && ((value2) < 0xFFF))
				break;
			printk(KERN_INFO "PM-Timer had inconsistent results:"
			       " 0x%#llx, 0x%#llx - aborting.\n",
			       value1, value2);
205
			pmtmr_ioport = 0;
206 207
			return -EINVAL;
		}
208 209 210
		if (i == ACPI_PM_READ_CHECKS) {
			printk(KERN_INFO "PM-Timer failed consistency check "
			       " (0x%#llx) - aborting.\n", value1);
211
			pmtmr_ioport = 0;
212 213
			return -ENODEV;
		}
214 215
	}

216 217
	if (verify_pmtmr_rate() != 0){
		pmtmr_ioport = 0;
218
		return -ENODEV;
219
	}
220

221 222
	return clocksource_register_hz(&clocksource_acpi_pm,
						PMTMR_TICKS_PER_SEC);
223 224
}

225 226 227 228
/* We use fs_initcall because we want the PCI fixups to have run
 * but we still need to load before device_initcall
 */
fs_initcall(init_acpi_pm_clocksource);
229 230 231 232 233 234 235 236 237 238 239

/*
 * Allow an override of the IOPort. Stupid BIOSes do not tell us about
 * the PMTimer, but we might know where it is.
 */
static int __init parse_pmtmr(char *arg)
{
	unsigned long base;

	if (strict_strtoul(arg, 16, &base))
		return -EINVAL;
D
David Howells 已提交
240 241 242 243
#ifdef CONFIG_X86_64
	if (base > UINT_MAX)
		return -ERANGE;
#endif
244
	printk(KERN_INFO "PMTMR IOPort override: 0x%04x -> 0x%04lx\n",
D
David Howells 已提交
245
	       pmtmr_ioport, base);
246 247 248 249 250
	pmtmr_ioport = base;

	return 1;
}
__setup("pmtmr=", parse_pmtmr);