cputable.h 19.9 KB
Newer Older
1 2 3
#ifndef __ASM_POWERPC_CPUTABLE_H
#define __ASM_POWERPC_CPUTABLE_H

4 5

#include <asm/asm-compat.h>
6
#include <asm/feature-fixups.h>
7
#include <uapi/asm/cputable.h>
8

9 10 11 12 13 14 15 16
#ifndef __ASSEMBLY__

/* This structure can grow, it's real size is used by head.S code
 * via the mkdefs mechanism.
 */
struct cpu_spec;

typedef	void (*cpu_setup_t)(unsigned long offset, struct cpu_spec* spec);
O
Olof Johansson 已提交
17
typedef	void (*cpu_restore_t)(void);
18

19
enum powerpc_oprofile_type {
20 21 22 23
	PPC_OPROFILE_INVALID = 0,
	PPC_OPROFILE_RS64 = 1,
	PPC_OPROFILE_POWER4 = 2,
	PPC_OPROFILE_G4 = 3,
24
	PPC_OPROFILE_FSL_EMB = 4,
25
	PPC_OPROFILE_CELL = 5,
26
	PPC_OPROFILE_PA6T = 6,
27 28
};

29 30 31 32
enum powerpc_pmc_type {
	PPC_PMC_DEFAULT = 0,
	PPC_PMC_IBM = 1,
	PPC_PMC_PA6T = 2,
33
	PPC_PMC_G4 = 3,
34 35
};

36 37 38 39 40
struct pt_regs;

extern int machine_check_generic(struct pt_regs *regs);
extern int machine_check_4xx(struct pt_regs *regs);
extern int machine_check_440A(struct pt_regs *regs);
41
extern int machine_check_e500mc(struct pt_regs *regs);
42 43
extern int machine_check_e500(struct pt_regs *regs);
extern int machine_check_e200(struct pt_regs *regs);
44
extern int machine_check_47x(struct pt_regs *regs);
45

46
/* NOTE WELL: Update identify_cpu() if fields are added or removed! */
47 48 49 50 51 52 53 54
struct cpu_spec {
	/* CPU is matched via (PVR & pvr_mask) == pvr_value */
	unsigned int	pvr_mask;
	unsigned int	pvr_value;

	char		*cpu_name;
	unsigned long	cpu_features;		/* Kernel features */
	unsigned int	cpu_user_features;	/* Userland features */
55
	unsigned int	mmu_features;		/* MMU features */
56 57 58 59 60 61 62

	/* cache line sizes */
	unsigned int	icache_bsize;
	unsigned int	dcache_bsize;

	/* number of performance monitor counters */
	unsigned int	num_pmcs;
63
	enum powerpc_pmc_type pmc_type;
64 65 66 67 68

	/* this is called to initialize various CPU bits like L1 cache,
	 * BHT, SPD, etc... from head.S before branching to identify_machine
	 */
	cpu_setup_t	cpu_setup;
O
Olof Johansson 已提交
69 70
	/* Used to restore cpu setup on secondary processors and at resume */
	cpu_restore_t	cpu_restore;
71 72 73 74 75

	/* Used by oprofile userspace to select the right counters */
	char		*oprofile_cpu_type;

	/* Processor specific oprofile operations */
76
	enum powerpc_oprofile_type oprofile_type;
77

78 79 80 81 82 83 84
	/* Bit locations inside the mmcra change */
	unsigned long	oprofile_mmcra_sihv;
	unsigned long	oprofile_mmcra_sipr;

	/* Bits to clear during an oprofile exception */
	unsigned long	oprofile_mmcra_clear;

85 86
	/* Name of processor class, for the ELF AT_PLATFORM entry */
	char		*platform;
87 88 89 90 91

	/* Processor specific machine check handling. Return negative
	 * if the error is fatal, 1 if it was fully recovered and 0 to
	 * pass up (not CPU originated) */
	int		(*machine_check)(struct pt_regs *regs);
92 93 94 95
};

extern struct cpu_spec		*cur_cpu_spec;

96 97
extern unsigned int __start___ftr_fixup, __stop___ftr_fixup;

98
extern struct cpu_spec *identify_cpu(unsigned long offset, unsigned int pvr);
99 100
extern void do_feature_fixups(unsigned long value, void *fixup_start,
			      void *fixup_end);
101

102 103
extern const char *powerpc_base_platform;

104 105 106 107 108
#endif /* __ASSEMBLY__ */

/* CPU kernel features */

/* Retain the 32b definitions all use bottom half of word */
109
#define CPU_FTR_COHERENT_ICACHE		ASM_CONST(0x0000000000000001)
110 111 112 113 114 115
#define CPU_FTR_L2CR			ASM_CONST(0x0000000000000002)
#define CPU_FTR_SPEC7450		ASM_CONST(0x0000000000000004)
#define CPU_FTR_ALTIVEC			ASM_CONST(0x0000000000000008)
#define CPU_FTR_TAU			ASM_CONST(0x0000000000000010)
#define CPU_FTR_CAN_DOZE		ASM_CONST(0x0000000000000020)
#define CPU_FTR_USE_TB			ASM_CONST(0x0000000000000040)
116
#define CPU_FTR_L2CSR			ASM_CONST(0x0000000000000080)
117
#define CPU_FTR_601			ASM_CONST(0x0000000000000100)
118
#define CPU_FTR_DBELL			ASM_CONST(0x0000000000000200)
119 120 121 122 123 124
#define CPU_FTR_CAN_NAP			ASM_CONST(0x0000000000000400)
#define CPU_FTR_L3CR			ASM_CONST(0x0000000000000800)
#define CPU_FTR_L3_DISABLE_NAP		ASM_CONST(0x0000000000001000)
#define CPU_FTR_NAP_DISABLE_L2_PR	ASM_CONST(0x0000000000002000)
#define CPU_FTR_DUAL_PLL_750FX		ASM_CONST(0x0000000000004000)
#define CPU_FTR_NO_DPM			ASM_CONST(0x0000000000008000)
125
#define CPU_FTR_476_DD2			ASM_CONST(0x0000000000010000)
126 127
#define CPU_FTR_NEED_COHERENT		ASM_CONST(0x0000000000020000)
#define CPU_FTR_NO_BTIC			ASM_CONST(0x0000000000040000)
128
#define CPU_FTR_DEBUG_LVL_EXC		ASM_CONST(0x0000000000080000)
129
#define CPU_FTR_NODSISRALIGN		ASM_CONST(0x0000000000100000)
130 131
#define CPU_FTR_PPC_LE			ASM_CONST(0x0000000000200000)
#define CPU_FTR_REAL_LE			ASM_CONST(0x0000000000400000)
132
#define CPU_FTR_FPU_UNAVAILABLE		ASM_CONST(0x0000000000800000)
133
#define CPU_FTR_UNIFIED_ID_CACHE	ASM_CONST(0x0000000001000000)
134
#define CPU_FTR_SPE			ASM_CONST(0x0000000002000000)
135
#define CPU_FTR_NEED_PAIRED_STWCX	ASM_CONST(0x0000000004000000)
K
Kumar Gala 已提交
136
#define CPU_FTR_LWSYNC			ASM_CONST(0x0000000008000000)
137
#define CPU_FTR_NOEXECUTE		ASM_CONST(0x0000000010000000)
138
#define CPU_FTR_INDEXED_DCR		ASM_CONST(0x0000000020000000)
S
Scott Wood 已提交
139
#define CPU_FTR_EMB_HV			ASM_CONST(0x0000000040000000)
140

141 142 143 144
/*
 * Add the 64-bit processor unique features in the top half of the word;
 * on 32-bit, make the names available but defined to be 0.
 */
145
#ifdef __powerpc64__
146
#define LONG_ASM_CONST(x)		ASM_CONST(x)
147
#else
148
#define LONG_ASM_CONST(x)		0
149 150
#endif

151 152 153
#define CPU_FTR_HVMODE			LONG_ASM_CONST(0x0000000200000000)
#define CPU_FTR_ARCH_201		LONG_ASM_CONST(0x0000000400000000)
#define CPU_FTR_ARCH_206		LONG_ASM_CONST(0x0000000800000000)
154
#define CPU_FTR_CFAR			LONG_ASM_CONST(0x0000001000000000)
155 156 157 158 159 160
#define CPU_FTR_IABR			LONG_ASM_CONST(0x0000002000000000)
#define CPU_FTR_MMCRA			LONG_ASM_CONST(0x0000004000000000)
#define CPU_FTR_CTRL			LONG_ASM_CONST(0x0000008000000000)
#define CPU_FTR_SMT			LONG_ASM_CONST(0x0000010000000000)
#define CPU_FTR_PAUSE_ZERO		LONG_ASM_CONST(0x0000200000000000)
#define CPU_FTR_PURR			LONG_ASM_CONST(0x0000400000000000)
161
#define CPU_FTR_CELL_TB_BUG		LONG_ASM_CONST(0x0000800000000000)
162
#define CPU_FTR_SPURR			LONG_ASM_CONST(0x0001000000000000)
A
Anton Blanchard 已提交
163
#define CPU_FTR_DSCR			LONG_ASM_CONST(0x0002000000000000)
M
Michael Neuling 已提交
164
#define CPU_FTR_VSX			LONG_ASM_CONST(0x0010000000000000)
165
#define CPU_FTR_SAO			LONG_ASM_CONST(0x0020000000000000)
166
#define CPU_FTR_CP_USE_DCBTZ		LONG_ASM_CONST(0x0040000000000000)
167
#define CPU_FTR_UNALIGNED_LD_STD	LONG_ASM_CONST(0x0080000000000000)
168
#define CPU_FTR_ASYM_SMT		LONG_ASM_CONST(0x0100000000000000)
169
#define CPU_FTR_STCX_CHECKS_ADDRESS	LONG_ASM_CONST(0x0200000000000000)
170 171
#define CPU_FTR_POPCNTB			LONG_ASM_CONST(0x0400000000000000)
#define CPU_FTR_POPCNTD			LONG_ASM_CONST(0x0800000000000000)
172
#define CPU_FTR_ICSWX			LONG_ASM_CONST(0x1000000000000000)
173
#define CPU_FTR_VMX_COPY		LONG_ASM_CONST(0x2000000000000000)
174

175 176
#ifndef __ASSEMBLY__

177 178 179 180
#define CPU_FTR_PPCAS_ARCH_V2	(CPU_FTR_NOEXECUTE | CPU_FTR_NODSISRALIGN)

#define MMU_FTR_PPCAS_ARCH_V2 	(MMU_FTR_SLB | MMU_FTR_TLBIEL | \
				 MMU_FTR_16M_PAGE)
181 182 183 184 185 186 187 188 189 190 191 192

/* We only set the altivec features if the kernel was compiled with altivec
 * support
 */
#ifdef CONFIG_ALTIVEC
#define CPU_FTR_ALTIVEC_COMP	CPU_FTR_ALTIVEC
#define PPC_FEATURE_HAS_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
#else
#define CPU_FTR_ALTIVEC_COMP	0
#define PPC_FEATURE_HAS_ALTIVEC_COMP    0
#endif

M
Michael Neuling 已提交
193 194 195 196 197 198 199 200 201 202 203
/* We only set the VSX features if the kernel was compiled with VSX
 * support
 */
#ifdef CONFIG_VSX
#define CPU_FTR_VSX_COMP	CPU_FTR_VSX
#define PPC_FEATURE_HAS_VSX_COMP PPC_FEATURE_HAS_VSX
#else
#define CPU_FTR_VSX_COMP	0
#define PPC_FEATURE_HAS_VSX_COMP    0
#endif

204 205 206 207 208 209 210 211 212 213 214 215 216 217 218
/* We only set the spe features if the kernel was compiled with spe
 * support
 */
#ifdef CONFIG_SPE
#define CPU_FTR_SPE_COMP	CPU_FTR_SPE
#define PPC_FEATURE_HAS_SPE_COMP PPC_FEATURE_HAS_SPE
#define PPC_FEATURE_HAS_EFP_SINGLE_COMP PPC_FEATURE_HAS_EFP_SINGLE
#define PPC_FEATURE_HAS_EFP_DOUBLE_COMP PPC_FEATURE_HAS_EFP_DOUBLE
#else
#define CPU_FTR_SPE_COMP	0
#define PPC_FEATURE_HAS_SPE_COMP    0
#define PPC_FEATURE_HAS_EFP_SINGLE_COMP 0
#define PPC_FEATURE_HAS_EFP_DOUBLE_COMP 0
#endif

219 220 221
/* We need to mark all pages as being coherent if we're SMP or we have a
 * 74[45]x and an MPC107 host bridge. Also 83xx and PowerQUICC II
 * require it for PCI "streaming/prefetch" to work properly.
222
 * This is also required by 52xx family.
223
 */
224
#if defined(CONFIG_SMP) || defined(CONFIG_MPC10X_BRIDGE) \
225 226
	|| defined(CONFIG_PPC_83xx) || defined(CONFIG_8260) \
	|| defined(CONFIG_PPC_MPC52xx)
227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
#define CPU_FTR_COMMON                  CPU_FTR_NEED_COHERENT
#else
#define CPU_FTR_COMMON                  0
#endif

/* The powersave features NAP & DOZE seems to confuse BDI when
   debugging. So if a BDI is used, disable theses
 */
#ifndef CONFIG_BDI_SWITCH
#define CPU_FTR_MAYBE_CAN_DOZE	CPU_FTR_CAN_DOZE
#define CPU_FTR_MAYBE_CAN_NAP	CPU_FTR_CAN_NAP
#else
#define CPU_FTR_MAYBE_CAN_DOZE	0
#define CPU_FTR_MAYBE_CAN_NAP	0
#endif

#define CLASSIC_PPC (!defined(CONFIG_8xx) && !defined(CONFIG_4xx) && \
		     !defined(CONFIG_POWER3) && !defined(CONFIG_POWER4) && \
		     !defined(CONFIG_BOOKE))

247
#define CPU_FTRS_PPC601	(CPU_FTR_COMMON | CPU_FTR_601 | \
248 249
	CPU_FTR_COHERENT_ICACHE | CPU_FTR_UNIFIED_ID_CACHE)
#define CPU_FTRS_603	(CPU_FTR_COMMON | \
250
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \
251
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
252
#define CPU_FTRS_604	(CPU_FTR_COMMON | \
253
	    CPU_FTR_USE_TB | CPU_FTR_PPC_LE)
254
#define CPU_FTRS_740_NOTAU	(CPU_FTR_COMMON | \
255
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
256
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
257
#define CPU_FTRS_740	(CPU_FTR_COMMON | \
258
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
259
	    CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \
260
	    CPU_FTR_PPC_LE)
261
#define CPU_FTRS_750	(CPU_FTR_COMMON | \
262
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
263
	    CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \
264
	    CPU_FTR_PPC_LE)
265
#define CPU_FTRS_750CL	(CPU_FTRS_750)
266 267
#define CPU_FTRS_750FX1	(CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX | CPU_FTR_NO_DPM)
#define CPU_FTRS_750FX2	(CPU_FTRS_750 | CPU_FTR_NO_DPM)
268
#define CPU_FTRS_750FX	(CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX)
269
#define CPU_FTRS_750GX	(CPU_FTRS_750FX)
270
#define CPU_FTRS_7400_NOTAU	(CPU_FTR_COMMON | \
271
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
272
	    CPU_FTR_ALTIVEC_COMP | \
273
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
274
#define CPU_FTRS_7400	(CPU_FTR_COMMON | \
275
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
276
	    CPU_FTR_TAU | CPU_FTR_ALTIVEC_COMP | \
277
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
278
#define CPU_FTRS_7450_20	(CPU_FTR_COMMON | \
279
	    CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
280
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
281
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
282
#define CPU_FTRS_7450_21	(CPU_FTR_COMMON | \
283 284
	    CPU_FTR_USE_TB | \
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
285
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
286
	    CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
287
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
288
#define CPU_FTRS_7450_23	(CPU_FTR_COMMON | \
289
	    CPU_FTR_USE_TB | CPU_FTR_NEED_PAIRED_STWCX | \
290
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
291
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
292
	    CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
293
#define CPU_FTRS_7455_1	(CPU_FTR_COMMON | \
294
	    CPU_FTR_USE_TB | CPU_FTR_NEED_PAIRED_STWCX | \
295
	    CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR | \
296
	    CPU_FTR_SPEC7450 | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
297
#define CPU_FTRS_7455_20	(CPU_FTR_COMMON | \
298
	    CPU_FTR_USE_TB | CPU_FTR_NEED_PAIRED_STWCX | \
299
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
300
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
301
	    CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
302
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
303
#define CPU_FTRS_7455	(CPU_FTR_COMMON | \
304 305
	    CPU_FTR_USE_TB | \
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
306
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
307
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
308
#define CPU_FTRS_7447_10	(CPU_FTR_COMMON | \
309 310
	    CPU_FTR_USE_TB | \
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
311
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
312 313
	    CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC | CPU_FTR_PPC_LE | \
	    CPU_FTR_NEED_PAIRED_STWCX)
314
#define CPU_FTRS_7447	(CPU_FTR_COMMON | \
315 316
	    CPU_FTR_USE_TB | \
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
317
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
318
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
319
#define CPU_FTRS_7447A	(CPU_FTR_COMMON | \
320 321
	    CPU_FTR_USE_TB | \
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
322
	    CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
323
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
324
#define CPU_FTRS_7448	(CPU_FTR_COMMON | \
325 326
	    CPU_FTR_USE_TB | \
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
327
	    CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
328
	    CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
329
#define CPU_FTRS_82XX	(CPU_FTR_COMMON | \
330
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB)
331
#define CPU_FTRS_G2_LE	(CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | \
332
	    CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP)
333
#define CPU_FTRS_E300	(CPU_FTR_MAYBE_CAN_DOZE | \
334
	    CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | \
335
	    CPU_FTR_COMMON)
336
#define CPU_FTRS_E300C2	(CPU_FTR_MAYBE_CAN_DOZE | \
337
	    CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | \
338
	    CPU_FTR_COMMON | CPU_FTR_FPU_UNAVAILABLE)
339
#define CPU_FTRS_CLASSIC32	(CPU_FTR_COMMON | CPU_FTR_USE_TB)
340
#define CPU_FTRS_8XX	(CPU_FTR_USE_TB)
341 342
#define CPU_FTRS_40X	(CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
#define CPU_FTRS_44X	(CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
343 344
#define CPU_FTRS_440x6	(CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE | \
	    CPU_FTR_INDEXED_DCR)
D
Dave Kleikamp 已提交
345
#define CPU_FTRS_47X	(CPU_FTRS_440x6)
346 347
#define CPU_FTRS_E200	(CPU_FTR_USE_TB | CPU_FTR_SPE_COMP | \
	    CPU_FTR_NODSISRALIGN | CPU_FTR_COHERENT_ICACHE | \
348 349
	    CPU_FTR_UNIFIED_ID_CACHE | CPU_FTR_NOEXECUTE | \
	    CPU_FTR_DEBUG_LVL_EXC)
350
#define CPU_FTRS_E500	(CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \
351 352
	    CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_NODSISRALIGN | \
	    CPU_FTR_NOEXECUTE)
353
#define CPU_FTRS_E500_2	(CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \
354
	    CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | \
355
	    CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
356
#define CPU_FTRS_E500MC	(CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | \
357
	    CPU_FTR_L2CSR | CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
S
Scott Wood 已提交
358
	    CPU_FTR_DBELL | CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV)
359 360
#define CPU_FTRS_E5500	(CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | \
	    CPU_FTR_L2CSR | CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
361
	    CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
S
Scott Wood 已提交
362
	    CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV)
363 364 365
#define CPU_FTRS_E6500	(CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | \
	    CPU_FTR_L2CSR | CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
	    CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
366
	    CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV)
367
#define CPU_FTRS_GENERIC_32	(CPU_FTR_COMMON | CPU_FTR_NODSISRALIGN)
368 369

/* 64-bit CPUs */
370
#define CPU_FTRS_POWER3	(CPU_FTR_USE_TB | \
371
	    CPU_FTR_IABR | CPU_FTR_PPC_LE)
372
#define CPU_FTRS_RS64	(CPU_FTR_USE_TB | \
373
	    CPU_FTR_IABR | \
374
	    CPU_FTR_MMCRA | CPU_FTR_CTRL)
K
Kumar Gala 已提交
375
#define CPU_FTRS_POWER4	(CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
376
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
377 378
	    CPU_FTR_MMCRA | CPU_FTR_CP_USE_DCBTZ | \
	    CPU_FTR_STCX_CHECKS_ADDRESS)
K
Kumar Gala 已提交
379
#define CPU_FTRS_PPC970	(CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
380
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_201 | \
381
	    CPU_FTR_ALTIVEC_COMP | CPU_FTR_CAN_NAP | CPU_FTR_MMCRA | \
382 383
	    CPU_FTR_CP_USE_DCBTZ | CPU_FTR_STCX_CHECKS_ADDRESS | \
	    CPU_FTR_HVMODE)
K
Kumar Gala 已提交
384
#define CPU_FTRS_POWER5	(CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
385
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
386
	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
387 388
	    CPU_FTR_COHERENT_ICACHE | CPU_FTR_PURR | \
	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB)
K
Kumar Gala 已提交
389
#define CPU_FTRS_POWER6 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
390
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
391
	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
392
	    CPU_FTR_COHERENT_ICACHE | \
A
Anton Blanchard 已提交
393
	    CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
394
	    CPU_FTR_DSCR | CPU_FTR_UNALIGNED_LD_STD | \
395
	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_CFAR)
K
Kumar Gala 已提交
396
#define CPU_FTRS_POWER7 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
397
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
398
	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
399
	    CPU_FTR_COHERENT_ICACHE | \
400
	    CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
401
	    CPU_FTR_DSCR | CPU_FTR_SAO  | CPU_FTR_ASYM_SMT | \
402
	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
403
	    CPU_FTR_ICSWX | CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY)
K
Kumar Gala 已提交
404
#define CPU_FTRS_CELL	(CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
405
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
406
	    CPU_FTR_ALTIVEC_COMP | CPU_FTR_MMCRA | CPU_FTR_SMT | \
407
	    CPU_FTR_PAUSE_ZERO  | CPU_FTR_CELL_TB_BUG | CPU_FTR_CP_USE_DCBTZ | \
408
	    CPU_FTR_UNALIGNED_LD_STD)
K
Kumar Gala 已提交
409
#define CPU_FTRS_PA6T (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
410 411
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP | \
	    CPU_FTR_PURR | CPU_FTR_REAL_LE)
412
#define CPU_FTRS_COMPATIBLE	(CPU_FTR_USE_TB | CPU_FTR_PPCAS_ARCH_V2)
413

414
#define CPU_FTRS_A2 (CPU_FTR_USE_TB | CPU_FTR_SMT | CPU_FTR_DBELL | \
415
		     CPU_FTR_NOEXECUTE | CPU_FTR_NODSISRALIGN | CPU_FTR_ICSWX)
416

417
#ifdef __powerpc64__
418
#ifdef CONFIG_PPC_BOOK3E
419
#define CPU_FTRS_POSSIBLE	(CPU_FTRS_E6500 | CPU_FTRS_E5500 | CPU_FTRS_A2)
420
#else
421 422
#define CPU_FTRS_POSSIBLE	\
	    (CPU_FTRS_POWER3 | CPU_FTRS_RS64 | CPU_FTRS_POWER4 |	\
423
	    CPU_FTRS_PPC970 | CPU_FTRS_POWER5 | CPU_FTRS_POWER6 |	\
424
	    CPU_FTRS_POWER7 | CPU_FTRS_CELL | CPU_FTRS_PA6T |		\
425
	    CPU_FTR_VSX)
426
#endif
427
#else
428 429
enum {
	CPU_FTRS_POSSIBLE =
430 431 432 433 434 435 436 437
#if CLASSIC_PPC
	    CPU_FTRS_PPC601 | CPU_FTRS_603 | CPU_FTRS_604 | CPU_FTRS_740_NOTAU |
	    CPU_FTRS_740 | CPU_FTRS_750 | CPU_FTRS_750FX1 |
	    CPU_FTRS_750FX2 | CPU_FTRS_750FX | CPU_FTRS_750GX |
	    CPU_FTRS_7400_NOTAU | CPU_FTRS_7400 | CPU_FTRS_7450_20 |
	    CPU_FTRS_7450_21 | CPU_FTRS_7450_23 | CPU_FTRS_7455_1 |
	    CPU_FTRS_7455_20 | CPU_FTRS_7455 | CPU_FTRS_7447_10 |
	    CPU_FTRS_7447 | CPU_FTRS_7447A | CPU_FTRS_82XX |
438 439
	    CPU_FTRS_G2_LE | CPU_FTRS_E300 | CPU_FTRS_E300C2 |
	    CPU_FTRS_CLASSIC32 |
440 441 442 443 444 445 446 447 448 449
#else
	    CPU_FTRS_GENERIC_32 |
#endif
#ifdef CONFIG_8xx
	    CPU_FTRS_8XX |
#endif
#ifdef CONFIG_40x
	    CPU_FTRS_40X |
#endif
#ifdef CONFIG_44x
450
	    CPU_FTRS_44X | CPU_FTRS_440x6 |
451
#endif
D
Dave Kleikamp 已提交
452
#ifdef CONFIG_PPC_47x
453
	    CPU_FTRS_47X | CPU_FTR_476_DD2 |
D
Dave Kleikamp 已提交
454
#endif
455 456 457 458
#ifdef CONFIG_E200
	    CPU_FTRS_E200 |
#endif
#ifdef CONFIG_E500
459 460 461 462
	    CPU_FTRS_E500 | CPU_FTRS_E500_2 |
#endif
#ifdef CONFIG_PPC_E500MC
	    CPU_FTRS_E500MC | CPU_FTRS_E5500 | CPU_FTRS_E6500 |
463 464
#endif
	    0,
465 466
};
#endif /* __powerpc64__ */
467

468
#ifdef __powerpc64__
469
#ifdef CONFIG_PPC_BOOK3E
470
#define CPU_FTRS_ALWAYS		(CPU_FTRS_E6500 & CPU_FTRS_E5500 & CPU_FTRS_A2)
471
#else
472 473
#define CPU_FTRS_ALWAYS		\
	    (CPU_FTRS_POWER3 & CPU_FTRS_RS64 & CPU_FTRS_POWER4 &	\
474
	    CPU_FTRS_PPC970 & CPU_FTRS_POWER5 & CPU_FTRS_POWER6 &	\
475
	    CPU_FTRS_POWER7 & CPU_FTRS_CELL & CPU_FTRS_PA6T & CPU_FTRS_POSSIBLE)
476
#endif
477
#else
478 479
enum {
	CPU_FTRS_ALWAYS =
480 481 482 483 484 485 486 487
#if CLASSIC_PPC
	    CPU_FTRS_PPC601 & CPU_FTRS_603 & CPU_FTRS_604 & CPU_FTRS_740_NOTAU &
	    CPU_FTRS_740 & CPU_FTRS_750 & CPU_FTRS_750FX1 &
	    CPU_FTRS_750FX2 & CPU_FTRS_750FX & CPU_FTRS_750GX &
	    CPU_FTRS_7400_NOTAU & CPU_FTRS_7400 & CPU_FTRS_7450_20 &
	    CPU_FTRS_7450_21 & CPU_FTRS_7450_23 & CPU_FTRS_7455_1 &
	    CPU_FTRS_7455_20 & CPU_FTRS_7455 & CPU_FTRS_7447_10 &
	    CPU_FTRS_7447 & CPU_FTRS_7447A & CPU_FTRS_82XX &
488 489
	    CPU_FTRS_G2_LE & CPU_FTRS_E300 & CPU_FTRS_E300C2 &
	    CPU_FTRS_CLASSIC32 &
490 491 492 493 494 495 496 497 498 499
#else
	    CPU_FTRS_GENERIC_32 &
#endif
#ifdef CONFIG_8xx
	    CPU_FTRS_8XX &
#endif
#ifdef CONFIG_40x
	    CPU_FTRS_40X &
#endif
#ifdef CONFIG_44x
500
	    CPU_FTRS_44X & CPU_FTRS_440x6 &
501 502 503 504 505
#endif
#ifdef CONFIG_E200
	    CPU_FTRS_E200 &
#endif
#ifdef CONFIG_E500
506 507 508 509
	    CPU_FTRS_E500 & CPU_FTRS_E500_2 &
#endif
#ifdef CONFIG_PPC_E500MC
	    CPU_FTRS_E500MC & CPU_FTRS_E5500 & CPU_FTRS_E6500 &
510
#endif
S
Scott Wood 已提交
511
	    ~CPU_FTR_EMB_HV &	/* can be removed at runtime */
512 513
	    CPU_FTRS_POSSIBLE,
};
514
#endif /* __powerpc64__ */
515 516 517 518 519 520 521 522 523

static inline int cpu_has_feature(unsigned long feature)
{
	return (CPU_FTRS_ALWAYS & feature) ||
	       (CPU_FTRS_POSSIBLE
		& cur_cpu_spec->cpu_features
		& feature);
}

524 525
#define HBP_NUM 1

526 527 528
#endif /* !__ASSEMBLY__ */

#endif /* __ASM_POWERPC_CPUTABLE_H */