amdgpu_drm.h 25.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34
/* amdgpu_drm.h -- Public header for the amdgpu driver -*- linux-c -*-
 *
 * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
 * Copyright 2002 Tungsten Graphics, Inc., Cedar Park, Texas.
 * Copyright 2014 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *    Kevin E. Martin <martin@valinux.com>
 *    Gareth Hughes <gareth@valinux.com>
 *    Keith Whitwell <keith@tungstengraphics.com>
 */

#ifndef __AMDGPU_DRM_H__
#define __AMDGPU_DRM_H__

35
#include "drm.h"
36

37 38 39 40
#if defined(__cplusplus)
extern "C" {
#endif

41 42 43 44 45 46 47 48 49 50 51 52
#define DRM_AMDGPU_GEM_CREATE		0x00
#define DRM_AMDGPU_GEM_MMAP		0x01
#define DRM_AMDGPU_CTX			0x02
#define DRM_AMDGPU_BO_LIST		0x03
#define DRM_AMDGPU_CS			0x04
#define DRM_AMDGPU_INFO			0x05
#define DRM_AMDGPU_GEM_METADATA		0x06
#define DRM_AMDGPU_GEM_WAIT_IDLE	0x07
#define DRM_AMDGPU_GEM_VA		0x08
#define DRM_AMDGPU_WAIT_CS		0x09
#define DRM_AMDGPU_GEM_OP		0x10
#define DRM_AMDGPU_GEM_USERPTR		0x11
53
#define DRM_AMDGPU_WAIT_FENCES		0x12
C
Chunming Zhou 已提交
54
#define DRM_AMDGPU_VM			0x13
55
#define DRM_AMDGPU_FENCE_TO_HANDLE	0x14
56 57 58 59 60 61 62 63 64

#define DRM_IOCTL_AMDGPU_GEM_CREATE	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_CREATE, union drm_amdgpu_gem_create)
#define DRM_IOCTL_AMDGPU_GEM_MMAP	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_MMAP, union drm_amdgpu_gem_mmap)
#define DRM_IOCTL_AMDGPU_CTX		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CTX, union drm_amdgpu_ctx)
#define DRM_IOCTL_AMDGPU_BO_LIST	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_BO_LIST, union drm_amdgpu_bo_list)
#define DRM_IOCTL_AMDGPU_CS		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CS, union drm_amdgpu_cs)
#define DRM_IOCTL_AMDGPU_INFO		DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_INFO, struct drm_amdgpu_info)
#define DRM_IOCTL_AMDGPU_GEM_METADATA	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_METADATA, struct drm_amdgpu_gem_metadata)
#define DRM_IOCTL_AMDGPU_GEM_WAIT_IDLE	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_WAIT_IDLE, union drm_amdgpu_gem_wait_idle)
C
Christian König 已提交
65
#define DRM_IOCTL_AMDGPU_GEM_VA		DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_VA, struct drm_amdgpu_gem_va)
66 67 68
#define DRM_IOCTL_AMDGPU_WAIT_CS	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_CS, union drm_amdgpu_wait_cs)
#define DRM_IOCTL_AMDGPU_GEM_OP		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_OP, struct drm_amdgpu_gem_op)
#define DRM_IOCTL_AMDGPU_GEM_USERPTR	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_USERPTR, struct drm_amdgpu_gem_userptr)
69
#define DRM_IOCTL_AMDGPU_WAIT_FENCES	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_FENCES, union drm_amdgpu_wait_fences)
C
Chunming Zhou 已提交
70
#define DRM_IOCTL_AMDGPU_VM		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_VM, union drm_amdgpu_vm)
71
#define DRM_IOCTL_AMDGPU_FENCE_TO_HANDLE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_FENCE_TO_HANDLE, union drm_amdgpu_fence_to_handle)
72 73 74 75 76 77 78 79 80 81 82 83 84

#define AMDGPU_GEM_DOMAIN_CPU		0x1
#define AMDGPU_GEM_DOMAIN_GTT		0x2
#define AMDGPU_GEM_DOMAIN_VRAM		0x4
#define AMDGPU_GEM_DOMAIN_GDS		0x8
#define AMDGPU_GEM_DOMAIN_GWS		0x10
#define AMDGPU_GEM_DOMAIN_OA		0x20

/* Flag that CPU access will be required for the case of VRAM domain */
#define AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED	(1 << 0)
/* Flag that CPU access will not work, this VRAM domain is invisible */
#define AMDGPU_GEM_CREATE_NO_CPU_ACCESS		(1 << 1)
/* Flag that USWC attributes should be used for GTT */
85
#define AMDGPU_GEM_CREATE_CPU_GTT_USWC		(1 << 2)
86 87
/* Flag that the memory should be in VRAM and cleared */
#define AMDGPU_GEM_CREATE_VRAM_CLEARED		(1 << 3)
88 89
/* Flag that create shadow bo(GTT) while allocating vram bo */
#define AMDGPU_GEM_CREATE_SHADOW		(1 << 4)
90 91
/* Flag that allocating the BO should use linear VRAM */
#define AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS	(1 << 5)
92 93
/* Flag that BO is always valid in this VM */
#define AMDGPU_GEM_CREATE_VM_ALWAYS_VALID	(1 << 6)
94 95
/* Flag that BO sharing will be explicitly synchronized */
#define AMDGPU_GEM_CREATE_EXPLICIT_SYNC		(1 << 7)
96 97 98

struct drm_amdgpu_gem_create_in  {
	/** the requested memory size */
99
	__u64 bo_size;
100
	/** physical start_addr alignment in bytes for some HW requirements */
101
	__u64 alignment;
102
	/** the requested memory domains */
103
	__u64 domains;
104
	/** allocation flags */
105
	__u64 domain_flags;
106 107 108 109
};

struct drm_amdgpu_gem_create_out  {
	/** returned GEM object handle */
110 111
	__u32 handle;
	__u32 _pad;
112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
};

union drm_amdgpu_gem_create {
	struct drm_amdgpu_gem_create_in		in;
	struct drm_amdgpu_gem_create_out	out;
};

/** Opcode to create new residency list.  */
#define AMDGPU_BO_LIST_OP_CREATE	0
/** Opcode to destroy previously created residency list */
#define AMDGPU_BO_LIST_OP_DESTROY	1
/** Opcode to update resource information in the list */
#define AMDGPU_BO_LIST_OP_UPDATE	2

struct drm_amdgpu_bo_list_in {
	/** Type of operation */
128
	__u32 operation;
129
	/** Handle of list or 0 if we want to create one */
130
	__u32 list_handle;
131
	/** Number of BOs in list  */
132
	__u32 bo_number;
133
	/** Size of each element describing BO */
134
	__u32 bo_info_size;
135
	/** Pointer to array describing BOs */
136
	__u64 bo_info_ptr;
137 138 139 140
};

struct drm_amdgpu_bo_list_entry {
	/** Handle of BO */
141
	__u32 bo_handle;
142
	/** New (if specified) BO priority to be used during migration */
143
	__u32 bo_priority;
144 145 146 147
};

struct drm_amdgpu_bo_list_out {
	/** Handle of resource list  */
148 149
	__u32 list_handle;
	__u32 _pad;
150 151 152 153 154 155 156 157 158 159 160 161
};

union drm_amdgpu_bo_list {
	struct drm_amdgpu_bo_list_in in;
	struct drm_amdgpu_bo_list_out out;
};

/* context related */
#define AMDGPU_CTX_OP_ALLOC_CTX	1
#define AMDGPU_CTX_OP_FREE_CTX	2
#define AMDGPU_CTX_OP_QUERY_STATE	3

162 163
/* GPU reset status */
#define AMDGPU_CTX_NO_RESET		0
164 165 166 167 168 169
/* this the context caused it */
#define AMDGPU_CTX_GUILTY_RESET		1
/* some other context caused it */
#define AMDGPU_CTX_INNOCENT_RESET	2
/* unknown cause */
#define AMDGPU_CTX_UNKNOWN_RESET	3
170

171 172 173 174 175 176 177 178
/* Context priority level */
#define AMDGPU_CTX_PRIORITY_LOW_HW      -1023
#define AMDGPU_CTX_PRIORITY_LOW_SW      -512
#define AMDGPU_CTX_PRIORITY_NORMAL      0
/* Selecting a priority above NORMAL requires CAP_SYS_NICE or DRM_MASTER */
#define AMDGPU_CTX_PRIORITY_HIGH_SW     512
#define AMDGPU_CTX_PRIORITY_HIGH_HW     1023

179
struct drm_amdgpu_ctx_in {
180
	/** AMDGPU_CTX_OP_* */
181
	__u32	op;
182
	/** For future use, no flags defined so far */
183 184
	__u32	flags;
	__u32	ctx_id;
185
	__s32	priority;
186 187 188 189
};

union drm_amdgpu_ctx_out {
		struct {
190 191
			__u32	ctx_id;
			__u32	_pad;
192 193 194
		} alloc;

		struct {
195
			/** For future use, no flags defined so far */
196
			__u64	flags;
197
			/** Number of resets caused by this context so far. */
198
			__u32	hangs;
199
			/** Reset status since the last call of the ioctl. */
200
			__u32	reset_status;
201 202 203 204 205 206 207 208
		} state;
};

union drm_amdgpu_ctx {
	struct drm_amdgpu_ctx_in in;
	union drm_amdgpu_ctx_out out;
};

C
Chunming Zhou 已提交
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
/* vm ioctl */
#define AMDGPU_VM_OP_RESERVE_VMID	1
#define AMDGPU_VM_OP_UNRESERVE_VMID	2

struct drm_amdgpu_vm_in {
	/** AMDGPU_VM_OP_* */
	__u32	op;
	__u32	flags;
};

struct drm_amdgpu_vm_out {
	/** For future use, no flags defined so far */
	__u64	flags;
};

union drm_amdgpu_vm {
	struct drm_amdgpu_vm_in in;
	struct drm_amdgpu_vm_out out;
};

229 230 231 232 233 234 235 236 237 238 239
/*
 * This is not a reliable API and you should expect it to fail for any
 * number of reasons and have fallback path that do not use userptr to
 * perform any operation.
 */
#define AMDGPU_GEM_USERPTR_READONLY	(1 << 0)
#define AMDGPU_GEM_USERPTR_ANONONLY	(1 << 1)
#define AMDGPU_GEM_USERPTR_VALIDATE	(1 << 2)
#define AMDGPU_GEM_USERPTR_REGISTER	(1 << 3)

struct drm_amdgpu_gem_userptr {
240 241
	__u64		addr;
	__u64		size;
242
	/* AMDGPU_GEM_USERPTR_* */
243
	__u32		flags;
244
	/* Resulting GEM handle */
245
	__u32		handle;
246 247
};

248
/* SI-CI-VI: */
M
Marek Olšák 已提交
249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
/* same meaning as the GB_TILE_MODE and GL_MACRO_TILE_MODE fields */
#define AMDGPU_TILING_ARRAY_MODE_SHIFT			0
#define AMDGPU_TILING_ARRAY_MODE_MASK			0xf
#define AMDGPU_TILING_PIPE_CONFIG_SHIFT			4
#define AMDGPU_TILING_PIPE_CONFIG_MASK			0x1f
#define AMDGPU_TILING_TILE_SPLIT_SHIFT			9
#define AMDGPU_TILING_TILE_SPLIT_MASK			0x7
#define AMDGPU_TILING_MICRO_TILE_MODE_SHIFT		12
#define AMDGPU_TILING_MICRO_TILE_MODE_MASK		0x7
#define AMDGPU_TILING_BANK_WIDTH_SHIFT			15
#define AMDGPU_TILING_BANK_WIDTH_MASK			0x3
#define AMDGPU_TILING_BANK_HEIGHT_SHIFT			17
#define AMDGPU_TILING_BANK_HEIGHT_MASK			0x3
#define AMDGPU_TILING_MACRO_TILE_ASPECT_SHIFT		19
#define AMDGPU_TILING_MACRO_TILE_ASPECT_MASK		0x3
#define AMDGPU_TILING_NUM_BANKS_SHIFT			21
#define AMDGPU_TILING_NUM_BANKS_MASK			0x3

267 268 269 270 271
/* GFX9 and later: */
#define AMDGPU_TILING_SWIZZLE_MODE_SHIFT		0
#define AMDGPU_TILING_SWIZZLE_MODE_MASK			0x1f

/* Set/Get helpers for tiling flags. */
M
Marek Olšák 已提交
272
#define AMDGPU_TILING_SET(field, value) \
273
	(((__u64)(value) & AMDGPU_TILING_##field##_MASK) << AMDGPU_TILING_##field##_SHIFT)
M
Marek Olšák 已提交
274
#define AMDGPU_TILING_GET(value, field) \
275
	(((__u64)(value) >> AMDGPU_TILING_##field##_SHIFT) & AMDGPU_TILING_##field##_MASK)
276 277 278 279 280 281

#define AMDGPU_GEM_METADATA_OP_SET_METADATA                  1
#define AMDGPU_GEM_METADATA_OP_GET_METADATA                  2

/** The same structure is shared for input/output */
struct drm_amdgpu_gem_metadata {
282
	/** GEM Object handle */
283
	__u32	handle;
284
	/** Do we want get or set metadata */
285
	__u32	op;
286
	struct {
287
		/** For future use, no flags defined so far */
288
		__u64	flags;
289
		/** family specific tiling info */
290 291 292
		__u64	tiling_info;
		__u32	data_size_bytes;
		__u32	data[64];
293 294 295 296
	} data;
};

struct drm_amdgpu_gem_mmap_in {
297
	/** the GEM object handle */
298 299
	__u32 handle;
	__u32 _pad;
300 301 302
};

struct drm_amdgpu_gem_mmap_out {
303
	/** mmap offset from the vma offset manager */
304
	__u64 addr_ptr;
305 306 307 308 309 310 311 312
};

union drm_amdgpu_gem_mmap {
	struct drm_amdgpu_gem_mmap_in   in;
	struct drm_amdgpu_gem_mmap_out out;
};

struct drm_amdgpu_gem_wait_idle_in {
313
	/** GEM object handle */
314
	__u32 handle;
315
	/** For future use, no flags defined so far */
316
	__u32 flags;
317
	/** Absolute timeout to wait */
318
	__u64 timeout;
319 320 321
};

struct drm_amdgpu_gem_wait_idle_out {
322
	/** BO status:  0 - BO is idle, 1 - BO is busy */
323
	__u32 status;
324
	/** Returned current memory domain */
325
	__u32 domain;
326 327 328 329 330 331 332 333
};

union drm_amdgpu_gem_wait_idle {
	struct drm_amdgpu_gem_wait_idle_in  in;
	struct drm_amdgpu_gem_wait_idle_out out;
};

struct drm_amdgpu_wait_cs_in {
M
Monk Liu 已提交
334 335
	/* Command submission handle
         * handle equals 0 means none to wait for
336
         * handle equals ~0ull means wait for the latest sequence number
M
Monk Liu 已提交
337
         */
338
	__u64 handle;
339
	/** Absolute timeout to wait */
340 341 342 343 344
	__u64 timeout;
	__u32 ip_type;
	__u32 ip_instance;
	__u32 ring;
	__u32 ctx_id;
345 346 347
};

struct drm_amdgpu_wait_cs_out {
348
	/** CS status:  0 - CS completed, 1 - CS still busy */
349
	__u64 status;
350 351 352 353 354 355 356
};

union drm_amdgpu_wait_cs {
	struct drm_amdgpu_wait_cs_in in;
	struct drm_amdgpu_wait_cs_out out;
};

357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
struct drm_amdgpu_fence {
	__u32 ctx_id;
	__u32 ip_type;
	__u32 ip_instance;
	__u32 ring;
	__u64 seq_no;
};

struct drm_amdgpu_wait_fences_in {
	/** This points to uint64_t * which points to fences */
	__u64 fences;
	__u32 fence_count;
	__u32 wait_all;
	__u64 timeout_ns;
};

struct drm_amdgpu_wait_fences_out {
	__u32 status;
	__u32 first_signaled;
};

union drm_amdgpu_wait_fences {
	struct drm_amdgpu_wait_fences_in in;
	struct drm_amdgpu_wait_fences_out out;
};

383 384 385
#define AMDGPU_GEM_OP_GET_GEM_CREATE_INFO	0
#define AMDGPU_GEM_OP_SET_PLACEMENT		1

386 387
/* Sets or returns a value associated with a buffer. */
struct drm_amdgpu_gem_op {
388
	/** GEM object handle */
389
	__u32	handle;
390
	/** AMDGPU_GEM_OP_* */
391
	__u32	op;
392
	/** Input or return value */
393
	__u64	value;
394 395 396 397
};

#define AMDGPU_VA_OP_MAP			1
#define AMDGPU_VA_OP_UNMAP			2
398
#define AMDGPU_VA_OP_CLEAR			3
399
#define AMDGPU_VA_OP_REPLACE			4
400

401 402 403
/* Delay the page table update till the next CS */
#define AMDGPU_VM_DELAY_UPDATE		(1 << 0)

404 405 406 407 408 409 410
/* Mapping flags */
/* readable mapping */
#define AMDGPU_VM_PAGE_READABLE		(1 << 1)
/* writable mapping */
#define AMDGPU_VM_PAGE_WRITEABLE	(1 << 2)
/* executable mapping, new for VI */
#define AMDGPU_VM_PAGE_EXECUTABLE	(1 << 3)
411 412
/* partially resident texture */
#define AMDGPU_VM_PAGE_PRT		(1 << 4)
413 414 415 416 417 418 419 420 421 422 423 424
/* MTYPE flags use bit 5 to 8 */
#define AMDGPU_VM_MTYPE_MASK		(0xf << 5)
/* Default MTYPE. Pre-AI must use this.  Recommended for newer ASICs. */
#define AMDGPU_VM_MTYPE_DEFAULT		(0 << 5)
/* Use NC MTYPE instead of default MTYPE */
#define AMDGPU_VM_MTYPE_NC		(1 << 5)
/* Use WC MTYPE instead of default MTYPE */
#define AMDGPU_VM_MTYPE_WC		(2 << 5)
/* Use CC MTYPE instead of default MTYPE */
#define AMDGPU_VM_MTYPE_CC		(3 << 5)
/* Use UC MTYPE instead of default MTYPE */
#define AMDGPU_VM_MTYPE_UC		(4 << 5)
425

C
Christian König 已提交
426
struct drm_amdgpu_gem_va {
427
	/** GEM object handle */
428 429
	__u32 handle;
	__u32 _pad;
430
	/** AMDGPU_VA_OP_* */
431
	__u32 operation;
432
	/** AMDGPU_VM_PAGE_* */
433
	__u32 flags;
434
	/** va address to assign . Must be correctly aligned.*/
435
	__u64 va_address;
436
	/** Specify offset inside of BO to assign. Must be correctly aligned.*/
437
	__u64 offset_in_bo;
438
	/** Specify mapping size. Must be correctly aligned. */
439
	__u64 map_size;
440 441 442 443 444 445 446
};

#define AMDGPU_HW_IP_GFX          0
#define AMDGPU_HW_IP_COMPUTE      1
#define AMDGPU_HW_IP_DMA          2
#define AMDGPU_HW_IP_UVD          3
#define AMDGPU_HW_IP_VCE          4
L
Leo Liu 已提交
447
#define AMDGPU_HW_IP_UVD_ENC      5
448
#define AMDGPU_HW_IP_VCN_DEC      6
449 450
#define AMDGPU_HW_IP_VCN_ENC      7
#define AMDGPU_HW_IP_NUM          8
451 452 453 454 455

#define AMDGPU_HW_IP_INSTANCE_MAX_COUNT 1

#define AMDGPU_CHUNK_ID_IB		0x01
#define AMDGPU_CHUNK_ID_FENCE		0x02
456
#define AMDGPU_CHUNK_ID_DEPENDENCIES	0x03
457 458
#define AMDGPU_CHUNK_ID_SYNCOBJ_IN      0x04
#define AMDGPU_CHUNK_ID_SYNCOBJ_OUT     0x05
459

460
struct drm_amdgpu_cs_chunk {
461 462 463
	__u32		chunk_id;
	__u32		length_dw;
	__u64		chunk_data;
464 465 466 467
};

struct drm_amdgpu_cs_in {
	/** Rendering context id */
468
	__u32		ctx_id;
469
	/**  Handle of resource list associated with CS */
470 471 472 473 474
	__u32		bo_list_handle;
	__u32		num_chunks;
	__u32		_pad;
	/** this points to __u64 * which point to cs chunks */
	__u64		chunks;
475 476 477
};

struct drm_amdgpu_cs_out {
478
	__u64 handle;
479 480 481
};

union drm_amdgpu_cs {
482 483
	struct drm_amdgpu_cs_in in;
	struct drm_amdgpu_cs_out out;
484 485 486 487 488 489 490
};

/* Specify flags to be used for IB */

/* This IB should be submitted to CE */
#define AMDGPU_IB_FLAG_CE	(1<<0)

M
Monk Liu 已提交
491
/* Preamble flag, which means the IB could be dropped if no context switch */
492
#define AMDGPU_IB_FLAG_PREAMBLE (1<<1)
J
Jammy Zhou 已提交
493

M
Monk Liu 已提交
494 495 496
/* Preempt flag, IB should set Pre_enb bit if PREEMPT flag detected */
#define AMDGPU_IB_FLAG_PREEMPT (1<<2)

497
struct drm_amdgpu_cs_chunk_ib {
498
	__u32 _pad;
499
	/** AMDGPU_IB_FLAG_* */
500
	__u32 flags;
501
	/** Virtual address to begin IB execution */
502
	__u64 va_start;
503
	/** Size of submission */
504
	__u32 ib_bytes;
505
	/** HW IP to submit to */
506
	__u32 ip_type;
507
	/** HW IP index of the same type to submit to  */
508
	__u32 ip_instance;
509
	/** Ring index to submit to */
510
	__u32 ring;
511 512
};

513
struct drm_amdgpu_cs_chunk_dep {
514 515 516 517 518
	__u32 ip_type;
	__u32 ip_instance;
	__u32 ring;
	__u32 ctx_id;
	__u64 handle;
519 520
};

521
struct drm_amdgpu_cs_chunk_fence {
522 523
	__u32 handle;
	__u32 offset;
524 525
};

526 527 528 529
struct drm_amdgpu_cs_chunk_sem {
	__u32 handle;
};

530 531 532 533 534 535 536 537 538 539 540 541 542 543
#define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ	0
#define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD	1
#define AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD	2

union drm_amdgpu_fence_to_handle {
	struct {
		struct drm_amdgpu_fence fence;
		__u32 what;
	} in;
	struct {
		__u32 handle;
	} out;
};

544 545 546 547 548 549 550 551 552 553 554 555
struct drm_amdgpu_cs_chunk_data {
	union {
		struct drm_amdgpu_cs_chunk_ib		ib_data;
		struct drm_amdgpu_cs_chunk_fence	fence_data;
	};
};

/**
 *  Query h/w info: Flag that this is integrated (a.h.a. fusion) GPU
 *
 */
#define AMDGPU_IDS_FLAGS_FUSION         0x1
M
Monk Liu 已提交
556
#define AMDGPU_IDS_FLAGS_PREEMPTION     0x2
557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589

/* indicate if acceleration can be working */
#define AMDGPU_INFO_ACCEL_WORKING		0x00
/* get the crtc_id from the mode object id? */
#define AMDGPU_INFO_CRTC_FROM_ID		0x01
/* query hw IP info */
#define AMDGPU_INFO_HW_IP_INFO			0x02
/* query hw IP instance count for the specified type */
#define AMDGPU_INFO_HW_IP_COUNT			0x03
/* timestamp for GL_ARB_timer_query */
#define AMDGPU_INFO_TIMESTAMP			0x05
/* Query the firmware version */
#define AMDGPU_INFO_FW_VERSION			0x0e
	/* Subquery id: Query VCE firmware version */
	#define AMDGPU_INFO_FW_VCE		0x1
	/* Subquery id: Query UVD firmware version */
	#define AMDGPU_INFO_FW_UVD		0x2
	/* Subquery id: Query GMC firmware version */
	#define AMDGPU_INFO_FW_GMC		0x03
	/* Subquery id: Query GFX ME firmware version */
	#define AMDGPU_INFO_FW_GFX_ME		0x04
	/* Subquery id: Query GFX PFP firmware version */
	#define AMDGPU_INFO_FW_GFX_PFP		0x05
	/* Subquery id: Query GFX CE firmware version */
	#define AMDGPU_INFO_FW_GFX_CE		0x06
	/* Subquery id: Query GFX RLC firmware version */
	#define AMDGPU_INFO_FW_GFX_RLC		0x07
	/* Subquery id: Query GFX MEC firmware version */
	#define AMDGPU_INFO_FW_GFX_MEC		0x08
	/* Subquery id: Query SMC firmware version */
	#define AMDGPU_INFO_FW_SMC		0x0a
	/* Subquery id: Query SDMA firmware version */
	#define AMDGPU_INFO_FW_SDMA		0x0b
590 591 592 593
	/* Subquery id: Query PSP SOS firmware version */
	#define AMDGPU_INFO_FW_SOS		0x0c
	/* Subquery id: Query PSP ASD firmware version */
	#define AMDGPU_INFO_FW_ASD		0x0d
594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609
/* number of bytes moved for TTM migration */
#define AMDGPU_INFO_NUM_BYTES_MOVED		0x0f
/* the used VRAM size */
#define AMDGPU_INFO_VRAM_USAGE			0x10
/* the used GTT size */
#define AMDGPU_INFO_GTT_USAGE			0x11
/* Information about GDS, etc. resource configuration */
#define AMDGPU_INFO_GDS_CONFIG			0x13
/* Query information about VRAM and GTT domains */
#define AMDGPU_INFO_VRAM_GTT			0x14
/* Query information about register in MMR address space*/
#define AMDGPU_INFO_READ_MMR_REG		0x15
/* Query information about device: rev id, family, etc. */
#define AMDGPU_INFO_DEV_INFO			0x16
/* visible vram usage */
#define AMDGPU_INFO_VIS_VRAM_USAGE		0x17
610 611
/* number of TTM buffer evictions */
#define AMDGPU_INFO_NUM_EVICTIONS		0x18
612 613
/* Query memory about VRAM and GTT domains */
#define AMDGPU_INFO_MEMORY			0x19
614 615
/* Query vce clock table */
#define AMDGPU_INFO_VCE_CLOCK_TABLE		0x1A
616 617 618 619 620 621
/* Query vbios related information */
#define AMDGPU_INFO_VBIOS			0x1B
	/* Subquery id: Query vbios size */
	#define AMDGPU_INFO_VBIOS_SIZE		0x1
	/* Subquery id: Query vbios image */
	#define AMDGPU_INFO_VBIOS_IMAGE		0x2
622 623
/* Query UVD handles */
#define AMDGPU_INFO_NUM_HANDLES			0x1C
624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639
/* Query sensor related information */
#define AMDGPU_INFO_SENSOR			0x1D
	/* Subquery id: Query GPU shader clock */
	#define AMDGPU_INFO_SENSOR_GFX_SCLK		0x1
	/* Subquery id: Query GPU memory clock */
	#define AMDGPU_INFO_SENSOR_GFX_MCLK		0x2
	/* Subquery id: Query GPU temperature */
	#define AMDGPU_INFO_SENSOR_GPU_TEMP		0x3
	/* Subquery id: Query GPU load */
	#define AMDGPU_INFO_SENSOR_GPU_LOAD		0x4
	/* Subquery id: Query average GPU power	*/
	#define AMDGPU_INFO_SENSOR_GPU_AVG_POWER	0x5
	/* Subquery id: Query northbridge voltage */
	#define AMDGPU_INFO_SENSOR_VDDNB		0x6
	/* Subquery id: Query graphics voltage */
	#define AMDGPU_INFO_SENSOR_VDDGFX		0x7
640 641
/* Number of VRAM page faults on CPU access. */
#define AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS	0x1E
642 643 644 645 646 647

#define AMDGPU_INFO_MMR_SE_INDEX_SHIFT	0
#define AMDGPU_INFO_MMR_SE_INDEX_MASK	0xff
#define AMDGPU_INFO_MMR_SH_INDEX_SHIFT	8
#define AMDGPU_INFO_MMR_SH_INDEX_MASK	0xff

648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663
struct drm_amdgpu_query_fw {
	/** AMDGPU_INFO_FW_* */
	__u32 fw_type;
	/**
	 * Index of the IP if there are more IPs of
	 * the same type.
	 */
	__u32 ip_instance;
	/**
	 * Index of the engine. Whether this is used depends
	 * on the firmware type. (e.g. MEC, SDMA)
	 */
	__u32 index;
	__u32 _pad;
};

664 665 666
/* Input structure for the INFO ioctl */
struct drm_amdgpu_info {
	/* Where the return value will be stored */
667
	__u64 return_pointer;
668 669
	/* The size of the return value. Just like "size" in "snprintf",
	 * it limits how many bytes the kernel can write. */
670
	__u32 return_size;
671
	/* The query request id. */
672
	__u32 query;
673 674 675

	union {
		struct {
676 677
			__u32 id;
			__u32 _pad;
678 679 680 681
		} mode_crtc;

		struct {
			/** AMDGPU_HW_IP_* */
682
			__u32 type;
683
			/**
684 685
			 * Index of the IP if there are more IPs of the same
			 * type. Ignored by AMDGPU_INFO_HW_IP_COUNT.
686
			 */
687
			__u32 ip_instance;
688 689 690
		} query_hw_ip;

		struct {
691
			__u32 dword_offset;
692
			/** number of registers to read */
693 694
			__u32 count;
			__u32 instance;
695
			/** For future use, no flags defined so far */
696
			__u32 flags;
697 698
		} read_mmr_reg;

699
		struct drm_amdgpu_query_fw query_fw;
700 701 702 703 704

		struct {
			__u32 type;
			__u32 offset;
		} vbios_info;
705 706 707 708

		struct {
			__u32 type;
		} sensor_info;
709 710 711 712 713
	};
};

struct drm_amdgpu_info_gds {
	/** GDS GFX partition size */
714
	__u32 gds_gfx_partition_size;
715
	/** GDS compute partition size */
716
	__u32 compute_partition_size;
717
	/** total GDS memory size */
718
	__u32 gds_total_size;
719
	/** GWS size per GFX partition */
720
	__u32 gws_per_gfx_partition;
721
	/** GSW size per compute partition */
722
	__u32 gws_per_compute_partition;
723
	/** OA size per GFX partition */
724
	__u32 oa_per_gfx_partition;
725
	/** OA size per compute partition */
726 727
	__u32 oa_per_compute_partition;
	__u32 _pad;
728 729 730
};

struct drm_amdgpu_info_vram_gtt {
731 732 733
	__u64 vram_size;
	__u64 vram_cpu_accessible_size;
	__u64 gtt_size;
734 735
};

736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755
struct drm_amdgpu_heap_info {
	/** max. physical memory */
	__u64 total_heap_size;

	/** Theoretical max. available memory in the given heap */
	__u64 usable_heap_size;

	/**
	 * Number of bytes allocated in the heap. This includes all processes
	 * and private allocations in the kernel. It changes when new buffers
	 * are allocated, freed, and moved. It cannot be larger than
	 * heap_size.
	 */
	__u64 heap_usage;

	/**
	 * Theoretical possible max. size of buffer which
	 * could be allocated in the given heap
	 */
	__u64 max_allocation;
756 757
};

758 759 760 761
struct drm_amdgpu_memory_info {
	struct drm_amdgpu_heap_info vram;
	struct drm_amdgpu_heap_info cpu_accessible_vram;
	struct drm_amdgpu_heap_info gtt;
762 763
};

764
struct drm_amdgpu_info_firmware {
765 766
	__u32 ver;
	__u32 feature;
767 768
};

769 770 771 772 773 774 775 776 777
#define AMDGPU_VRAM_TYPE_UNKNOWN 0
#define AMDGPU_VRAM_TYPE_GDDR1 1
#define AMDGPU_VRAM_TYPE_DDR2  2
#define AMDGPU_VRAM_TYPE_GDDR3 3
#define AMDGPU_VRAM_TYPE_GDDR4 4
#define AMDGPU_VRAM_TYPE_GDDR5 5
#define AMDGPU_VRAM_TYPE_HBM   6
#define AMDGPU_VRAM_TYPE_DDR3  7

778 779
struct drm_amdgpu_info_device {
	/** PCI Device ID */
780
	__u32 device_id;
781
	/** Internal chip revision: A0, A1, etc.) */
782 783
	__u32 chip_rev;
	__u32 external_rev;
784
	/** Revision id in PCI Config space */
785 786 787 788
	__u32 pci_rev;
	__u32 family;
	__u32 num_shader_engines;
	__u32 num_shader_arrays_per_engine;
789
	/* in KHz */
790 791 792
	__u32 gpu_counter_freq;
	__u64 max_engine_clock;
	__u64 max_memory_clock;
793
	/* cu information */
794
	__u32 cu_active_number;
795
	/* NOTE: cu_ao_mask is INVALID, DON'T use it */
796 797
	__u32 cu_ao_mask;
	__u32 cu_bitmap[4][4];
798
	/** Render backend pipe mask. One render backend is CB+DB. */
799 800 801 802 803
	__u32 enabled_rb_pipes_mask;
	__u32 num_rb_pipes;
	__u32 num_hw_gfx_contexts;
	__u32 _pad;
	__u64 ids_flags;
804
	/** Starting virtual address for UMDs. */
805
	__u64 virtual_address_offset;
806
	/** The maximum virtual address */
807
	__u64 virtual_address_max;
808
	/** Required alignment of virtual addresses. */
809
	__u32 virtual_address_alignment;
810
	/** Page table entry - fragment size */
811 812
	__u32 pte_fragment_size;
	__u32 gart_page_size;
813
	/** constant engine ram size*/
814
	__u32 ce_ram_size;
815
	/** video memory type info*/
816
	__u32 vram_type;
817
	/** video memory bit width*/
818
	__u32 vram_bit_width;
819
	/* vce harvesting instance */
820
	__u32 vce_harvest_config;
821 822
	/* gfx double offchip LDS buffers */
	__u32 gc_double_offchip_lds_buf;
A
Alex Deucher 已提交
823 824 825 826 827 828 829 830
	/* NGG Primitive Buffer */
	__u64 prim_buf_gpu_addr;
	/* NGG Position Buffer */
	__u64 pos_buf_gpu_addr;
	/* NGG Control Sideband */
	__u64 cntl_sb_buf_gpu_addr;
	/* NGG Parameter Cache */
	__u64 param_buf_gpu_addr;
831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849
	__u32 prim_buf_size;
	__u32 pos_buf_size;
	__u32 cntl_sb_buf_size;
	__u32 param_buf_size;
	/* wavefront size*/
	__u32 wave_front_size;
	/* shader visible vgprs*/
	__u32 num_shader_visible_vgprs;
	/* CU per shader array*/
	__u32 num_cu_per_sh;
	/* number of tcc blocks*/
	__u32 num_tcc_blocks;
	/* gs vgt table depth*/
	__u32 gs_vgt_table_depth;
	/* gs primitive buffer depth*/
	__u32 gs_prim_buffer_depth;
	/* max gs wavefront per vgt*/
	__u32 max_gs_waves_per_vgt;
	__u32 _pad1;
850 851
	/* always on cu bitmap */
	__u32 cu_ao_bitmap[4][4];
852 853 854 855
};

struct drm_amdgpu_info_hw_ip {
	/** Version of h/w IP */
856 857
	__u32  hw_ip_version_major;
	__u32  hw_ip_version_minor;
858
	/** Capabilities */
859
	__u64  capabilities_flags;
860
	/** command buffer address start alignment*/
861
	__u32  ib_start_alignment;
862
	/** command buffer size alignment*/
863
	__u32  ib_size_alignment;
864
	/** Bitmask of available rings. Bit 0 means ring 0, etc. */
865 866
	__u32  available_rings;
	__u32  _pad;
867 868
};

869 870 871 872 873 874 875
struct drm_amdgpu_info_num_handles {
	/** Max handles as supported by firmware for UVD */
	__u32  uvd_max_handles;
	/** Handles currently in use for UVD */
	__u32  uvd_used_handles;
};

876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893
#define AMDGPU_VCE_CLOCK_TABLE_ENTRIES		6

struct drm_amdgpu_info_vce_clock_table_entry {
	/** System clock */
	__u32 sclk;
	/** Memory clock */
	__u32 mclk;
	/** VCE clock */
	__u32 eclk;
	__u32 pad;
};

struct drm_amdgpu_info_vce_clock_table {
	struct drm_amdgpu_info_vce_clock_table_entry entries[AMDGPU_VCE_CLOCK_TABLE_ENTRIES];
	__u32 num_valid_entries;
	__u32 pad;
};

894 895 896 897
/*
 * Supported GPU families
 */
#define AMDGPU_FAMILY_UNKNOWN			0
K
Ken Wang 已提交
898
#define AMDGPU_FAMILY_SI			110 /* Hainan, Oland, Verde, Pitcairn, Tahiti */
899 900 901
#define AMDGPU_FAMILY_CI			120 /* Bonaire, Hawaii */
#define AMDGPU_FAMILY_KV			125 /* Kaveri, Kabini, Mullins */
#define AMDGPU_FAMILY_VI			130 /* Iceland, Tonga */
902
#define AMDGPU_FAMILY_CZ			135 /* Carrizo, Stoney */
903
#define AMDGPU_FAMILY_AI			141 /* Vega10 */
904
#define AMDGPU_FAMILY_RV			142 /* Raven */
905

906 907 908 909
#if defined(__cplusplus)
}
#endif

910
#endif