sleep34xx.S 20.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * (C) Copyright 2007
 * Texas Instruments
 * Karthik Dasu <karthik-dp@ti.com>
 *
 * (C) Copyright 2004
 * Texas Instruments, <www.ti.com>
 * Richard Woodruff <r-woodruff2@ti.com>
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */
#include <linux/linkage.h>
#include <asm/assembler.h>
27
#include <plat/sram.h>
28 29
#include <mach/io.h>

30
#include "cm.h"
31 32
#include "prm.h"
#include "sdrc.h"
33
#include "control.h"
34

35 36 37 38 39 40 41 42
/*
 * Registers access definitions
 */
#define SDRC_SCRATCHPAD_SEM_OFFS	0xc
#define SDRC_SCRATCHPAD_SEM_V	OMAP343X_SCRATCHPAD_REGADDR\
					(SDRC_SCRATCHPAD_SEM_OFFS)
#define PM_PREPWSTST_CORE_P	OMAP3430_PRM_BASE + CORE_MOD +\
					OMAP3430_PM_PREPWSTST
43
#define PM_PWSTCTRL_MPU_P	OMAP3430_PRM_BASE + MPU_MOD + OMAP2_PM_PWSTCTRL
44
#define CM_IDLEST1_CORE_V	OMAP34XX_CM_REGADDR(CORE_MOD, CM_IDLEST1)
45
#define CM_IDLEST_CKGEN_V	OMAP34XX_CM_REGADDR(PLL_MOD, CM_IDLEST)
46 47 48 49 50 51 52 53 54 55
#define SRAM_BASE_P		OMAP3_SRAM_PA
#define CONTROL_STAT		OMAP343X_CTRL_BASE + OMAP343X_CONTROL_STATUS
#define CONTROL_MEM_RTA_CTRL	(OMAP343X_CTRL_BASE +\
					OMAP36XX_CONTROL_MEM_RTA_CTRL)

/* Move this as correct place is available */
#define SCRATCHPAD_MEM_OFFS	0x310
#define SCRATCHPAD_BASE_P	(OMAP343X_CTRL_BASE +\
					OMAP343X_CONTROL_MEM_WKUP +\
					SCRATCHPAD_MEM_OFFS)
56
#define SDRC_POWER_V		OMAP34XX_SDRC_REGADDR(SDRC_POWER)
57 58 59 60 61 62 63
#define SDRC_SYSCONFIG_P	(OMAP343X_SDRC_BASE + SDRC_SYSCONFIG)
#define SDRC_MR_0_P		(OMAP343X_SDRC_BASE + SDRC_MR_0)
#define SDRC_EMR2_0_P		(OMAP343X_SDRC_BASE + SDRC_EMR2_0)
#define SDRC_MANUAL_0_P		(OMAP343X_SDRC_BASE + SDRC_MANUAL_0)
#define SDRC_MR_1_P		(OMAP343X_SDRC_BASE + SDRC_MR_1)
#define SDRC_EMR2_1_P		(OMAP343X_SDRC_BASE + SDRC_EMR2_1)
#define SDRC_MANUAL_1_P		(OMAP343X_SDRC_BASE + SDRC_MANUAL_1)
64 65
#define SDRC_DLLA_STATUS_V	OMAP34XX_SDRC_REGADDR(SDRC_DLLA_STATUS)
#define SDRC_DLLA_CTRL_V	OMAP34XX_SDRC_REGADDR(SDRC_DLLA_CTRL)
66

67 68 69

/*
 * API functions
70 71 72 73 74 75 76
 */

/*
 * The "get_*restore_pointer" functions are used to provide a
 * physical restore address where the ROM code jumps while waking
 * up from MPU OFF/OSWR state.
 * The restore pointer is stored into the scratchpad.
77
 */
78

79 80 81
	.text
/* Function call to get the restore pointer for resume from OFF */
ENTRY(get_restore_pointer)
J
Jean Pihet 已提交
82
	stmfd	sp!, {lr}	@ save registers on stack
83
	adr	r0, restore
J
Jean Pihet 已提交
84
	ldmfd	sp!, {pc}	@ restore regs and return
85
ENTRY(get_restore_pointer_sz)
J
Jean Pihet 已提交
86
	.word	. - get_restore_pointer
J
Jean Pihet 已提交
87

88 89 90
	.text
/* Function call to get the restore pointer for 3630 resume from OFF */
ENTRY(get_omap3630_restore_pointer)
J
Jean Pihet 已提交
91
	stmfd	sp!, {lr}	@ save registers on stack
92
	adr	r0, restore_3630
J
Jean Pihet 已提交
93
	ldmfd	sp!, {pc}	@ restore regs and return
94
ENTRY(get_omap3630_restore_pointer_sz)
J
Jean Pihet 已提交
95
	.word	. - get_omap3630_restore_pointer
96

J
Jean Pihet 已提交
97 98 99 100 101 102 103 104 105
	.text
/* Function call to get the restore pointer for ES3 to resume from OFF */
ENTRY(get_es3_restore_pointer)
	stmfd	sp!, {lr}	@ save registers on stack
	adr	r0, restore_es3
	ldmfd	sp!, {pc}	@ restore regs and return
ENTRY(get_es3_restore_pointer_sz)
	.word	. - get_es3_restore_pointer

106 107 108
	.text
/*
 * L2 cache needs to be toggled for stable OFF mode functionality on 3630.
J
Jean Pihet 已提交
109
 * This function sets up a flag that will allow for this toggling to take
110
 * place on 3630. Hopefully some version in the future may not need this.
111 112
 */
ENTRY(enable_omap3630_toggle_l2_on_restore)
J
Jean Pihet 已提交
113
	stmfd	sp!, {lr}	@ save registers on stack
114 115 116
	/* Setup so that we will disable and enable l2 */
	mov	r1, #0x1
	str	r1, l2dis_3630
J
Jean Pihet 已提交
117
	ldmfd	sp!, {pc}	@ restore regs and return
118

J
Jean Pihet 已提交
119
	.text
120 121 122 123 124 125 126 127 128 129 130 131
/* Function to call rom code to save secure ram context */
ENTRY(save_secure_ram_context)
	stmfd	sp!, {r1-r12, lr}	@ save registers on stack
	adr	r3, api_params		@ r3 points to parameters
	str	r0, [r3,#0x4]		@ r0 has sdram address
	ldr	r12, high_mask
	and	r3, r3, r12
	ldr	r12, sram_phy_addr_mask
	orr	r3, r3, r12
	mov	r0, #25			@ set service ID for PPA
	mov	r12, r0			@ copy secure service ID in r12
	mov	r1, #0			@ set task id for ROM code in r1
132
	mov	r2, #4			@ set some flags in r2, r6
133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150
	mov	r6, #0xff
	mcr	p15, 0, r0, c7, c10, 4	@ data write barrier
	mcr	p15, 0, r0, c7, c10, 5	@ data memory barrier
	.word	0xE1600071		@ call SMI monitor (smi #1)
	nop
	nop
	nop
	nop
	ldmfd	sp!, {r1-r12, pc}
sram_phy_addr_mask:
	.word	SRAM_BASE_P
high_mask:
	.word	0xffff
api_params:
	.word	0x4, 0x0, 0x0, 0x1, 0x1
ENTRY(save_secure_ram_context_sz)
	.word	. - save_secure_ram_context

151 152 153 154 155 156
/*
 * ======================
 * == Idle entry point ==
 * ======================
 */

157 158 159
/*
 * Forces OMAP into idle state
 *
160 161 162 163
 * omap34xx_cpu_suspend() - This bit of code saves the CPU context if needed
 * and executes the WFI instruction. Calling WFI effectively changes the
 * power domains states to the desired target power states.
 *
164
 *
165
 * Notes:
J
Jean Pihet 已提交
166 167
 * - this code gets copied to internal SRAM at boot and after wake-up
 *   from OFF mode. The execution pointer in SRAM is _omap_sram_idle.
168 169 170
 * - when the OMAP wakes up it continues at different execution points
 *   depending on the low power mode (non-OFF vs OFF modes),
 *   cf. 'Resume path for xxx mode' comments.
171 172
 */
ENTRY(omap34xx_cpu_suspend)
J
Jean Pihet 已提交
173
	stmfd	sp!, {r0-r12, lr}	@ save registers on stack
174

175 176 177 178 179 180 181 182
	/*
	 * r0 contains restore pointer in sdram
	 * r1 contains information about saving context:
	 *   0 - No context lost
	 *   1 - Only L1 and logic lost
	 *   2 - Only L2 lost
	 *   3 - Both L1 and L2 lost
	 */
183

184
	/* Directly jump to WFI is the context save is not required */
185
	cmp	r1, #0x0
186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
	beq	omap3_do_wfi

	/* Otherwise fall through to the save context code */
save_context_wfi:
	mov	r8, r0			@ Store SDRAM address in r8
	mrc	p15, 0, r5, c1, c0, 1	@ Read Auxiliary Control Register
	mov	r4, #0x1		@ Number of parameters for restore call
	stmia	r8!, {r4-r5}		@ Push parameters for restore call
	mrc	p15, 1, r5, c9, c0, 2	@ Read L2 AUX ctrl register
	stmia	r8!, {r4-r5}		@ Push parameters for restore call

        /* Check what that target sleep state is from r1 */
	cmp	r1, #0x2		@ Only L2 lost, no need to save context
	beq	clean_caches

l1_logic_lost:
	/* Store sp and spsr to SDRAM */
	mov	r4, sp
	mrs	r5, spsr
	mov	r6, lr
	stmia	r8!, {r4-r6}
	/* Save all ARM registers */
	/* Coprocessor access control register */
	mrc	p15, 0, r6, c1, c0, 2
	stmia	r8!, {r6}
	/* TTBR0, TTBR1 and Translation table base control */
	mrc	p15, 0, r4, c2, c0, 0
	mrc	p15, 0, r5, c2, c0, 1
	mrc	p15, 0, r6, c2, c0, 2
	stmia	r8!, {r4-r6}
	/*
	 * Domain access control register, data fault status register,
	 * and instruction fault status register
	 */
	mrc	p15, 0, r4, c3, c0, 0
	mrc	p15, 0, r5, c5, c0, 0
	mrc	p15, 0, r6, c5, c0, 1
	stmia	r8!, {r4-r6}
	/*
	 * Data aux fault status register, instruction aux fault status,
	 * data fault address register and instruction fault address register
	 */
	mrc	p15, 0, r4, c5, c1, 0
	mrc	p15, 0, r5, c5, c1, 1
	mrc	p15, 0, r6, c6, c0, 0
	mrc	p15, 0, r7, c6, c0, 2
	stmia	r8!, {r4-r7}
	/*
	 * user r/w thread and process ID, user r/o thread and process ID,
	 * priv only thread and process ID, cache size selection
	 */
	mrc	p15, 0, r4, c13, c0, 2
	mrc	p15, 0, r5, c13, c0, 3
	mrc	p15, 0, r6, c13, c0, 4
	mrc	p15, 2, r7, c0, c0, 0
	stmia	r8!, {r4-r7}
	/* Data TLB lockdown, instruction TLB lockdown registers */
	mrc	p15, 0, r5, c10, c0, 0
	mrc	p15, 0, r6, c10, c0, 1
	stmia	r8!, {r5-r6}
	/* Secure or non secure vector base address, FCSE PID, Context PID*/
	mrc	p15, 0, r4, c12, c0, 0
	mrc	p15, 0, r5, c13, c0, 0
	mrc	p15, 0, r6, c13, c0, 1
	stmia	r8!, {r4-r6}
	/* Primary remap, normal remap registers */
	mrc	p15, 0, r4, c10, c2, 0
	mrc	p15, 0, r5, c10, c2, 1
	stmia	r8!,{r4-r5}

	/* Store current cpsr*/
	mrs	r2, cpsr
	stmia	r8!, {r2}

	mrc	p15, 0, r4, c1, c0, 0
	/* save control register */
	stmia	r8!, {r4}

clean_caches:
	/*
	 * Clean Data or unified cache to POU
	 * How to invalidate only L1 cache???? - #FIX_ME#
	 * mcr	p15, 0, r11, c7, c11, 1
	 */
	cmp	r1, #0x1 		@ Check whether L2 inval is required
	beq	omap3_do_wfi

clean_l2:
	/*
	 * jump out to kernel flush routine
	 *  - reuse that code is better
	 *  - it executes in a cached space so is faster than refetch per-block
	 *  - should be faster and will change with kernel
	 *  - 'might' have to copy address, load and jump to it
	 */
J
Jean Pihet 已提交
281 282 283
	ldr	r1, kernel_flush
	mov	lr, pc
	bx	r1
284 285 286 287 288 289 290

omap3_do_wfi:
	ldr	r4, sdrc_power		@ read the SDRC_POWER register
	ldr	r5, [r4]		@ read the contents of SDRC_POWER
	orr	r5, r5, #0x40		@ enable self refresh on idle req
	str	r5, [r4]		@ write back to SDRC_POWER register

291 292 293 294 295
	/* Data memory barrier and Data sync barrier */
	mov	r1, #0
	mcr	p15, 0, r1, c7, c10, 4
	mcr	p15, 0, r1, c7, c10, 5

296 297 298 299 300
/*
 * ===================================
 * == WFI instruction => Enter idle ==
 * ===================================
 */
301 302
	wfi				@ wait for interrupt

303 304 305 306 307
/*
 * ===================================
 * == Resume path for non-OFF modes ==
 * ===================================
 */
308 309 310 311 312 313 314 315 316 317
	nop
	nop
	nop
	nop
	nop
	nop
	nop
	nop
	nop
	nop
318
	bl wait_sdrc_ok
319

320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
/*
 * ===================================
 * == Exit point from non-OFF modes ==
 * ===================================
 */
	ldmfd	sp!, {r0-r12, pc}	@ restore regs and return


/*
 * ==============================
 * == Resume path for OFF mode ==
 * ==============================
 */

/*
 * The restore_* functions are called by the ROM code
 *  when back from WFI in OFF mode.
 * Cf. the get_*restore_pointer functions.
 *
 *  restore_es3: applies to 34xx >= ES3.0
 *  restore_3630: applies to 36xx
 *  restore: common code for 3xxx
 */
343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359
restore_es3:
	ldr	r5, pm_prepwstst_core_p
	ldr	r4, [r5]
	and	r4, r4, #0x3
	cmp	r4, #0x0	@ Check if previous power state of CORE is OFF
	bne	restore
	adr	r0, es3_sdrc_fix
	ldr	r1, sram_base
	ldr	r2, es3_sdrc_fix_sz
	mov	r2, r2, ror #2
copy_to_sram:
	ldmia	r0!, {r3}	@ val = *src
	stmia	r1!, {r3}	@ *dst = val
	subs	r2, r2, #0x1	@ num_words--
	bne	copy_to_sram
	ldr	r1, sram_base
	blx	r1
360 361 362 363 364 365 366 367 368 369 370 371
	b	restore

restore_3630:
	ldr	r1, pm_prepwstst_core_p
	ldr	r2, [r1]
	and	r2, r2, #0x3
	cmp	r2, #0x0	@ Check if previous power state of CORE is OFF
	bne	restore
	/* Disable RTA before giving control */
	ldr	r1, control_mem_rta
	mov	r2, #OMAP36XX_RTA_DISABLE
	str	r2, [r1]
372 373 374

	/* Fall through to common code for the remaining logic */

375
restore:
J
Jean Pihet 已提交
376
	/*
377 378
	 * Check what was the reason for mpu reset and store the reason in r9:
	 *  0 - No context lost
J
Jean Pihet 已提交
379 380 381
	 *  1 - Only L1 and logic lost
	 *  2 - Only L2 lost - In this case, we wont be here
	 *  3 - Both L1 and L2 lost
382
	 */
J
Jean Pihet 已提交
383
	ldr	r1, pm_pwstctrl_mpu
384
	ldr	r2, [r1]
J
Jean Pihet 已提交
385 386 387
	and	r2, r2, #0x3
	cmp	r2, #0x0	@ Check if target power state was OFF or RET
	moveq	r9, #0x3	@ MPU OFF => L1 and L2 lost
388 389
	movne	r9, #0x1	@ Only L1 and L2 lost => avoid L2 invalidation
	bne	logic_l1_restore
390 391 392 393 394 395 396 397

	ldr	r0, l2dis_3630
	cmp	r0, #0x1	@ should we disable L2 on 3630?
	bne	skipl2dis
	mrc	p15, 0, r0, c1, c0, 1
	bic	r0, r0, #2	@ disable L2 cache
	mcr	p15, 0, r0, c1, c0, 1
skipl2dis:
398 399 400 401 402
	ldr	r0, control_stat
	ldr	r1, [r0]
	and	r1, #0x700
	cmp	r1, #0x300
	beq	l2_inv_gp
J
Jean Pihet 已提交
403 404 405 406
	mov	r0, #40			@ set service ID for PPA
	mov	r12, r0			@ copy secure Service ID in r12
	mov	r1, #0			@ set task id for ROM code in r1
	mov	r2, #4			@ set some flags in r2, r6
407 408 409 410 411 412
	mov	r6, #0xff
	adr	r3, l2_inv_api_params	@ r3 points to dummy parameters
	mcr	p15, 0, r0, c7, c10, 4	@ data write barrier
	mcr	p15, 0, r0, c7, c10, 5	@ data memory barrier
	.word	0xE1600071		@ call SMI monitor (smi #1)
	/* Write to Aux control register to set some bits */
J
Jean Pihet 已提交
413 414 415 416
	mov	r0, #42			@ set service ID for PPA
	mov	r12, r0			@ copy secure Service ID in r12
	mov	r1, #0			@ set task id for ROM code in r1
	mov	r2, #4			@ set some flags in r2, r6
417
	mov	r6, #0xff
418
	ldr	r4, scratchpad_base
J
Jean Pihet 已提交
419
	ldr	r3, [r4, #0xBC]		@ r3 points to parameters
420 421 422 423
	mcr	p15, 0, r0, c7, c10, 4	@ data write barrier
	mcr	p15, 0, r0, c7, c10, 5	@ data memory barrier
	.word	0xE1600071		@ call SMI monitor (smi #1)

424 425
#ifdef CONFIG_OMAP3_L2_AUX_SECURE_SAVE_RESTORE
	/* Restore L2 aux control register */
J
Jean Pihet 已提交
426
					@ set service ID for PPA
427
	mov	r0, #CONFIG_OMAP3_L2_AUX_SECURE_SERVICE_SET_ID
J
Jean Pihet 已提交
428 429 430
	mov	r12, r0			@ copy service ID in r12
	mov	r1, #0			@ set task ID for ROM code in r1
	mov	r2, #4			@ set some flags in r2, r6
431 432 433
	mov	r6, #0xff
	ldr	r4, scratchpad_base
	ldr	r3, [r4, #0xBC]
J
Jean Pihet 已提交
434
	adds	r3, r3, #8		@ r3 points to parameters
435 436 437 438
	mcr	p15, 0, r0, c7, c10, 4	@ data write barrier
	mcr	p15, 0, r0, c7, c10, 5	@ data memory barrier
	.word	0xE1600071		@ call SMI monitor (smi #1)
#endif
439
	b	logic_l1_restore
J
Jean Pihet 已提交
440

441
l2_inv_api_params:
J
Jean Pihet 已提交
442
	.word	0x1, 0x00
443
l2_inv_gp:
444
	/* Execute smi to invalidate L2 cache */
J
Jean Pihet 已提交
445 446
	mov r12, #0x1			@ set up to invalidate L2
	.word 0xE1600070		@ Call SMI monitor (smieq)
447
	/* Write to Aux control register to set some bits */
448 449 450
	ldr	r4, scratchpad_base
	ldr	r3, [r4,#0xBC]
	ldr	r0, [r3,#4]
451
	mov	r12, #0x3
J
Jean Pihet 已提交
452
	.word	0xE1600070		@ Call SMI monitor (smieq)
453 454 455 456
	ldr	r4, scratchpad_base
	ldr	r3, [r4,#0xBC]
	ldr	r0, [r3,#12]
	mov	r12, #0x2
J
Jean Pihet 已提交
457
	.word	0xE1600070		@ Call SMI monitor (smieq)
458
logic_l1_restore:
459
	ldr	r1, l2dis_3630
J
Jean Pihet 已提交
460
	cmp	r1, #0x1		@ Test if L2 re-enable needed on 3630
461 462
	bne	skipl2reen
	mrc	p15, 0, r1, c1, c0, 1
J
Jean Pihet 已提交
463
	orr	r1, r1, #2		@ re-enable L2 cache
464 465
	mcr	p15, 0, r1, c1, c0, 1
skipl2reen:
466
	mov	r1, #0
J
Jean Pihet 已提交
467 468 469 470
	/*
	 * Invalidate all instruction caches to PoU
	 * and flush branch target cache
	 */
471 472 473 474
	mcr	p15, 0, r1, c7, c5, 0

	ldr	r4, scratchpad_base
	ldr	r3, [r4,#0xBC]
475
	adds	r3, r3, #16
476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
	ldmia	r3!, {r4-r6}
	mov	sp, r4
	msr	spsr_cxsf, r5
	mov	lr, r6

	ldmia	r3!, {r4-r9}
	/* Coprocessor access Control Register */
	mcr p15, 0, r4, c1, c0, 2

	/* TTBR0 */
	MCR p15, 0, r5, c2, c0, 0
	/* TTBR1 */
	MCR p15, 0, r6, c2, c0, 1
	/* Translation table base control register */
	MCR p15, 0, r7, c2, c0, 2
J
Jean Pihet 已提交
491
	/* Domain access Control Register */
492
	MCR p15, 0, r8, c3, c0, 0
J
Jean Pihet 已提交
493
	/* Data fault status Register */
494 495
	MCR p15, 0, r9, c5, c0, 0

J
Jean Pihet 已提交
496 497
	ldmia	r3!,{r4-r8}
	/* Instruction fault status Register */
498
	MCR p15, 0, r4, c5, c0, 1
J
Jean Pihet 已提交
499
	/* Data Auxiliary Fault Status Register */
500
	MCR p15, 0, r5, c5, c1, 0
J
Jean Pihet 已提交
501
	/* Instruction Auxiliary Fault Status Register*/
502
	MCR p15, 0, r6, c5, c1, 1
J
Jean Pihet 已提交
503
	/* Data Fault Address Register */
504
	MCR p15, 0, r7, c6, c0, 0
J
Jean Pihet 已提交
505
	/* Instruction Fault Address Register*/
506
	MCR p15, 0, r8, c6, c0, 2
J
Jean Pihet 已提交
507
	ldmia	r3!,{r4-r7}
508

J
Jean Pihet 已提交
509
	/* User r/w thread and process ID */
510
	MCR p15, 0, r4, c13, c0, 2
J
Jean Pihet 已提交
511
	/* User ro thread and process ID */
512
	MCR p15, 0, r5, c13, c0, 3
J
Jean Pihet 已提交
513
	/* Privileged only thread and process ID */
514
	MCR p15, 0, r6, c13, c0, 4
J
Jean Pihet 已提交
515
	/* Cache size selection */
516
	MCR p15, 2, r7, c0, c0, 0
J
Jean Pihet 已提交
517
	ldmia	r3!,{r4-r8}
518 519 520 521 522 523 524 525 526 527 528
	/* Data TLB lockdown registers */
	MCR p15, 0, r4, c10, c0, 0
	/* Instruction TLB lockdown registers */
	MCR p15, 0, r5, c10, c0, 1
	/* Secure or Nonsecure Vector Base Address */
	MCR p15, 0, r6, c12, c0, 0
	/* FCSE PID */
	MCR p15, 0, r7, c13, c0, 0
	/* Context PID */
	MCR p15, 0, r8, c13, c0, 1

J
Jean Pihet 已提交
529 530
	ldmia	r3!,{r4-r5}
	/* Primary memory remap register */
531
	MCR p15, 0, r4, c10, c2, 0
J
Jean Pihet 已提交
532
	/* Normal memory remap register */
533 534 535
	MCR p15, 0, r5, c10, c2, 1

	/* Restore cpsr */
J
Jean Pihet 已提交
536 537
	ldmia	r3!,{r4}		@ load CPSR from SDRAM
	msr	cpsr, r4		@ store cpsr
538 539

	/* Enabling MMU here */
J
Jean Pihet 已提交
540 541
	mrc	p15, 0, r7, c2, c0, 2 	@ Read TTBRControl
	/* Extract N (0:2) bits and decide whether to use TTBR0 or TTBR1 */
542 543 544 545
	and	r7, #0x7
	cmp	r7, #0x0
	beq	usettbr0
ttbr_error:
J
Jean Pihet 已提交
546 547 548 549
	/*
	 * More work needs to be done to support N[0:2] value other than 0
	 * So looping here so that the error can be detected
	 */
550 551 552 553 554 555 556
	b	ttbr_error
usettbr0:
	mrc	p15, 0, r2, c2, c0, 0
	ldr	r5, ttbrbit_mask
	and	r2, r5
	mov	r4, pc
	ldr	r5, table_index_mask
J
Jean Pihet 已提交
557
	and	r4, r5			@ r4 = 31 to 20 bits of pc
558 559
	/* Extract the value to be written to table entry */
	ldr	r1, table_entry
J
Jean Pihet 已提交
560 561
	/* r1 has the value to be written to table entry*/
	add	r1, r1, r4
562 563
	/* Getting the address of table entry to modify */
	lsr	r4, #18
J
Jean Pihet 已提交
564 565
	/* r2 has the location which needs to be modified */
	add	r2, r4
566 567 568 569 570 571
	/* Storing previous entry of location being modified */
	ldr	r5, scratchpad_base
	ldr	r4, [r2]
	str	r4, [r5, #0xC0]
	/* Modify the table entry */
	str	r1, [r2]
J
Jean Pihet 已提交
572 573 574 575
	/*
	 * Storing address of entry being modified
	 * - will be restored after enabling MMU
	 */
576 577 578 579 580 581 582 583
	ldr	r5, scratchpad_base
	str	r2, [r5, #0xC4]

	mov	r0, #0
	mcr	p15, 0, r0, c7, c5, 4	@ Flush prefetch buffer
	mcr	p15, 0, r0, c7, c5, 6	@ Invalidate branch predictor array
	mcr	p15, 0, r0, c8, c5, 0	@ Invalidate instruction TLB
	mcr	p15, 0, r0, c8, c6, 0	@ Invalidate data TLB
J
Jean Pihet 已提交
584 585 586 587 588
	/*
	 * Restore control register. This enables the MMU.
	 * The caches and prediction are not enabled here, they
	 * will be enabled after restoring the MMU table entry.
	 */
589 590 591 592 593 594 595
	ldmia	r3!, {r4}
	/* Store previous value of control register in scratchpad */
	str	r4, [r5, #0xC8]
	ldr	r2, cache_pred_disable_mask
	and	r4, r2
	mcr	p15, 0, r4, c1, c0, 0

596 597 598 599 600
/*
 * ==============================
 * == Exit point from OFF mode ==
 * ==============================
 */
J
Jean Pihet 已提交
601
	ldmfd	sp!, {r0-r12, pc}	@ restore regs and return
602

J
Jean Pihet 已提交
603 604 605 606 607

/*
 * Internal functions
 */

608
/* This function implements the erratum ID i443 WA, applies to 34xx >= ES3.0 */
J
Jean Pihet 已提交
609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653
	.text
ENTRY(es3_sdrc_fix)
	ldr	r4, sdrc_syscfg		@ get config addr
	ldr	r5, [r4]		@ get value
	tst	r5, #0x100		@ is part access blocked
	it	eq
	biceq	r5, r5, #0x100		@ clear bit if set
	str	r5, [r4]		@ write back change
	ldr	r4, sdrc_mr_0		@ get config addr
	ldr	r5, [r4]		@ get value
	str	r5, [r4]		@ write back change
	ldr	r4, sdrc_emr2_0		@ get config addr
	ldr	r5, [r4]		@ get value
	str	r5, [r4]		@ write back change
	ldr	r4, sdrc_manual_0	@ get config addr
	mov	r5, #0x2		@ autorefresh command
	str	r5, [r4]		@ kick off refreshes
	ldr	r4, sdrc_mr_1		@ get config addr
	ldr	r5, [r4]		@ get value
	str	r5, [r4]		@ write back change
	ldr	r4, sdrc_emr2_1		@ get config addr
	ldr	r5, [r4]		@ get value
	str	r5, [r4]		@ write back change
	ldr	r4, sdrc_manual_1	@ get config addr
	mov	r5, #0x2		@ autorefresh command
	str	r5, [r4]		@ kick off refreshes
	bx	lr

sdrc_syscfg:
	.word	SDRC_SYSCONFIG_P
sdrc_mr_0:
	.word	SDRC_MR_0_P
sdrc_emr2_0:
	.word	SDRC_EMR2_0_P
sdrc_manual_0:
	.word	SDRC_MANUAL_0_P
sdrc_mr_1:
	.word	SDRC_MR_1_P
sdrc_emr2_1:
	.word	SDRC_EMR2_1_P
sdrc_manual_1:
	.word	SDRC_MANUAL_1_P
ENTRY(es3_sdrc_fix_sz)
	.word	. - es3_sdrc_fix

654 655 656 657 658 659 660 661 662 663
/*
 * This function implements the erratum ID i581 WA:
 *  SDRC state restore before accessing the SDRAM
 *
 * Only used at return from non-OFF mode. For OFF
 * mode the ROM code configures the SDRC and
 * the DPLL before calling the restore code directly
 * from DDR.
 */

664 665
/* Make sure SDRC accesses are ok */
wait_sdrc_ok:
666

J
Jean Pihet 已提交
667
/* DPLL3 must be locked before accessing the SDRC. Maybe the HW ensures this */
668 669 670 671 672 673
	ldr	r4, cm_idlest_ckgen
wait_dpll3_lock:
	ldr	r5, [r4]
	tst	r5, #1
	beq	wait_dpll3_lock

J
Jean Pihet 已提交
674
	ldr	r4, cm_idlest1_core
675
wait_sdrc_ready:
J
Jean Pihet 已提交
676 677 678
	ldr	r5, [r4]
	tst	r5, #0x2
	bne	wait_sdrc_ready
679
	/* allow DLL powerdown upon hw idle req */
J
Jean Pihet 已提交
680 681 682 683
	ldr	r4, sdrc_power
	ldr	r5, [r4]
	bic	r5, r5, #0x40
	str	r5, [r4]
684

J
Jean Pihet 已提交
685 686 687 688 689 690 691
is_dll_in_lock_mode:
	/* Is dll in lock mode? */
	ldr	r4, sdrc_dlla_ctrl
	ldr	r5, [r4]
	tst	r5, #0x4
	bxne	lr			@ Return if locked
	/* wait till dll locks */
692 693 694 695 696
wait_dll_lock_timed:
	ldr	r4, wait_dll_lock_counter
	add	r4, r4, #1
	str	r4, wait_dll_lock_counter
	ldr	r4, sdrc_dlla_status
J
Jean Pihet 已提交
697 698
	/* Wait 20uS for lock */
	mov	r6, #8
699 700 701
wait_dll_lock:
	subs	r6, r6, #0x1
	beq	kick_dll
J
Jean Pihet 已提交
702 703 704 705 706
	ldr	r5, [r4]
	and	r5, r5, #0x4
	cmp	r5, #0x4
	bne	wait_dll_lock
	bx	lr			@ Return when locked
707

708 709 710 711 712
	/* disable/reenable DLL if not locked */
kick_dll:
	ldr	r4, sdrc_dlla_ctrl
	ldr	r5, [r4]
	mov	r6, r5
J
Jean Pihet 已提交
713
	bic	r6, #(1<<3)		@ disable dll
714 715
	str	r6, [r4]
	dsb
J
Jean Pihet 已提交
716
	orr	r6, r6, #(1<<3)		@ enable dll
717 718 719 720 721 722 723
	str	r6, [r4]
	dsb
	ldr	r4, kick_counter
	add	r4, r4, #1
	str	r4, kick_counter
	b	wait_dll_lock_timed

724 725
cm_idlest1_core:
	.word	CM_IDLEST1_CORE_V
726 727
cm_idlest_ckgen:
	.word	CM_IDLEST_CKGEN_V
728 729 730 731
sdrc_dlla_status:
	.word	SDRC_DLLA_STATUS_V
sdrc_dlla_ctrl:
	.word	SDRC_DLLA_CTRL_V
732 733
pm_prepwstst_core_p:
	.word	PM_PREPWSTST_CORE_P
734 735 736 737
pm_pwstctrl_mpu:
	.word	PM_PWSTCTRL_MPU_P
scratchpad_base:
	.word	SCRATCHPAD_BASE_P
738 739
sram_base:
	.word	SRAM_BASE_P + 0x8000
740
sdrc_power:
J
Jean Pihet 已提交
741
	.word	SDRC_POWER_V
742 743 744 745 746 747 748 749
ttbrbit_mask:
	.word	0xFFFFC000
table_index_mask:
	.word	0xFFF00000
table_entry:
	.word	0x00000C02
cache_pred_disable_mask:
	.word	0xFFFFE7FB
750 751
control_stat:
	.word	CONTROL_STAT
752 753
control_mem_rta:
	.word	CONTROL_MEM_RTA_CTRL
754
kernel_flush:
J
Jean Pihet 已提交
755
	.word	v7_flush_dcache_all
756
l2dis_3630:
J
Jean Pihet 已提交
757
	.word	0
758 759 760 761 762 763 764 765
	/*
	 * When exporting to userspace while the counters are in SRAM,
	 * these 2 words need to be at the end to facilitate retrival!
	 */
kick_counter:
	.word	0
wait_dll_lock_counter:
	.word	0
766

767 768
ENTRY(omap34xx_cpu_suspend_sz)
	.word	. - omap34xx_cpu_suspend