irq.c 7.4 KB
Newer Older
1
/*
2
 * linux/arch/arm/mach-omap2/irq.c
3 4 5 6 7 8 9 10 11 12 13 14 15
 *
 * Interrupt handler for OMAP2 boards.
 *
 * Copyright (C) 2005 Nokia Corporation
 * Author: Paul Mundt <paul.mundt@nokia.com>
 *
 * This file is subject to the terms and conditions of the GNU General Public
 * License. See the file "COPYING" in the main directory of this archive
 * for more details.
 */
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/interrupt.h>
16
#include <linux/io.h>
17
#include <mach/hardware.h>
18 19
#include <asm/mach/irq.h>

20 21 22 23 24 25

/* selected INTC register offsets */

#define INTC_REVISION		0x0000
#define INTC_SYSCONFIG		0x0010
#define INTC_SYSSTATUS		0x0014
26
#define INTC_SIR		0x0040
27
#define INTC_CONTROL		0x0048
28 29 30 31
#define INTC_PROTECTION		0x004C
#define INTC_IDLE		0x0050
#define INTC_THRESHOLD		0x0068
#define INTC_MIR0		0x0084
32 33 34 35 36
#define INTC_MIR_CLEAR0		0x0088
#define INTC_MIR_SET0		0x008c
#define INTC_PENDING_IRQ0	0x0098
/* Number of IRQ state bits in each MIR register */
#define IRQ_BITS_PER_REG	32
37 38 39 40 41 42 43 44

/*
 * OMAP2 has a number of different interrupt controllers, each interrupt
 * controller is identified as its own "bank". Register definitions are
 * fairly consistent for each bank, but not all registers are implemented
 * for each bank.. when in doubt, consult the TRM.
 */
static struct omap_irq_bank {
45
	void __iomem *base_reg;
46 47 48 49 50
	unsigned int nr_irqs;
} __attribute__ ((aligned(4))) irq_banks[] = {
	{
		/* MPU INTC */
		.nr_irqs	= 96,
51
	},
52 53
};

54 55 56 57 58 59 60 61 62 63 64 65
/* Structure to save interrupt controller context */
struct omap3_intc_regs {
	u32 sysconfig;
	u32 protection;
	u32 idle;
	u32 threshold;
	u32 ilr[INTCPS_NR_IRQS];
	u32 mir[INTCPS_NR_MIR_REGS];
};

static struct omap3_intc_regs intc_context[ARRAY_SIZE(irq_banks)];

66 67 68 69 70 71 72 73 74 75 76 77
/* INTC bank register get/set */

static void intc_bank_write_reg(u32 val, struct omap_irq_bank *bank, u16 reg)
{
	__raw_writel(val, bank->base_reg + reg);
}

static u32 intc_bank_read_reg(struct omap_irq_bank *bank, u16 reg)
{
	return __raw_readl(bank->base_reg + reg);
}

78 79 80 81 82 83 84 85 86 87 88 89
static int previous_irq;

/*
 * On 34xx we can get occasional spurious interrupts if the ack from
 * an interrupt handler does not get posted before we unmask. Warn about
 * the interrupt handlers that need to flush posted writes.
 */
static int omap_check_spurious(unsigned int irq)
{
	u32 sir, spurious;

	sir = intc_bank_read_reg(&irq_banks[0], INTC_SIR);
90
	spurious = sir >> 7;
91

92
	if (spurious) {
93 94 95 96 97 98 99 100 101
		printk(KERN_WARNING "Spurious irq %i: 0x%08x, please flush "
					"posted write for irq %i\n",
					irq, sir, previous_irq);
		return spurious;
	}

	return 0;
}

102
/* XXX: FIQ and additional INTC support (only MPU at the moment) */
103
static void omap_ack_irq(struct irq_data *d)
104
{
105
	intc_bank_write_reg(0x1, &irq_banks[0], INTC_CONTROL);
106 107
}

108
static void omap_mask_irq(struct irq_data *d)
109
{
110
	unsigned int irq = d->irq;
111
	int offset = irq & (~(IRQ_BITS_PER_REG - 1));
112

113 114 115 116 117 118 119 120 121 122 123 124 125 126
	if (cpu_is_omap34xx()) {
		int spurious = 0;

		/*
		 * INT_34XX_GPT12_IRQ is also the spurious irq. Maybe because
		 * it is the highest irq number?
		 */
		if (irq == INT_34XX_GPT12_IRQ)
			spurious = omap_check_spurious(irq);

		if (!spurious)
			previous_irq = irq;
	}

127
	irq &= (IRQ_BITS_PER_REG - 1);
128

129
	intc_bank_write_reg(1 << irq, &irq_banks[0], INTC_MIR_SET0 + offset);
130 131
}

132
static void omap_unmask_irq(struct irq_data *d)
133
{
134
	unsigned int irq = d->irq;
135
	int offset = irq & (~(IRQ_BITS_PER_REG - 1));
136

137
	irq &= (IRQ_BITS_PER_REG - 1);
138

139
	intc_bank_write_reg(1 << irq, &irq_banks[0], INTC_MIR_CLEAR0 + offset);
140 141
}

142
static void omap_mask_ack_irq(struct irq_data *d)
143
{
144 145
	omap_mask_irq(d);
	omap_ack_irq(d);
146 147
}

148
static struct irq_chip omap_irq_chip = {
149 150 151 152
	.name		= "INTC",
	.irq_ack	= omap_mask_ack_irq,
	.irq_mask	= omap_mask_irq,
	.irq_unmask	= omap_unmask_irq,
153 154 155 156 157 158
};

static void __init omap_irq_bank_init_one(struct omap_irq_bank *bank)
{
	unsigned long tmp;

159
	tmp = intc_bank_read_reg(bank, INTC_REVISION) & 0xff;
160
	printk(KERN_INFO "IRQ: Found an INTC at 0x%p "
161 162 163
			 "(revision %ld.%ld) with %d interrupts\n",
			 bank->base_reg, tmp >> 4, tmp & 0xf, bank->nr_irqs);

164
	tmp = intc_bank_read_reg(bank, INTC_SYSCONFIG);
165
	tmp |= 1 << 1;	/* soft reset */
166
	intc_bank_write_reg(tmp, bank, INTC_SYSCONFIG);
167

168
	while (!(intc_bank_read_reg(bank, INTC_SYSSTATUS) & 0x1))
169
		/* Wait for reset to complete */;
170 171

	/* Enable autoidle */
172
	intc_bank_write_reg(1 << 0, bank, INTC_SYSCONFIG);
173 174
}

175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190
int omap_irq_pending(void)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(irq_banks); i++) {
		struct omap_irq_bank *bank = irq_banks + i;
		int irq;

		for (irq = 0; irq < bank->nr_irqs; irq += 32)
			if (intc_bank_read_reg(bank, INTC_PENDING_IRQ0 +
					       ((irq >> 5) << 5)))
				return 1;
	}
	return 0;
}

191 192
void __init omap_init_irq(void)
{
193
	unsigned long nr_of_irqs = 0;
194 195 196 197
	unsigned int nr_banks = 0;
	int i;

	for (i = 0; i < ARRAY_SIZE(irq_banks); i++) {
198
		unsigned long base = 0;
199 200
		struct omap_irq_bank *bank = irq_banks + i;

201
		if (cpu_is_omap24xx())
T
Tony Lindgren 已提交
202
			base = OMAP24XX_IC_BASE;
203
		else if (cpu_is_omap34xx())
T
Tony Lindgren 已提交
204 205
			base = OMAP34XX_IC_BASE;

206 207
		BUG_ON(!base);

T
Tony Lindgren 已提交
208 209 210 211 212 213
		/* Static mapping, never released */
		bank->base_reg = ioremap(base, SZ_4K);
		if (!bank->base_reg) {
			printk(KERN_ERR "Could not ioremap irq bank%i\n", i);
			continue;
		}
214

215 216
		omap_irq_bank_init_one(bank);

217
		nr_of_irqs += bank->nr_irqs;
218 219 220 221
		nr_banks++;
	}

	printk(KERN_INFO "Total of %ld interrupts on %d active controller%s\n",
222
	       nr_of_irqs, nr_banks, nr_banks > 1 ? "s" : "");
223

224
	for (i = 0; i < nr_of_irqs; i++) {
225
		set_irq_chip(i, &omap_irq_chip);
226
		set_irq_handler(i, handle_level_irq);
227 228 229 230
		set_irq_flags(i, IRQF_VALID);
	}
}

231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
#ifdef CONFIG_ARCH_OMAP3
void omap_intc_save_context(void)
{
	int ind = 0, i = 0;
	for (ind = 0; ind < ARRAY_SIZE(irq_banks); ind++) {
		struct omap_irq_bank *bank = irq_banks + ind;
		intc_context[ind].sysconfig =
			intc_bank_read_reg(bank, INTC_SYSCONFIG);
		intc_context[ind].protection =
			intc_bank_read_reg(bank, INTC_PROTECTION);
		intc_context[ind].idle =
			intc_bank_read_reg(bank, INTC_IDLE);
		intc_context[ind].threshold =
			intc_bank_read_reg(bank, INTC_THRESHOLD);
		for (i = 0; i < INTCPS_NR_IRQS; i++)
			intc_context[ind].ilr[i] =
247
				intc_bank_read_reg(bank, (0x100 + 0x4*i));
248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272
		for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
			intc_context[ind].mir[i] =
				intc_bank_read_reg(&irq_banks[0], INTC_MIR0 +
				(0x20 * i));
	}
}

void omap_intc_restore_context(void)
{
	int ind = 0, i = 0;

	for (ind = 0; ind < ARRAY_SIZE(irq_banks); ind++) {
		struct omap_irq_bank *bank = irq_banks + ind;
		intc_bank_write_reg(intc_context[ind].sysconfig,
					bank, INTC_SYSCONFIG);
		intc_bank_write_reg(intc_context[ind].sysconfig,
					bank, INTC_SYSCONFIG);
		intc_bank_write_reg(intc_context[ind].protection,
					bank, INTC_PROTECTION);
		intc_bank_write_reg(intc_context[ind].idle,
					bank, INTC_IDLE);
		intc_bank_write_reg(intc_context[ind].threshold,
					bank, INTC_THRESHOLD);
		for (i = 0; i < INTCPS_NR_IRQS; i++)
			intc_bank_write_reg(intc_context[ind].ilr[i],
273
				bank, (0x100 + 0x4*i));
274 275 276 277 278 279
		for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
			intc_bank_write_reg(intc_context[ind].mir[i],
				 &irq_banks[0], INTC_MIR0 + (0x20 * i));
	}
	/* MIRs are saved and restore with other PRCM registers */
}
280 281 282 283 284 285

void omap3_intc_suspend(void)
{
	/* A pending interrupt would prevent OMAP from entering suspend */
	omap_ack_irq(0);
}
286 287 288

void omap3_intc_prepare_idle(void)
{
289 290 291 292
	/*
	 * Disable autoidle as it can stall interrupt controller,
	 * cf. errata ID i540 for 3430 (all revisions up to 3.1.x)
	 */
293 294 295 296 297 298 299 300
	intc_bank_write_reg(0, &irq_banks[0], INTC_SYSCONFIG);
}

void omap3_intc_resume_idle(void)
{
	/* Re-enable autoidle */
	intc_bank_write_reg(1, &irq_banks[0], INTC_SYSCONFIG);
}
301
#endif /* CONFIG_ARCH_OMAP3 */