serial.c 21.3 KB
Newer Older
1
/*
2
 * arch/arm/mach-omap2/serial.c
3 4 5
 *
 * OMAP2 serial support.
 *
6
 * Copyright (C) 2005-2008 Nokia Corporation
7 8
 * Author: Paul Mundt <paul.mundt@nokia.com>
 *
9 10
 * Major rework for PM support by Kevin Hilman
 *
11 12
 * Based off of arch/arm/mach-omap/omap1/serial.c
 *
13 14 15
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com
 *
16 17 18 19 20 21 22
 * This file is subject to the terms and conditions of the GNU General Public
 * License. See the file "COPYING" in the main directory of this archive
 * for more details.
 */
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/serial_reg.h>
23
#include <linux/clk.h>
24
#include <linux/io.h>
25
#include <linux/delay.h>
26 27 28
#include <linux/platform_device.h>
#include <linux/slab.h>
#include <linux/serial_8250.h>
29
#include <linux/pm_runtime.h>
30
#include <linux/console.h>
31 32 33 34

#ifdef CONFIG_SERIAL_OMAP
#include <plat/omap-serial.h>
#endif
35

36 37 38
#include <plat/common.h>
#include <plat/board.h>
#include <plat/clock.h>
39 40 41
#include <plat/dma.h>
#include <plat/omap_hwmod.h>
#include <plat/omap_device.h>
42 43 44

#include "prm.h"
#include "pm.h"
45
#include "cm.h"
46
#include "prm-regbits-34xx.h"
47
#include "control.h"
48

49
#define UART_OMAP_NO_EMPTY_FIFO_READ_IP_REV	0x52
50 51
#define UART_OMAP_WER		0x17	/* Wake-up enable register */

52
#define UART_ERRATA_FIFO_FULL_ABORT	(0x1 << 0)
53
#define UART_ERRATA_i202_MDR1_ACCESS	(0x1 << 1)
54

55 56 57 58 59 60 61
/*
 * NOTE: By default the serial timeout is disabled as it causes lost characters
 * over the serial ports. This means that the UART clocks will stay on until
 * disabled via sysfs. This also causes that any deeper omap sleep states are
 * blocked. 
 */
#define DEFAULT_TIMEOUT 0
62

63 64
#define MAX_UART_HWMOD_NAME_LEN		16

65 66 67 68 69 70 71 72 73 74
struct omap_uart_state {
	int num;
	int can_sleep;
	struct timer_list timer;
	u32 timeout;

	void __iomem *wk_st;
	void __iomem *wk_en;
	u32 wk_mask;
	u32 padconf;
75
	u32 dma_enabled;
76 77 78 79 80

	struct clk *ick;
	struct clk *fck;
	int clocked;

81 82 83 84 85 86
	int irq;
	int regshift;
	int irqflags;
	void __iomem *membase;
	resource_size_t mapbase;

87
	struct list_head node;
88 89
	struct omap_hwmod *oh;
	struct platform_device *pdev;
90

91
	u32 errata;
92 93 94 95 96 97 98 99 100 101
#if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
	int context_valid;

	/* Registers to be saved/restored for OFF-mode */
	u16 dll;
	u16 dlh;
	u16 ier;
	u16 sysc;
	u16 scr;
	u16 wer;
102
	u16 mcr;
103 104 105 106
#endif
};

static LIST_HEAD(uart_list);
107
static u8 num_uarts;
108

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
/*
 * Since these idle/enable hooks are used in the idle path itself
 * which has interrupts disabled, use the non-locking versions of
 * the hwmod enable/disable functions.
 */
static int uart_idle_hwmod(struct omap_device *od)
{
	_omap_hwmod_idle(od->hwmods[0]);

	return 0;
}

static int uart_enable_hwmod(struct omap_device *od)
{
	_omap_hwmod_enable(od->hwmods[0]);

	return 0;
}

128 129
static struct omap_device_pm_latency omap_uart_latency[] = {
	{
130 131
		.deactivate_func = uart_idle_hwmod,
		.activate_func	 = uart_enable_hwmod,
132 133 134 135
		.flags = OMAP_DEVICE_LATENCY_AUTO_ADJUST,
	},
};

136
static inline unsigned int __serial_read_reg(struct uart_port *up,
137
					     int offset)
138 139 140 141 142
{
	offset <<= up->regshift;
	return (unsigned int)__raw_readb(up->membase + offset);
}

143
static inline unsigned int serial_read_reg(struct omap_uart_state *uart,
144 145
					   int offset)
{
146 147
	offset <<= uart->regshift;
	return (unsigned int)__raw_readb(uart->membase + offset);
148 149
}

150 151 152 153 154 155 156
static inline void __serial_write_reg(struct uart_port *up, int offset,
		int value)
{
	offset <<= up->regshift;
	__raw_writeb(value, up->membase + offset);
}

157
static inline void serial_write_reg(struct omap_uart_state *uart, int offset,
158 159
				    int value)
{
160 161
	offset <<= uart->regshift;
	__raw_writeb(value, uart->membase + offset);
162 163 164 165 166 167 168
}

/*
 * Internal UARTs need to be initialized for the 8250 autoconfig to work
 * properly. Note that the TX watermark initialization may not be needed
 * once the 8250.c watermark handling code is merged.
 */
169

170
static inline void __init omap_uart_reset(struct omap_uart_state *uart)
171
{
172
	serial_write_reg(uart, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
173
	serial_write_reg(uart, UART_OMAP_SCR, 0x08);
174
	serial_write_reg(uart, UART_OMAP_MDR1, UART_OMAP_MDR1_16X_MODE);
175 176
}

177 178
#if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP3)

179 180 181 182 183 184 185 186 187 188 189 190 191 192
/*
 * Work Around for Errata i202 (3430 - 1.12, 3630 - 1.6)
 * The access to uart register after MDR1 Access
 * causes UART to corrupt data.
 *
 * Need a delay =
 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
 * give 10 times as much
 */
static void omap_uart_mdr1_errataset(struct omap_uart_state *uart, u8 mdr1_val,
		u8 fcr_val)
{
	u8 timeout = 255;

193
	serial_write_reg(uart, UART_OMAP_MDR1, mdr1_val);
194
	udelay(2);
195
	serial_write_reg(uart, UART_FCR, fcr_val | UART_FCR_CLEAR_XMIT |
196 197 198 199 200
			UART_FCR_CLEAR_RCVR);
	/*
	 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
	 * TX_FIFO_E bit is 1.
	 */
201
	while (UART_LSR_THRE != (serial_read_reg(uart, UART_LSR) &
202 203 204 205
				(UART_LSR_THRE | UART_LSR_DR))) {
		timeout--;
		if (!timeout) {
			/* Should *never* happen. we warn and carry on */
206 207
			dev_crit(&uart->pdev->dev, "Errata i202: timedout %x\n",
			serial_read_reg(uart, UART_LSR));
208 209 210 211 212 213
			break;
		}
		udelay(1);
	}
}

214
static void omap_uart_save_context(struct omap_uart_state *uart)
215
{
216 217 218 219 220
	u16 lcr = 0;

	if (!enable_off_mode)
		return;

221
	lcr = serial_read_reg(uart, UART_LCR);
222
	serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_B);
223 224 225 226 227 228 229
	uart->dll = serial_read_reg(uart, UART_DLL);
	uart->dlh = serial_read_reg(uart, UART_DLM);
	serial_write_reg(uart, UART_LCR, lcr);
	uart->ier = serial_read_reg(uart, UART_IER);
	uart->sysc = serial_read_reg(uart, UART_OMAP_SYSC);
	uart->scr = serial_read_reg(uart, UART_OMAP_SCR);
	uart->wer = serial_read_reg(uart, UART_OMAP_WER);
230
	serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_A);
231 232
	uart->mcr = serial_read_reg(uart, UART_MCR);
	serial_write_reg(uart, UART_LCR, lcr);
233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248

	uart->context_valid = 1;
}

static void omap_uart_restore_context(struct omap_uart_state *uart)
{
	u16 efr = 0;

	if (!enable_off_mode)
		return;

	if (!uart->context_valid)
		return;

	uart->context_valid = 0;

249
	if (uart->errata & UART_ERRATA_i202_MDR1_ACCESS)
250
		omap_uart_mdr1_errataset(uart, UART_OMAP_MDR1_DISABLE, 0xA0);
251
	else
252 253
		serial_write_reg(uart, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);

254
	serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_B);
255 256 257 258
	efr = serial_read_reg(uart, UART_EFR);
	serial_write_reg(uart, UART_EFR, UART_EFR_ECB);
	serial_write_reg(uart, UART_LCR, 0x0); /* Operational mode */
	serial_write_reg(uart, UART_IER, 0x0);
259
	serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_B);
260 261 262 263
	serial_write_reg(uart, UART_DLL, uart->dll);
	serial_write_reg(uart, UART_DLM, uart->dlh);
	serial_write_reg(uart, UART_LCR, 0x0); /* Operational mode */
	serial_write_reg(uart, UART_IER, uart->ier);
264
	serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_A);
265
	serial_write_reg(uart, UART_MCR, uart->mcr);
266
	serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_B);
267 268 269 270 271
	serial_write_reg(uart, UART_EFR, efr);
	serial_write_reg(uart, UART_LCR, UART_LCR_WLEN8);
	serial_write_reg(uart, UART_OMAP_SCR, uart->scr);
	serial_write_reg(uart, UART_OMAP_WER, uart->wer);
	serial_write_reg(uart, UART_OMAP_SYSC, uart->sysc);
272

273
	if (uart->errata & UART_ERRATA_i202_MDR1_ACCESS)
274
		omap_uart_mdr1_errataset(uart, UART_OMAP_MDR1_16X_MODE, 0xA1);
275
	else
276
		/* UART 16x mode */
277 278
		serial_write_reg(uart, UART_OMAP_MDR1,
				UART_OMAP_MDR1_16X_MODE);
279 280 281 282 283 284 285 286 287 288 289
}
#else
static inline void omap_uart_save_context(struct omap_uart_state *uart) {}
static inline void omap_uart_restore_context(struct omap_uart_state *uart) {}
#endif /* CONFIG_PM && CONFIG_ARCH_OMAP3 */

static inline void omap_uart_enable_clocks(struct omap_uart_state *uart)
{
	if (uart->clocked)
		return;

290
	omap_device_enable(uart->pdev);
291 292 293 294 295 296 297 298 299 300 301 302 303
	uart->clocked = 1;
	omap_uart_restore_context(uart);
}

#ifdef CONFIG_PM

static inline void omap_uart_disable_clocks(struct omap_uart_state *uart)
{
	if (!uart->clocked)
		return;

	omap_uart_save_context(uart);
	uart->clocked = 0;
304
	omap_device_idle(uart->pdev);
305 306
}

307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
static void omap_uart_enable_wakeup(struct omap_uart_state *uart)
{
	/* Set wake-enable bit */
	if (uart->wk_en && uart->wk_mask) {
		u32 v = __raw_readl(uart->wk_en);
		v |= uart->wk_mask;
		__raw_writel(v, uart->wk_en);
	}

	/* Ensure IOPAD wake-enables are set */
	if (cpu_is_omap34xx() && uart->padconf) {
		u16 v = omap_ctrl_readw(uart->padconf);
		v |= OMAP3_PADCONF_WAKEUPENABLE0;
		omap_ctrl_writew(v, uart->padconf);
	}
}

static void omap_uart_disable_wakeup(struct omap_uart_state *uart)
{
	/* Clear wake-enable bit */
	if (uart->wk_en && uart->wk_mask) {
		u32 v = __raw_readl(uart->wk_en);
		v &= ~uart->wk_mask;
		__raw_writel(v, uart->wk_en);
	}

	/* Ensure IOPAD wake-enables are cleared */
	if (cpu_is_omap34xx() && uart->padconf) {
		u16 v = omap_ctrl_readw(uart->padconf);
		v &= ~OMAP3_PADCONF_WAKEUPENABLE0;
		omap_ctrl_writew(v, uart->padconf);
	}
}

341
static void omap_uart_smart_idle_enable(struct omap_uart_state *uart,
342
					       int enable)
343
{
344
	u8 idlemode;
345

346 347 348 349 350 351 352 353 354 355 356 357
	if (enable) {
		/**
		 * Errata 2.15: [UART]:Cannot Acknowledge Idle Requests
		 * in Smartidle Mode When Configured for DMA Operations.
		 */
		if (uart->dma_enabled)
			idlemode = HWMOD_IDLEMODE_FORCE;
		else
			idlemode = HWMOD_IDLEMODE_SMART;
	} else {
		idlemode = HWMOD_IDLEMODE_NO;
	}
358

359
	omap_hwmod_set_slave_idlemode(uart->oh, idlemode);
360 361 362 363 364 365 366 367
}

static void omap_uart_block_sleep(struct omap_uart_state *uart)
{
	omap_uart_enable_clocks(uart);

	omap_uart_smart_idle_enable(uart, 0);
	uart->can_sleep = 0;
368 369 370 371
	if (uart->timeout)
		mod_timer(&uart->timer, jiffies + uart->timeout);
	else
		del_timer(&uart->timer);
372 373 374 375
}

static void omap_uart_allow_sleep(struct omap_uart_state *uart)
{
376
	if (device_may_wakeup(&uart->pdev->dev))
377 378 379 380
		omap_uart_enable_wakeup(uart);
	else
		omap_uart_disable_wakeup(uart);

381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412
	if (!uart->clocked)
		return;

	omap_uart_smart_idle_enable(uart, 1);
	uart->can_sleep = 1;
	del_timer(&uart->timer);
}

static void omap_uart_idle_timer(unsigned long data)
{
	struct omap_uart_state *uart = (struct omap_uart_state *)data;

	omap_uart_allow_sleep(uart);
}

void omap_uart_prepare_idle(int num)
{
	struct omap_uart_state *uart;

	list_for_each_entry(uart, &uart_list, node) {
		if (num == uart->num && uart->can_sleep) {
			omap_uart_disable_clocks(uart);
			return;
		}
	}
}

void omap_uart_resume_idle(int num)
{
	struct omap_uart_state *uart;

	list_for_each_entry(uart, &uart_list, node) {
413
		if (num == uart->num && uart->can_sleep) {
414 415 416 417 418 419 420 421
			omap_uart_enable_clocks(uart);

			/* Check for IO pad wakeup */
			if (cpu_is_omap34xx() && uart->padconf) {
				u16 p = omap_ctrl_readw(uart->padconf);

				if (p & OMAP3_PADCONF_WAKEUPEVENT0)
					omap_uart_block_sleep(uart);
422
			}
423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452

			/* Check for normal UART wakeup */
			if (__raw_readl(uart->wk_st) & uart->wk_mask)
				omap_uart_block_sleep(uart);
			return;
		}
	}
}

void omap_uart_prepare_suspend(void)
{
	struct omap_uart_state *uart;

	list_for_each_entry(uart, &uart_list, node) {
		omap_uart_allow_sleep(uart);
	}
}

int omap_uart_can_sleep(void)
{
	struct omap_uart_state *uart;
	int can_sleep = 1;

	list_for_each_entry(uart, &uart_list, node) {
		if (!uart->clocked)
			continue;

		if (!uart->can_sleep) {
			can_sleep = 0;
			continue;
453
		}
454 455 456

		/* This UART can now safely sleep. */
		omap_uart_allow_sleep(uart);
457
	}
458 459

	return can_sleep;
460 461
}

462 463 464 465 466 467 468 469 470
/**
 * omap_uart_interrupt()
 *
 * This handler is used only to detect that *any* UART interrupt has
 * occurred.  It does _nothing_ to handle the interrupt.  Rather,
 * any UART interrupt will trigger the inactivity timer so the
 * UART will not idle or sleep for its timeout period.
 *
 **/
471
/* static int first_interrupt; */
472 473 474 475 476 477 478 479 480 481 482 483 484 485
static irqreturn_t omap_uart_interrupt(int irq, void *dev_id)
{
	struct omap_uart_state *uart = dev_id;

	omap_uart_block_sleep(uart);

	return IRQ_NONE;
}

static void omap_uart_idle_init(struct omap_uart_state *uart)
{
	int ret;

	uart->can_sleep = 0;
486
	uart->timeout = DEFAULT_TIMEOUT;
487 488
	setup_timer(&uart->timer, omap_uart_idle_timer,
		    (unsigned long) uart);
489 490
	if (uart->timeout)
		mod_timer(&uart->timer, jiffies + uart->timeout);
491 492 493
	omap_uart_smart_idle_enable(uart, 0);

	if (cpu_is_omap34xx()) {
494
		u32 mod = (uart->num > 1) ? OMAP3430_PER_MOD : CORE_MOD;
495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512
		u32 wk_mask = 0;
		u32 padconf = 0;

		uart->wk_en = OMAP34XX_PRM_REGADDR(mod, PM_WKEN1);
		uart->wk_st = OMAP34XX_PRM_REGADDR(mod, PM_WKST1);
		switch (uart->num) {
		case 0:
			wk_mask = OMAP3430_ST_UART1_MASK;
			padconf = 0x182;
			break;
		case 1:
			wk_mask = OMAP3430_ST_UART2_MASK;
			padconf = 0x17a;
			break;
		case 2:
			wk_mask = OMAP3430_ST_UART3_MASK;
			padconf = 0x19e;
			break;
513 514 515 516
		case 3:
			wk_mask = OMAP3630_ST_UART4_MASK;
			padconf = 0x0d2;
			break;
517 518 519 520 521
		}
		uart->wk_mask = wk_mask;
		uart->padconf = padconf;
	} else if (cpu_is_omap24xx()) {
		u32 wk_mask = 0;
522
		u32 wk_en = PM_WKEN1, wk_st = PM_WKST1;
523 524 525 526 527 528 529 530 531

		switch (uart->num) {
		case 0:
			wk_mask = OMAP24XX_ST_UART1_MASK;
			break;
		case 1:
			wk_mask = OMAP24XX_ST_UART2_MASK;
			break;
		case 2:
532 533
			wk_en = OMAP24XX_PM_WKEN2;
			wk_st = OMAP24XX_PM_WKST2;
534 535 536 537
			wk_mask = OMAP24XX_ST_UART3_MASK;
			break;
		}
		uart->wk_mask = wk_mask;
538 539 540 541 542 543 544
		if (cpu_is_omap2430()) {
			uart->wk_en = OMAP2430_PRM_REGADDR(CORE_MOD, wk_en);
			uart->wk_st = OMAP2430_PRM_REGADDR(CORE_MOD, wk_st);
		} else if (cpu_is_omap2420()) {
			uart->wk_en = OMAP2420_PRM_REGADDR(CORE_MOD, wk_en);
			uart->wk_st = OMAP2420_PRM_REGADDR(CORE_MOD, wk_st);
		}
545
	} else {
546 547
		uart->wk_en = NULL;
		uart->wk_st = NULL;
548 549 550 551
		uart->wk_mask = 0;
		uart->padconf = 0;
	}

552 553 554
	uart->irqflags |= IRQF_SHARED;
	ret = request_threaded_irq(uart->irq, NULL, omap_uart_interrupt,
				   IRQF_SHARED, "serial idle", (void *)uart);
555 556 557
	WARN_ON(ret);
}

558 559 560 561 562 563
void omap_uart_enable_irqs(int enable)
{
	int ret;
	struct omap_uart_state *uart;

	list_for_each_entry(uart, &uart_list, node) {
564 565
		if (enable) {
			pm_runtime_put_sync(&uart->pdev->dev);
566 567 568 569 570
			ret = request_threaded_irq(uart->irq, NULL,
						   omap_uart_interrupt,
						   IRQF_SHARED,
						   "serial idle",
						   (void *)uart);
571 572
		} else {
			pm_runtime_get_noresume(&uart->pdev->dev);
573
			free_irq(uart->irq, (void *)uart);
574
		}
575 576 577
	}
}

578 579
static ssize_t sleep_timeout_show(struct device *dev,
				  struct device_attribute *attr,
580 581
				  char *buf)
{
582 583 584
	struct platform_device *pdev = to_platform_device(dev);
	struct omap_device *odev = to_omap_device(pdev);
	struct omap_uart_state *uart = odev->hwmods[0]->dev_attr;
585 586

	return sprintf(buf, "%u\n", uart->timeout / HZ);
587 588
}

589 590
static ssize_t sleep_timeout_store(struct device *dev,
				   struct device_attribute *attr,
591 592
				   const char *buf, size_t n)
{
593 594 595
	struct platform_device *pdev = to_platform_device(dev);
	struct omap_device *odev = to_omap_device(pdev);
	struct omap_uart_state *uart = odev->hwmods[0]->dev_attr;
596 597 598
	unsigned int value;

	if (sscanf(buf, "%u", &value) != 1) {
599
		dev_err(dev, "sleep_timeout_store: Invalid value\n");
600 601
		return -EINVAL;
	}
602 603 604 605 606 607 608 609

	uart->timeout = value * HZ;
	if (uart->timeout)
		mod_timer(&uart->timer, jiffies + uart->timeout);
	else
		/* A zero value means disable timeout feature */
		omap_uart_block_sleep(uart);

610 611 612
	return n;
}

613 614
static DEVICE_ATTR(sleep_timeout, 0644, sleep_timeout_show,
		sleep_timeout_store);
615
#define DEV_CREATE_FILE(dev, attr) WARN_ON(device_create_file(dev, attr))
616 617
#else
static inline void omap_uart_idle_init(struct omap_uart_state *uart) {}
618 619 620 621 622
static void omap_uart_block_sleep(struct omap_uart_state *uart)
{
	/* Needed to enable UART clocks when built without CONFIG_PM */
	omap_uart_enable_clocks(uart);
}
623
#define DEV_CREATE_FILE(dev, attr)
624 625
#endif /* CONFIG_PM */

626
#ifndef CONFIG_SERIAL_OMAP
627 628 629 630 631 632 633 634 635 636
/*
 * Override the default 8250 read handler: mem_serial_in()
 * Empty RX fifo read causes an abort on omap3630 and omap4
 * This function makes sure that an empty rx fifo is not read on these silicons
 * (OMAP1/2/3430 are not affected)
 */
static unsigned int serial_in_override(struct uart_port *up, int offset)
{
	if (UART_RX == offset) {
		unsigned int lsr;
637
		lsr = __serial_read_reg(up, UART_LSR);
638 639 640
		if (!(lsr & UART_LSR_DR))
			return -EPERM;
	}
641 642

	return __serial_read_reg(up, offset);
643 644
}

645 646 647 648 649 650 651 652 653 654 655 656 657 658
static void serial_out_override(struct uart_port *up, int offset, int value)
{
	unsigned int status, tmout = 10000;

	status = __serial_read_reg(up, UART_LSR);
	while (!(status & UART_LSR_THRE)) {
		/* Wait up to 10ms for the character(s) to be sent. */
		if (--tmout == 0)
			break;
		udelay(1);
		status = __serial_read_reg(up, UART_LSR);
	}
	__serial_write_reg(up, offset, value);
}
659 660
#endif

661
void __init omap_serial_early_init(void)
662
{
663
	int i = 0;
664

665 666 667 668
	do {
		char oh_name[MAX_UART_HWMOD_NAME_LEN];
		struct omap_hwmod *oh;
		struct omap_uart_state *uart;
669

670 671 672 673 674 675 676 677 678
		snprintf(oh_name, MAX_UART_HWMOD_NAME_LEN,
			 "uart%d", i + 1);
		oh = omap_hwmod_lookup(oh_name);
		if (!oh)
			break;

		uart = kzalloc(sizeof(struct omap_uart_state), GFP_KERNEL);
		if (WARN_ON(!uart))
			return;
679

680 681 682 683
		uart->oh = oh;
		uart->num = i++;
		list_add_tail(&uart->node, &uart_list);
		num_uarts++;
684

685
		/*
686 687
		 * NOTE: omap_hwmod_init() has not yet been called,
		 *       so no hwmod functions will work yet.
688
		 */
689

690 691 692 693 694 695 696
		/*
		 * During UART early init, device need to be probed
		 * to determine SoC specific init before omap_device
		 * is ready.  Therefore, don't allow idle here
		 */
		uart->oh->flags |= HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET;
	} while (1);
697 698
}

699 700 701 702 703 704 705 706 707 708 709 710
/**
 * omap_serial_init_port() - initialize single serial port
 * @port: serial port number (0-3)
 *
 * This function initialies serial driver for given @port only.
 * Platforms can call this function instead of omap_serial_init()
 * if they don't plan to use all available UARTs as serial ports.
 *
 * Don't mix calls to omap_serial_init_port() and omap_serial_init(),
 * use only one of the two.
 */
void __init omap_serial_init_port(int port)
711
{
712
	struct omap_uart_state *uart;
713 714 715 716 717 718 719 720 721 722 723 724 725 726
	struct omap_hwmod *oh;
	struct omap_device *od;
	void *pdata = NULL;
	u32 pdata_size = 0;
	char *name;
#ifndef CONFIG_SERIAL_OMAP
	struct plat_serial8250_port ports[2] = {
		{},
		{.flags = 0},
	};
	struct plat_serial8250_port *p = &ports[0];
#else
	struct omap_uart_port_info omap_up;
#endif
727

728 729 730
	if (WARN_ON(port < 0))
		return;
	if (WARN_ON(port >= num_uarts))
731
		return;
732

733 734 735
	list_for_each_entry(uart, &uart_list, node)
		if (port == uart->num)
			break;
736

737 738 739 740
	oh = uart->oh;
	uart->dma_enabled = 0;
#ifndef CONFIG_SERIAL_OMAP
	name = "serial8250";
741

742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
	/*
	 * !! 8250 driver does not use standard IORESOURCE* It
	 * has it's own custom pdata that can be taken from
	 * the hwmod resource data.  But, this needs to be
	 * done after the build.
	 *
	 * ?? does it have to be done before the register ??
	 * YES, because platform_device_data_add() copies
	 * pdata, it does not use a pointer.
	 */
	p->flags = UPF_BOOT_AUTOCONF;
	p->iotype = UPIO_MEM;
	p->regshift = 2;
	p->uartclk = OMAP24XX_BASE_BAUD * 16;
	p->irq = oh->mpu_irqs[0].irq;
	p->mapbase = oh->slaves[0]->addr->pa_start;
	p->membase = omap_hwmod_get_mpu_rt_va(oh);
	p->irqflags = IRQF_SHARED;
	p->private_data = uart;
761

762 763 764 765 766
	/*
	 * omap44xx: Never read empty UART fifo
	 * omap3xxx: Never read empty UART fifo on UARTs
	 * with IP rev >=0x52
	 */
767 768
	uart->regshift = p->regshift;
	uart->membase = p->membase;
769 770
	if (cpu_is_omap44xx())
		uart->errata |= UART_ERRATA_FIFO_FULL_ABORT;
771
	else if ((serial_read_reg(uart, UART_OMAP_MVER) & 0xFF)
772 773 774 775
			>= UART_OMAP_NO_EMPTY_FIFO_READ_IP_REV)
		uart->errata |= UART_ERRATA_FIFO_FULL_ABORT;

	if (uart->errata & UART_ERRATA_FIFO_FULL_ABORT) {
776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813
		p->serial_in = serial_in_override;
		p->serial_out = serial_out_override;
	}

	pdata = &ports[0];
	pdata_size = 2 * sizeof(struct plat_serial8250_port);
#else

	name = DRIVER_NAME;

	omap_up.dma_enabled = uart->dma_enabled;
	omap_up.uartclk = OMAP24XX_BASE_BAUD * 16;
	omap_up.mapbase = oh->slaves[0]->addr->pa_start;
	omap_up.membase = omap_hwmod_get_mpu_rt_va(oh);
	omap_up.irqflags = IRQF_SHARED;
	omap_up.flags = UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;

	pdata = &omap_up;
	pdata_size = sizeof(struct omap_uart_port_info);
#endif

	if (WARN_ON(!oh))
		return;

	od = omap_device_build(name, uart->num, oh, pdata, pdata_size,
			       omap_uart_latency,
			       ARRAY_SIZE(omap_uart_latency), false);
	WARN(IS_ERR(od), "Could not build omap_device for %s: %s.\n",
	     name, oh->name);

	uart->irq = oh->mpu_irqs[0].irq;
	uart->regshift = 2;
	uart->mapbase = oh->slaves[0]->addr->pa_start;
	uart->membase = omap_hwmod_get_mpu_rt_va(oh);
	uart->pdev = &od->pdev;

	oh->dev_attr = uart;

814 815
	acquire_console_sem(); /* in case the earlycon is on the UART */

816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839
	/*
	 * Because of early UART probing, UART did not get idled
	 * on init.  Now that omap_device is ready, ensure full idle
	 * before doing omap_device_enable().
	 */
	omap_hwmod_idle(uart->oh);

	omap_device_enable(uart->pdev);
	omap_uart_idle_init(uart);
	omap_uart_reset(uart);
	omap_hwmod_enable_wakeup(uart->oh);
	omap_device_idle(uart->pdev);

	/*
	 * Need to block sleep long enough for interrupt driven
	 * driver to start.  Console driver is in polling mode
	 * so device needs to be kept enabled while polling driver
	 * is in use.
	 */
	if (uart->timeout)
		uart->timeout = (30 * HZ);
	omap_uart_block_sleep(uart);
	uart->timeout = DEFAULT_TIMEOUT;

840 841
	release_console_sem();

842 843 844 845
	if ((cpu_is_omap34xx() && uart->padconf) ||
	    (uart->wk_en && uart->wk_mask)) {
		device_init_wakeup(&od->pdev.dev, true);
		DEV_CREATE_FILE(&od->pdev.dev, &dev_attr_sleep_timeout);
846
	}
847 848 849 850

	/* Enable the MDR1 errata for OMAP3 */
	if (cpu_is_omap34xx())
		uart->errata |= UART_ERRATA_i202_MDR1_ACCESS;
851 852 853 854 855 856 857 858 859 860 861
}

/**
 * omap_serial_init() - intialize all supported serial ports
 *
 * Initializes all available UARTs as serial ports. Platforms
 * can call this function when they want to have default behaviour
 * for serial ports (e.g initialize them all as serial ports).
 */
void __init omap_serial_init(void)
{
862
	struct omap_uart_state *uart;
863

864 865
	list_for_each_entry(uart, &uart_list, node)
		omap_serial_init_port(uart->num);
866
}