iwl-5000.c 50.8 KB
Newer Older
1 2
/******************************************************************************
 *
3
 * Copyright(c) 2007 - 2009 Intel Corporation. All rights reserved.
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
 *
 * The full GNU General Public License is included in this distribution in the
 * file called LICENSE.
 *
 * Contact Information:
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 *****************************************************************************/

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/init.h>
#include <linux/pci.h>
#include <linux/dma-mapping.h>
#include <linux/delay.h>
#include <linux/skbuff.h>
#include <linux/netdevice.h>
#include <linux/wireless.h>
#include <net/mac80211.h>
#include <linux/etherdevice.h>
#include <asm/unaligned.h>

#include "iwl-eeprom.h"
40
#include "iwl-dev.h"
41 42
#include "iwl-core.h"
#include "iwl-io.h"
43
#include "iwl-sta.h"
44
#include "iwl-helpers.h"
J
Johannes Berg 已提交
45
#include "iwl-agn-led.h"
46
#include "iwl-5000-hw.h"
47
#include "iwl-6000-hw.h"
48

49
/* Highest firmware API version supported */
50
#define IWL5000_UCODE_API_MAX 2
51
#define IWL5150_UCODE_API_MAX 2
52

53 54 55 56 57 58 59 60 61 62 63
/* Lowest firmware API version supported */
#define IWL5000_UCODE_API_MIN 1
#define IWL5150_UCODE_API_MIN 1

#define IWL5000_FW_PRE "iwlwifi-5000-"
#define _IWL5000_MODULE_FIRMWARE(api) IWL5000_FW_PRE #api ".ucode"
#define IWL5000_MODULE_FIRMWARE(api) _IWL5000_MODULE_FIRMWARE(api)

#define IWL5150_FW_PRE "iwlwifi-5150-"
#define _IWL5150_MODULE_FIRMWARE(api) IWL5150_FW_PRE #api ".ucode"
#define IWL5150_MODULE_FIRMWARE(api) _IWL5150_MODULE_FIRMWARE(api)
64

65 66 67 68 69 70 71 72 73 74
static const u16 iwl5000_default_queue_to_tx_fifo[] = {
	IWL_TX_FIFO_AC3,
	IWL_TX_FIFO_AC2,
	IWL_TX_FIFO_AC1,
	IWL_TX_FIFO_AC0,
	IWL50_CMD_FIFO_NUM,
	IWL_TX_FIFO_HCCA_1,
	IWL_TX_FIFO_HCCA_2
};

75
int iwl5000_apm_init(struct iwl_priv *priv)
76 77 78 79 80 81
{
	int ret = 0;

	iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
		    CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);

82 83 84 85
	/* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
	iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
		    CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);

T
Tomas Winkler 已提交
86
	/* Set FH wait threshold to maximum (HW error during stress W/A) */
T
Tomas Winkler 已提交
87 88 89 90 91 92
	iwl_set_bit(priv, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);

	/* enable HAP INTA to move device L1a -> L0s */
	iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
		    CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);

93 94
	if (priv->cfg->need_pll_cfg)
		iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
95 96 97 98 99 100

	/* set "initialization complete" bit to move adapter
	 * D0U* --> D0A* state */
	iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);

	/* wait for clock stabilization */
101 102
	ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
			CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
Z
Zhu, Yi 已提交
103
			CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
104
	if (ret < 0) {
105
		IWL_DEBUG_INFO(priv, "Failed to init the card\n");
106 107 108 109
		return ret;
	}

	/* enable DMA */
110
	iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
111 112 113

	udelay(20);

114
	/* disable L1-Active */
115
	iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
116
			  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
117 118 119 120

	return ret;
}

121
/* NIC configuration for 5000 series */
122
void iwl5000_nic_config(struct iwl_priv *priv)
123 124 125
{
	unsigned long flags;
	u16 radio_cfg;
126
	u16 lctl;
127 128 129

	spin_lock_irqsave(&priv->lock, flags);

130
	lctl = iwl_pcie_link_ctl(priv);
131

132 133 134 135
	/* HW bug W/A */
	/* L1-ASPM is enabled by BIOS */
	if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
		/* L1-APSM enabled: disable L0S  */
136 137
		iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
	else
138
		/* L1-ASPM disabled: enable L0S */
139
		iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
140 141 142 143

	radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);

	/* write radio config values to register */
144
	if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) < EEPROM_RF_CONFIG_TYPE_MAX)
145 146 147 148 149 150 151 152 153 154
		iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
			    EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
			    EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
			    EEPROM_RF_CFG_DASH_MSK(radio_cfg));

	/* set CSR_HW_CONFIG_REG for uCode use */
	iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
		    CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
		    CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);

T
Tomas Winkler 已提交
155 156 157 158
	/* W/A : NIC is stuck in a reset state after Early PCIe power off
	 * (PCIe power is lost before PERST# is asserted),
	 * causing ME FW to lose ownership and not being able to obtain it back.
	 */
159
	iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
T
Tomas Winkler 已提交
160 161 162
				APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS,
				~APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS);

W
Wey-Yi Guy 已提交
163

164 165 166 167
	spin_unlock_irqrestore(&priv->lock, flags);
}


168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197
/*
 * EEPROM
 */
static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
{
	u16 offset = 0;

	if ((address & INDIRECT_ADDRESS) == 0)
		return address;

	switch (address & INDIRECT_TYPE_MSK) {
	case INDIRECT_HOST:
		offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_HOST);
		break;
	case INDIRECT_GENERAL:
		offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_GENERAL);
		break;
	case INDIRECT_REGULATORY:
		offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_REGULATORY);
		break;
	case INDIRECT_CALIBRATION:
		offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_CALIBRATION);
		break;
	case INDIRECT_PROCESS_ADJST:
		offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_PROCESS_ADJST);
		break;
	case INDIRECT_OTHERS:
		offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_OTHERS);
		break;
	default:
198
		IWL_ERR(priv, "illegal indirect type: 0x%X\n",
199 200 201 202 203 204 205 206
		address & INDIRECT_TYPE_MSK);
		break;
	}

	/* translate the offset from words to byte */
	return (address & ADDRESS_MSK) + (offset << 1);
}

207
u16 iwl5000_eeprom_calib_version(struct iwl_priv *priv)
208 209 210 211 212 213 214 215 216
{
	struct iwl_eeprom_calib_hdr {
		u8 version;
		u8 pa_type;
		u16 voltage;
	} *hdr;

	hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
							EEPROM_5000_CALIB_ALL);
217
	return hdr->version;
218 219 220

}

221 222 223
static void iwl5000_gain_computation(struct iwl_priv *priv,
		u32 average_noise[NUM_RX_CHAINS],
		u16 min_average_noise_antenna_i,
224 225
		u32 min_average_noise,
		u8 default_chain)
226 227 228 229 230
{
	int i;
	s32 delta_g;
	struct iwl_chain_noise_data *data = &priv->chain_noise_data;

231 232 233 234
	/*
	 * Find Gain Code for the chains based on "default chain"
	 */
	for (i = default_chain + 1; i < NUM_RX_CHAINS; i++) {
235 236 237 238 239 240 241 242
		if ((data->disconn_array[i])) {
			data->delta_gain_code[i] = 0;
			continue;
		}
		delta_g = (1000 * ((s32)average_noise[0] -
			(s32)average_noise[i])) / 1500;
		/* bound gain by 2 bits value max, 3rd bit is sign */
		data->delta_gain_code[i] =
243
			min(abs(delta_g), (long) CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
244 245 246 247 248 249

		if (delta_g < 0)
			/* set negative sign */
			data->delta_gain_code[i] |= (1 << 2);
	}

250
	IWL_DEBUG_CALIB(priv, "Delta gains: ANT_B = %d  ANT_C = %d\n",
251 252 253
			data->delta_gain_code[1], data->delta_gain_code[2]);

	if (!data->radio_write) {
254
		struct iwl_calib_chain_noise_gain_cmd cmd;
255

256 257
		memset(&cmd, 0, sizeof(cmd));

258 259 260 261
		cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_GAIN_CMD;
		cmd.hdr.first_group = 0;
		cmd.hdr.groups_num = 1;
		cmd.hdr.data_valid = 1;
262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
		cmd.delta_gain_1 = data->delta_gain_code[1];
		cmd.delta_gain_2 = data->delta_gain_code[2];
		iwl_send_cmd_pdu_async(priv, REPLY_PHY_CALIBRATION_CMD,
			sizeof(cmd), &cmd, NULL);

		data->radio_write = 1;
		data->state = IWL_CHAIN_NOISE_CALIBRATED;
	}

	data->chain_noise_a = 0;
	data->chain_noise_b = 0;
	data->chain_noise_c = 0;
	data->chain_signal_a = 0;
	data->chain_signal_b = 0;
	data->chain_signal_c = 0;
	data->beacon_count = 0;
}

static void iwl5000_chain_noise_reset(struct iwl_priv *priv)
{
	struct iwl_chain_noise_data *data = &priv->chain_noise_data;
283
	int ret;
284 285

	if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
286
		struct iwl_calib_chain_noise_reset_cmd cmd;
287
		memset(&cmd, 0, sizeof(cmd));
288 289 290 291 292 293 294 295

		cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_RESET_CMD;
		cmd.hdr.first_group = 0;
		cmd.hdr.groups_num = 1;
		cmd.hdr.data_valid = 1;
		ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
					sizeof(cmd), &cmd);
		if (ret)
296 297
			IWL_ERR(priv,
				"Could not send REPLY_PHY_CALIBRATION_CMD\n");
298
		data->state = IWL_CHAIN_NOISE_ACCUMULATE;
299
		IWL_DEBUG_CALIB(priv, "Run chain_noise_calibrate\n");
300 301 302
	}
}

303
void iwl5000_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
304 305
			__le32 *tx_flags)
{
306 307
	if ((info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) ||
	    (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT))
308 309 310 311 312
		*tx_flags |= TX_CMD_FLG_RTS_CTS_MSK;
	else
		*tx_flags &= ~TX_CMD_FLG_RTS_CTS_MSK;
}

313 314
static struct iwl_sensitivity_ranges iwl5000_sensitivity = {
	.min_nrg_cck = 95,
315
	.max_nrg_cck = 0, /* not used, set to 0 */
316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333
	.auto_corr_min_ofdm = 90,
	.auto_corr_min_ofdm_mrc = 170,
	.auto_corr_min_ofdm_x1 = 120,
	.auto_corr_min_ofdm_mrc_x1 = 240,

	.auto_corr_max_ofdm = 120,
	.auto_corr_max_ofdm_mrc = 210,
	.auto_corr_max_ofdm_x1 = 155,
	.auto_corr_max_ofdm_mrc_x1 = 290,

	.auto_corr_min_cck = 125,
	.auto_corr_max_cck = 200,
	.auto_corr_min_cck_mrc = 170,
	.auto_corr_max_cck_mrc = 400,
	.nrg_th_cck = 95,
	.nrg_th_ofdm = 95,
};

334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
static struct iwl_sensitivity_ranges iwl5150_sensitivity = {
	.min_nrg_cck = 95,
	.max_nrg_cck = 0, /* not used, set to 0 */
	.auto_corr_min_ofdm = 90,
	.auto_corr_min_ofdm_mrc = 170,
	.auto_corr_min_ofdm_x1 = 105,
	.auto_corr_min_ofdm_mrc_x1 = 220,

	.auto_corr_max_ofdm = 120,
	.auto_corr_max_ofdm_mrc = 210,
	/* max = min for performance bug in 5150 DSP */
	.auto_corr_max_ofdm_x1 = 105,
	.auto_corr_max_ofdm_mrc_x1 = 220,

	.auto_corr_min_cck = 125,
	.auto_corr_max_cck = 200,
	.auto_corr_min_cck_mrc = 170,
	.auto_corr_max_cck_mrc = 400,
	.nrg_th_cck = 95,
	.nrg_th_ofdm = 95,
};

356
const u8 *iwl5000_eeprom_query_addr(const struct iwl_priv *priv,
357 358 359 360 361 362 363
					   size_t offset)
{
	u32 address = eeprom_indirect_address(priv, offset);
	BUG_ON(address >= priv->cfg->eeprom_size);
	return &priv->eeprom[address];
}

364
static void iwl5150_set_ct_threshold(struct iwl_priv *priv)
365
{
366
	const s32 volt2temp_coef = IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF;
367
	s32 threshold = (s32)CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY) -
368 369 370 371 372 373 374 375
			iwl_temp_calib_to_offset(priv);

	priv->hw_params.ct_kill_threshold = threshold * volt2temp_coef;
}

static void iwl5000_set_ct_threshold(struct iwl_priv *priv)
{
	/* want Celsius */
376
	priv->hw_params.ct_kill_threshold = CT_KILL_THRESHOLD_LEGACY;
377 378
}

379 380 381
/*
 *  Calibration
 */
382
static int iwl5000_set_Xtal_calib(struct iwl_priv *priv)
383
{
384
	struct iwl_calib_xtal_freq_cmd cmd;
385 386
	u16 *xtal_calib = (u16 *)iwl_eeprom_query_addr(priv, EEPROM_5000_XTAL);

387 388 389 390 391 392
	cmd.hdr.op_code = IWL_PHY_CALIBRATE_CRYSTAL_FRQ_CMD;
	cmd.hdr.first_group = 0;
	cmd.hdr.groups_num = 1;
	cmd.hdr.data_valid = 1;
	cmd.cap_pin1 = (u8)xtal_calib[0];
	cmd.cap_pin2 = (u8)xtal_calib[1];
393
	return iwl_calib_set(&priv->calib_results[IWL_CALIB_XTAL],
394
			     (u8 *)&cmd, sizeof(cmd));
395 396 397 398
}

static int iwl5000_send_calib_cfg(struct iwl_priv *priv)
{
399
	struct iwl_calib_cfg_cmd calib_cfg_cmd;
400 401
	struct iwl_host_cmd cmd = {
		.id = CALIBRATION_CFG_CMD,
402
		.len = sizeof(struct iwl_calib_cfg_cmd),
403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418
		.data = &calib_cfg_cmd,
	};

	memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
	calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
	calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL;
	calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL;
	calib_cfg_cmd.ucd_calib_cfg.flags = IWL_CALIB_INIT_CFG_ALL;

	return iwl_send_cmd(priv, &cmd);
}

static void iwl5000_rx_calib_result(struct iwl_priv *priv,
			     struct iwl_rx_mem_buffer *rxb)
{
	struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
419
	struct iwl_calib_hdr *hdr = (struct iwl_calib_hdr *)pkt->u.raw;
420
	int len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
421
	int index;
422 423 424 425

	/* reduce the size of the length field itself */
	len -= 4;

426 427 428
	/* Define the order in which the results will be sent to the runtime
	 * uCode. iwl_send_calib_results sends them in a row according to their
	 * index. We sort them here */
429
	switch (hdr->op_code) {
430 431 432
	case IWL_PHY_CALIBRATE_DC_CMD:
		index = IWL_CALIB_DC;
		break;
433 434
	case IWL_PHY_CALIBRATE_LO_CMD:
		index = IWL_CALIB_LO;
435
		break;
436 437
	case IWL_PHY_CALIBRATE_TX_IQ_CMD:
		index = IWL_CALIB_TX_IQ;
438
		break;
439 440
	case IWL_PHY_CALIBRATE_TX_IQ_PERD_CMD:
		index = IWL_CALIB_TX_IQ_PERD;
441
		break;
442 443 444
	case IWL_PHY_CALIBRATE_BASE_BAND_CMD:
		index = IWL_CALIB_BASE_BAND;
		break;
445
	default:
446
		IWL_ERR(priv, "Unknown calibration notification %d\n",
447 448 449
			  hdr->op_code);
		return;
	}
450
	iwl_calib_set(&priv->calib_results[index], pkt->u.raw, len);
451 452 453 454 455
}

static void iwl5000_rx_calib_complete(struct iwl_priv *priv,
			       struct iwl_rx_mem_buffer *rxb)
{
456
	IWL_DEBUG_INFO(priv, "Init. calibration is completed, restarting fw.\n");
457 458 459
	queue_work(priv->workqueue, &priv->restart);
}

460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
/*
 * ucode
 */
static int iwl5000_load_section(struct iwl_priv *priv,
				struct fw_desc *image,
				u32 dst_addr)
{
	dma_addr_t phy_addr = image->p_addr;
	u32 byte_cnt = image->len;

	iwl_write_direct32(priv,
		FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
		FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);

	iwl_write_direct32(priv,
		FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);

	iwl_write_direct32(priv,
		FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
		phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);

	iwl_write_direct32(priv,
482
		FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
T
Tomas Winkler 已提交
483
		(iwl_get_dma_hi_addr(phy_addr)
484 485
			<< FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);

486 487 488 489 490 491 492 493 494
	iwl_write_direct32(priv,
		FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
		1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
		1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
		FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);

	iwl_write_direct32(priv,
		FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
		FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE	|
495
		FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE	|
496 497 498 499 500 501 502 503 504 505 506
		FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);

	return 0;
}

static int iwl5000_load_given_ucode(struct iwl_priv *priv,
		struct fw_desc *inst_image,
		struct fw_desc *data_image)
{
	int ret = 0;

507 508
	ret = iwl5000_load_section(priv, inst_image,
				   IWL50_RTC_INST_LOWER_BOUND);
509 510 511
	if (ret)
		return ret;

512
	IWL_DEBUG_INFO(priv, "INST uCode section being loaded...\n");
513
	ret = wait_event_interruptible_timeout(priv->wait_command_queue,
514
					priv->ucode_write_complete, 5 * HZ);
515
	if (ret == -ERESTARTSYS) {
516
		IWL_ERR(priv, "Could not load the INST uCode section due "
517 518 519 520
			"to interrupt\n");
		return ret;
	}
	if (!ret) {
521
		IWL_ERR(priv, "Could not load the INST uCode section\n");
522 523 524 525 526 527
		return -ETIMEDOUT;
	}

	priv->ucode_write_complete = 0;

	ret = iwl5000_load_section(
528
		priv, data_image, IWL50_RTC_DATA_LOWER_BOUND);
529 530 531
	if (ret)
		return ret;

532
	IWL_DEBUG_INFO(priv, "DATA uCode section being loaded...\n");
533 534 535 536

	ret = wait_event_interruptible_timeout(priv->wait_command_queue,
				priv->ucode_write_complete, 5 * HZ);
	if (ret == -ERESTARTSYS) {
537
		IWL_ERR(priv, "Could not load the INST uCode section due "
538 539 540
			"to interrupt\n");
		return ret;
	} else if (!ret) {
541
		IWL_ERR(priv, "Could not load the DATA uCode section\n");
542 543 544 545 546 547 548 549 550
		return -ETIMEDOUT;
	} else
		ret = 0;

	priv->ucode_write_complete = 0;

	return ret;
}

551
int iwl5000_load_ucode(struct iwl_priv *priv)
552 553 554 555 556
{
	int ret = 0;

	/* check whether init ucode should be loaded, or rather runtime ucode */
	if (priv->ucode_init.len && (priv->ucode_type == UCODE_NONE)) {
557
		IWL_DEBUG_INFO(priv, "Init ucode found. Loading init ucode...\n");
558 559 560
		ret = iwl5000_load_given_ucode(priv,
			&priv->ucode_init, &priv->ucode_init_data);
		if (!ret) {
561
			IWL_DEBUG_INFO(priv, "Init ucode load complete.\n");
562 563 564
			priv->ucode_type = UCODE_INIT;
		}
	} else {
565
		IWL_DEBUG_INFO(priv, "Init ucode not found, or already loaded. "
566 567 568 569
			"Loading runtime ucode...\n");
		ret = iwl5000_load_given_ucode(priv,
			&priv->ucode_code, &priv->ucode_data);
		if (!ret) {
570
			IWL_DEBUG_INFO(priv, "Runtime ucode load complete.\n");
571 572 573 574 575 576 577
			priv->ucode_type = UCODE_RT;
		}
	}

	return ret;
}

578
void iwl5000_init_alive_start(struct iwl_priv *priv)
579 580 581 582 583 584 585
{
	int ret = 0;

	/* Check alive response for "valid" sign from uCode */
	if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
		/* We had an error bringing up the hardware, so take it
		 * all the way back down so we can try again */
586
		IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
587 588 589 590 591 592 593 594 595
		goto restart;
	}

	/* initialize uCode was loaded... verify inst image.
	 * This is a paranoid check, because we would not have gotten the
	 * "initialize" alive if code weren't properly loaded.  */
	if (iwl_verify_ucode(priv)) {
		/* Runtime instruction load was bad;
		 * take it all the way back down so we can try again */
596
		IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
597 598 599
		goto restart;
	}

600
	iwl_clear_stations_table(priv);
601 602
	ret = priv->cfg->ops->lib->alive_notify(priv);
	if (ret) {
603 604
		IWL_WARN(priv,
			"Could not complete ALIVE transition: %d\n", ret);
605 606 607
		goto restart;
	}

608
	iwl5000_send_calib_cfg(priv);
609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628
	return;

restart:
	/* real restart (first load init_ucode) */
	queue_work(priv->workqueue, &priv->restart);
}

static void iwl5000_set_wr_ptrs(struct iwl_priv *priv,
				int txq_id, u32 index)
{
	iwl_write_direct32(priv, HBUS_TARG_WRPTR,
			(index & 0xff) | (txq_id << 8));
	iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(txq_id), index);
}

static void iwl5000_tx_queue_set_status(struct iwl_priv *priv,
					struct iwl_tx_queue *txq,
					int tx_fifo_id, int scd_retry)
{
	int txq_id = txq->q.id;
T
Tomas Winkler 已提交
629
	int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
630 631 632 633 634 635 636 637 638

	iwl_write_prph(priv, IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
			(active << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
			(tx_fifo_id << IWL50_SCD_QUEUE_STTS_REG_POS_TXF) |
			(1 << IWL50_SCD_QUEUE_STTS_REG_POS_WSL) |
			IWL50_SCD_QUEUE_STTS_REG_MSK);

	txq->sched_retry = scd_retry;

639
	IWL_DEBUG_INFO(priv, "%s %s Queue %d on AC %d\n",
640 641 642 643
		       active ? "Activate" : "Deactivate",
		       scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
}

644 645 646 647 648 649 650 651 652 653
static int iwl5000_send_wimax_coex(struct iwl_priv *priv)
{
	struct iwl_wimax_coex_cmd coex_cmd;

	memset(&coex_cmd, 0, sizeof(coex_cmd));

	return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
				sizeof(coex_cmd), &coex_cmd);
}

654
int iwl5000_alive_notify(struct iwl_priv *priv)
655 656 657
{
	u32 a;
	unsigned long flags;
658
	int i, chan;
W
Winkler, Tomas 已提交
659
	u32 reg_val;
660 661 662 663 664 665 666 667 668 669 670

	spin_lock_irqsave(&priv->lock, flags);

	priv->scd_base_addr = iwl_read_prph(priv, IWL50_SCD_SRAM_BASE_ADDR);
	a = priv->scd_base_addr + IWL50_SCD_CONTEXT_DATA_OFFSET;
	for (; a < priv->scd_base_addr + IWL50_SCD_TX_STTS_BITMAP_OFFSET;
		a += 4)
		iwl_write_targ_mem(priv, a, 0);
	for (; a < priv->scd_base_addr + IWL50_SCD_TRANSLATE_TBL_OFFSET;
		a += 4)
		iwl_write_targ_mem(priv, a, 0);
671 672
	for (; a < priv->scd_base_addr +
	       IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(priv->hw_params.max_txq_num); a += 4)
673 674 675
		iwl_write_targ_mem(priv, a, 0);

	iwl_write_prph(priv, IWL50_SCD_DRAM_BASE_ADDR,
676
		       priv->scd_bc_tbls.dma >> 10);
677 678 679 680 681 682 683

	/* Enable DMA channel */
	for (chan = 0; chan < FH50_TCSR_CHNL_NUM ; chan++)
		iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);

W
Winkler, Tomas 已提交
684 685 686 687 688
	/* Update FH chicken bits */
	reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
	iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);

689
	iwl_write_prph(priv, IWL50_SCD_QUEUECHAIN_SEL,
690
		IWL50_SCD_QUEUECHAIN_SEL_ALL(priv->hw_params.max_txq_num));
691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
	iwl_write_prph(priv, IWL50_SCD_AGGR_SEL, 0);

	/* initiate the queues */
	for (i = 0; i < priv->hw_params.max_txq_num; i++) {
		iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(i), 0);
		iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
		iwl_write_targ_mem(priv, priv->scd_base_addr +
				IWL50_SCD_CONTEXT_QUEUE_OFFSET(i), 0);
		iwl_write_targ_mem(priv, priv->scd_base_addr +
				IWL50_SCD_CONTEXT_QUEUE_OFFSET(i) +
				sizeof(u32),
				((SCD_WIN_SIZE <<
				IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
				IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
				((SCD_FRAME_LIMIT <<
				IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
				IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
	}

	iwl_write_prph(priv, IWL50_SCD_INTERRUPT_MASK,
711
			IWL_MASK(0, priv->hw_params.max_txq_num));
712

713 714
	/* Activate all Tx DMA/FIFO channels */
	priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
715 716

	iwl5000_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
717

718 719 720 721 722 723 724 725 726 727 728 729 730 731 732
	/* map qos queues to fifos one-to-one */
	for (i = 0; i < ARRAY_SIZE(iwl5000_default_queue_to_tx_fifo); i++) {
		int ac = iwl5000_default_queue_to_tx_fifo[i];
		iwl_txq_ctx_activate(priv, i);
		iwl5000_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
	}
	/* TODO - need to initialize those FIFOs inside the loop above,
	 * not only mark them as active */
	iwl_txq_ctx_activate(priv, 4);
	iwl_txq_ctx_activate(priv, 7);
	iwl_txq_ctx_activate(priv, 8);
	iwl_txq_ctx_activate(priv, 9);

	spin_unlock_irqrestore(&priv->lock, flags);

733

734 735
	iwl5000_send_wimax_coex(priv);

736 737
	iwl5000_set_Xtal_calib(priv);
	iwl_send_calib_results(priv);
738

739 740 741
	return 0;
}

742
int iwl5000_hw_set_hw_params(struct iwl_priv *priv)
743 744 745
{
	if ((priv->cfg->mod_params->num_of_queues > IWL50_NUM_QUEUES) ||
	    (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
746 747 748
		IWL_ERR(priv,
			"invalid queues_num, should be between %d and %d\n",
			IWL_MIN_NUM_QUEUES, IWL50_NUM_QUEUES);
749 750
		return -EINVAL;
	}
751

752
	priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
753
	priv->hw_params.dma_chnl_num = FH50_TCSR_CHNL_NUM;
754 755
	priv->hw_params.scd_bc_tbls_size =
			IWL50_NUM_QUEUES * sizeof(struct iwl5000_scd_bc_tbl);
756
	priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
757 758
	priv->hw_params.max_stations = IWL5000_STATION_COUNT;
	priv->hw_params.bcast_sta_id = IWL5000_BROADCAST_ID;
759

760 761
	priv->hw_params.max_data_size = IWL50_RTC_DATA_SIZE;
	priv->hw_params.max_inst_size = IWL50_RTC_INST_SIZE;
762

763
	priv->hw_params.max_bsm_size = 0;
764
	priv->hw_params.ht40_channel =  BIT(IEEE80211_BAND_2GHZ) |
765
					BIT(IEEE80211_BAND_5GHZ);
766 767
	priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;

768 769 770 771
	priv->hw_params.tx_chains_num = num_of_ant(priv->cfg->valid_tx_ant);
	priv->hw_params.rx_chains_num = num_of_ant(priv->cfg->valid_rx_ant);
	priv->hw_params.valid_tx_ant = priv->cfg->valid_tx_ant;
	priv->hw_params.valid_rx_ant = priv->cfg->valid_rx_ant;
772

773 774
	if (priv->cfg->ops->lib->temp_ops.set_ct_kill)
		priv->cfg->ops->lib->temp_ops.set_ct_kill(priv);
775

776
	/* Set initial sensitivity parameters */
777 778
	/* Set initial calibration set */
	switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
779
	case CSR_HW_REV_TYPE_5150:
780
		priv->hw_params.sens = &iwl5150_sensitivity;
781
		priv->hw_params.calib_init_cfg =
782
			BIT(IWL_CALIB_DC)		|
783
			BIT(IWL_CALIB_LO)		|
784 785
			BIT(IWL_CALIB_TX_IQ) 		|
			BIT(IWL_CALIB_BASE_BAND);
786

787
		break;
788
	default:
789
		priv->hw_params.sens = &iwl5000_sensitivity;
790
		priv->hw_params.calib_init_cfg =
791
			BIT(IWL_CALIB_XTAL)		|
792 793
			BIT(IWL_CALIB_LO)		|
			BIT(IWL_CALIB_TX_IQ) 		|
794
			BIT(IWL_CALIB_TX_IQ_PERD)	|
795
			BIT(IWL_CALIB_BASE_BAND);
796 797 798
		break;
	}

799 800
	return 0;
}
801

802 803 804
/**
 * iwl5000_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
 */
805
void iwl5000_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
806
					    struct iwl_tx_queue *txq,
807 808
					    u16 byte_cnt)
{
809
	struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
810
	int write_ptr = txq->q.write_ptr;
811 812
	int txq_id = txq->q.id;
	u8 sec_ctl = 0;
813 814 815
	u8 sta_id = 0;
	u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
	__le16 bc_ent;
816

817
	WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
818 819

	if (txq_id != IWL_CMD_QUEUE_NUM) {
820
		sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
821
		sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;
822 823 824 825 826 827 828 829 830 831 832 833 834 835

		switch (sec_ctl & TX_CMD_SEC_MSK) {
		case TX_CMD_SEC_CCM:
			len += CCMP_MIC_LEN;
			break;
		case TX_CMD_SEC_TKIP:
			len += TKIP_ICV_LEN;
			break;
		case TX_CMD_SEC_WEP:
			len += WEP_IV_LEN + WEP_ICV_LEN;
			break;
		}
	}

836
	bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
837

838
	scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
839

840
	if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
841
		scd_bc_tbl[txq_id].
842
			tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
843 844
}

845
void iwl5000_txq_inval_byte_cnt_tbl(struct iwl_priv *priv,
846 847
					   struct iwl_tx_queue *txq)
{
848
	struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
849 850 851 852 853 854
	int txq_id = txq->q.id;
	int read_ptr = txq->q.read_ptr;
	u8 sta_id = 0;
	__le16 bc_ent;

	WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
855 856

	if (txq_id != IWL_CMD_QUEUE_NUM)
857
		sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;
858

859
	bc_ent =  cpu_to_le16(1 | (sta_id << 12));
860
	scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
861

862
	if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
863
		scd_bc_tbl[txq_id].
864
			tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] =  bc_ent;
865 866
}

867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899
static int iwl5000_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
					u16 txq_id)
{
	u32 tbl_dw_addr;
	u32 tbl_dw;
	u16 scd_q2ratid;

	scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;

	tbl_dw_addr = priv->scd_base_addr +
			IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);

	tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);

	if (txq_id & 0x1)
		tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
	else
		tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);

	iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);

	return 0;
}
static void iwl5000_tx_queue_stop_scheduler(struct iwl_priv *priv, u16 txq_id)
{
	/* Simply stop the queue, but don't change any configuration;
	 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
	iwl_write_prph(priv,
		IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
		(0 << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
		(1 << IWL50_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
}

900
int iwl5000_txq_agg_enable(struct iwl_priv *priv, int txq_id,
901 902 903 904 905
				  int tx_fifo, int sta_id, int tid, u16 ssn_idx)
{
	unsigned long flags;
	u16 ra_tid;

906 907
	if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
	    (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
908 909
		IWL_WARN(priv,
			"queue number out of range: %d, must be %d to %d\n",
910 911 912 913
			txq_id, IWL50_FIRST_AMPDU_QUEUE,
			IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
		return -EINVAL;
	}
914 915 916 917

	ra_tid = BUILD_RAxTID(sta_id, tid);

	/* Modify device's station table to Tx this TID */
918
	iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960

	spin_lock_irqsave(&priv->lock, flags);

	/* Stop this Tx queue before configuring it */
	iwl5000_tx_queue_stop_scheduler(priv, txq_id);

	/* Map receiver-address / traffic-ID to this queue */
	iwl5000_tx_queue_set_q2ratid(priv, ra_tid, txq_id);

	/* Set this queue as a chain-building queue */
	iwl_set_bits_prph(priv, IWL50_SCD_QUEUECHAIN_SEL, (1<<txq_id));

	/* enable aggregations for the queue */
	iwl_set_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1<<txq_id));

	/* Place first TFD at index corresponding to start sequence number.
	 * Assumes that ssn_idx is valid (!= 0xFFF) */
	priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
	priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
	iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);

	/* Set up Tx window size and frame limit for this queue */
	iwl_write_targ_mem(priv, priv->scd_base_addr +
			IWL50_SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
			sizeof(u32),
			((SCD_WIN_SIZE <<
			IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
			IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
			((SCD_FRAME_LIMIT <<
			IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
			IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));

	iwl_set_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));

	/* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
	iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);

	spin_unlock_irqrestore(&priv->lock, flags);

	return 0;
}

961
int iwl5000_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
962 963
				   u16 ssn_idx, u8 tx_fifo)
{
964 965
	if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
	    (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
966
		IWL_ERR(priv,
967
			"queue number out of range: %d, must be %d to %d\n",
968 969
			txq_id, IWL50_FIRST_AMPDU_QUEUE,
			IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988
		return -EINVAL;
	}

	iwl5000_tx_queue_stop_scheduler(priv, txq_id);

	iwl_clear_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1 << txq_id));

	priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
	priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
	/* supposes that ssn_idx is valid (!= 0xFFF) */
	iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);

	iwl_clear_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
	iwl_txq_ctx_deactivate(priv, txq_id);
	iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);

	return 0;
}

989
u16 iwl5000_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
990 991
{
	u16 size = (u16)sizeof(struct iwl_addsta_cmd);
992 993 994 995
	struct iwl_addsta_cmd *addsta = (struct iwl_addsta_cmd *)data;
	memcpy(addsta, cmd, size);
	/* resrved in 5000 */
	addsta->rate_n_flags = cpu_to_le16(0);
996 997 998 999
	return size;
}


1000
/*
T
Tomas Winkler 已提交
1001
 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
1002 1003
 * must be called under priv->lock and mac access
 */
1004
void iwl5000_txq_set_sched(struct iwl_priv *priv, u32 mask)
1005
{
1006
	iwl_write_prph(priv, IWL50_SCD_TXFACT, mask);
1007 1008
}

1009 1010 1011

static inline u32 iwl5000_get_scd_ssn(struct iwl5000_tx_resp *tx_resp)
{
1012
	return le32_to_cpup((__le32 *)&tx_resp->status +
1013
			    tx_resp->frame_count) & MAX_SN;
1014 1015 1016 1017 1018
}

static int iwl5000_tx_status_reply_tx(struct iwl_priv *priv,
				      struct iwl_ht_agg *agg,
				      struct iwl5000_tx_resp *tx_resp,
1019
				      int txq_id, u16 start_idx)
1020 1021 1022 1023 1024
{
	u16 status;
	struct agg_tx_status *frame_status = &tx_resp->status;
	struct ieee80211_tx_info *info = NULL;
	struct ieee80211_hdr *hdr = NULL;
1025
	u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
1026
	int i, sh, idx;
1027 1028 1029
	u16 seq;

	if (agg->wait_for_ba)
1030
		IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
1031 1032 1033

	agg->frame_count = tx_resp->frame_count;
	agg->start_idx = start_idx;
1034
	agg->rate_n_flags = rate_n_flags;
1035 1036 1037 1038 1039 1040
	agg->bitmap = 0;

	/* # frames attempted by Tx command */
	if (agg->frame_count == 1) {
		/* Only one frame was attempted; no block-ack will arrive */
		status = le16_to_cpu(frame_status[0].status);
1041
		idx = start_idx;
1042 1043

		/* FIXME: code repetition */
1044
		IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
1045 1046 1047
				   agg->frame_count, agg->start_idx, idx);

		info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
1048
		info->status.rates[0].count = tx_resp->failure_frame + 1;
1049
		info->flags &= ~IEEE80211_TX_CTL_AMPDU;
1050
		info->flags |= iwl_is_tx_success(status) ?
T
Tomas Winkler 已提交
1051
					IEEE80211_TX_STAT_ACK : 0;
1052 1053
		iwl_hwrate_to_tx_control(priv, rate_n_flags, info);

1054 1055
		/* FIXME: code repetition end */

1056
		IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
1057
				    status & 0xff, tx_resp->failure_frame);
1058
		IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077

		agg->wait_for_ba = 0;
	} else {
		/* Two or more frames were attempted; expect block-ack */
		u64 bitmap = 0;
		int start = agg->start_idx;

		/* Construct bit-map of pending frames within Tx window */
		for (i = 0; i < agg->frame_count; i++) {
			u16 sc;
			status = le16_to_cpu(frame_status[i].status);
			seq  = le16_to_cpu(frame_status[i].sequence);
			idx = SEQ_TO_INDEX(seq);
			txq_id = SEQ_TO_QUEUE(seq);

			if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
				      AGG_TX_STATE_ABORT_MSK))
				continue;

1078
			IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
1079 1080 1081
					   agg->frame_count, txq_id, idx);

			hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
1082 1083 1084 1085 1086 1087
			if (!hdr) {
				IWL_ERR(priv,
					"BUG_ON idx doesn't point to valid skb"
					" idx=%d, txq_id=%d\n", idx, txq_id);
				return -1;
			}
1088 1089 1090

			sc = le16_to_cpu(hdr->seq_ctrl);
			if (idx != (SEQ_TO_SN(sc) & 0xff)) {
1091 1092 1093
				IWL_ERR(priv,
					"BUG_ON idx doesn't match seq control"
					" idx=%d, seq_idx=%d, seq=%d\n",
1094 1095 1096 1097 1098
					  idx, SEQ_TO_SN(sc),
					  hdr->seq_ctrl);
				return -1;
			}

1099
			IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
					   i, idx, SEQ_TO_SN(sc));

			sh = idx - start;
			if (sh > 64) {
				sh = (start - idx) + 0xff;
				bitmap = bitmap << sh;
				sh = 0;
				start = idx;
			} else if (sh < -64)
				sh  = 0xff - (start - idx);
			else if (sh < 0) {
				sh = start - idx;
				start = idx;
				bitmap = bitmap << sh;
				sh = 0;
			}
1116
			bitmap |= 1ULL << sh;
1117
			IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
1118
					   start, (unsigned long long)bitmap);
1119 1120 1121 1122
		}

		agg->bitmap = bitmap;
		agg->start_idx = start;
1123
		IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
				   agg->frame_count, agg->start_idx,
				   (unsigned long long)agg->bitmap);

		if (bitmap)
			agg->wait_for_ba = 1;
	}
	return 0;
}

static void iwl5000_rx_reply_tx(struct iwl_priv *priv,
				struct iwl_rx_mem_buffer *rxb)
{
	struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
	u16 sequence = le16_to_cpu(pkt->hdr.sequence);
	int txq_id = SEQ_TO_QUEUE(sequence);
	int index = SEQ_TO_INDEX(sequence);
	struct iwl_tx_queue *txq = &priv->txq[txq_id];
	struct ieee80211_tx_info *info;
	struct iwl5000_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
	u32  status = le16_to_cpu(tx_resp->status.status);
T
Tomas Winkler 已提交
1144 1145 1146
	int tid;
	int sta_id;
	int freed;
1147 1148

	if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
1149
		IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
1150 1151 1152 1153 1154 1155 1156 1157 1158
			  "is out of range [0-%d] %d %d\n", txq_id,
			  index, txq->q.n_bd, txq->q.write_ptr,
			  txq->q.read_ptr);
		return;
	}

	info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
	memset(&info->status, 0, sizeof(info->status));

T
Tomas Winkler 已提交
1159 1160
	tid = (tx_resp->ra_tid & IWL50_TX_RES_TID_MSK) >> IWL50_TX_RES_TID_POS;
	sta_id = (tx_resp->ra_tid & IWL50_TX_RES_RA_MSK) >> IWL50_TX_RES_RA_POS;
1161 1162 1163 1164 1165 1166 1167

	if (txq->sched_retry) {
		const u32 scd_ssn = iwl5000_get_scd_ssn(tx_resp);
		struct iwl_ht_agg *agg = NULL;

		agg = &priv->stations[sta_id].tid[tid].agg;

1168
		iwl5000_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
1169

1170 1171 1172
		/* check if BAR is needed */
		if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
			info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
1173 1174 1175

		if (txq->q.read_ptr != (scd_ssn & 0xff)) {
			index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
1176
			IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
T
Tomas Winkler 已提交
1177 1178 1179
					"scd_ssn=%d idx=%d txq=%d swq=%d\n",
					scd_ssn , index, txq_id, txq->swq_id);

1180
			freed = iwl_tx_queue_reclaim(priv, txq_id, index);
1181 1182
			priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;

T
Tomas Winkler 已提交
1183 1184 1185
			if (priv->mac80211_registered &&
			    (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
			    (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
1186
				if (agg->state == IWL_AGG_OFF)
1187
					iwl_wake_queue(priv, txq_id);
1188
				else
1189
					iwl_wake_queue(priv, txq->swq_id);
1190 1191 1192
			}
		}
	} else {
T
Tomas Winkler 已提交
1193 1194
		BUG_ON(txq_id != txq->swq_id);

1195
		info->status.rates[0].count = tx_resp->failure_frame + 1;
T
Tomas Winkler 已提交
1196 1197
		info->flags |= iwl_is_tx_success(status) ?
					IEEE80211_TX_STAT_ACK : 0;
1198
		iwl_hwrate_to_tx_control(priv,
1199 1200 1201
					le32_to_cpu(tx_resp->rate_n_flags),
					info);

1202
		IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
T
Tomas Winkler 已提交
1203 1204 1205 1206 1207
				   "0x%x retries %d\n",
				   txq_id,
				   iwl_get_tx_fail_reason(status), status,
				   le32_to_cpu(tx_resp->rate_n_flags),
				   tx_resp->failure_frame);
1208

T
Tomas Winkler 已提交
1209 1210
		freed = iwl_tx_queue_reclaim(priv, txq_id, index);
		if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
1211
			priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
T
Tomas Winkler 已提交
1212 1213 1214

		if (priv->mac80211_registered &&
		    (iwl_queue_space(&txq->q) > txq->q.low_mark))
1215
			iwl_wake_queue(priv, txq_id);
1216 1217
	}

T
Tomas Winkler 已提交
1218 1219 1220
	if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
		iwl_txq_check_empty(priv, sta_id, tid, txq_id);

1221
	if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
1222
		IWL_ERR(priv, "TODO:  Implement Tx ABORT REQUIRED!!!\n");
1223 1224
}

T
Tomas Winkler 已提交
1225
/* Currently 5000 is the superset of everything */
1226
u16 iwl5000_get_hcmd_size(u8 cmd_id, u16 len)
G
Gregory Greenman 已提交
1227 1228 1229 1230
{
	return len;
}

1231
void iwl5000_setup_deferred_work(struct iwl_priv *priv)
1232 1233 1234 1235 1236
{
	/* in 5000 the tx power calibration is done in uCode */
	priv->disable_tx_power_cal = 1;
}

1237
void iwl5000_rx_handler_setup(struct iwl_priv *priv)
1238
{
1239 1240 1241 1242 1243
	/* init calibration handlers */
	priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
					iwl5000_rx_calib_result;
	priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
					iwl5000_rx_calib_complete;
1244
	priv->rx_handlers[REPLY_TX] = iwl5000_rx_reply_tx;
1245 1246
}

1247

1248
int iwl5000_hw_valid_rtc_data_addr(u32 addr)
1249
{
1250
	return (addr >= IWL50_RTC_DATA_LOWER_BOUND) &&
1251 1252 1253
		(addr < IWL50_RTC_DATA_UPPER_BOUND);
}

1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
static int iwl5000_send_rxon_assoc(struct iwl_priv *priv)
{
	int ret = 0;
	struct iwl5000_rxon_assoc_cmd rxon_assoc;
	const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
	const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;

	if ((rxon1->flags == rxon2->flags) &&
	    (rxon1->filter_flags == rxon2->filter_flags) &&
	    (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
	    (rxon1->ofdm_ht_single_stream_basic_rates ==
	     rxon2->ofdm_ht_single_stream_basic_rates) &&
	    (rxon1->ofdm_ht_dual_stream_basic_rates ==
	     rxon2->ofdm_ht_dual_stream_basic_rates) &&
	    (rxon1->ofdm_ht_triple_stream_basic_rates ==
	     rxon2->ofdm_ht_triple_stream_basic_rates) &&
	    (rxon1->acquisition_data == rxon2->acquisition_data) &&
	    (rxon1->rx_chain == rxon2->rx_chain) &&
	    (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
1273
		IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC.  Not resending.\n");
1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
		return 0;
	}

	rxon_assoc.flags = priv->staging_rxon.flags;
	rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
	rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
	rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
	rxon_assoc.reserved1 = 0;
	rxon_assoc.reserved2 = 0;
	rxon_assoc.reserved3 = 0;
	rxon_assoc.ofdm_ht_single_stream_basic_rates =
	    priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
	rxon_assoc.ofdm_ht_dual_stream_basic_rates =
	    priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
	rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
	rxon_assoc.ofdm_ht_triple_stream_basic_rates =
		 priv->staging_rxon.ofdm_ht_triple_stream_basic_rates;
	rxon_assoc.acquisition_data = priv->staging_rxon.acquisition_data;

	ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
				     sizeof(rxon_assoc), &rxon_assoc, NULL);
	if (ret)
		return ret;

	return ret;
}
1300
int  iwl5000_send_tx_power(struct iwl_priv *priv)
1301 1302
{
	struct iwl5000_tx_power_dbm_cmd tx_power_cmd;
1303
	u8 tx_ant_cfg_cmd;
1304 1305 1306

	/* half dBm need to multiply */
	tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
1307
	tx_power_cmd.flags = IWL50_TX_POWER_NO_CLOSED;
1308
	tx_power_cmd.srv_chan_lmt = IWL50_TX_POWER_AUTO;
1309 1310 1311 1312 1313 1314 1315

	if (IWL_UCODE_API(priv->ucode_ver) == 1)
		tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
	else
		tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;

	return  iwl_send_cmd_pdu_async(priv, tx_ant_cfg_cmd,
1316 1317 1318 1319
				       sizeof(tx_power_cmd), &tx_power_cmd,
				       NULL);
}

1320
void iwl5000_temperature(struct iwl_priv *priv)
1321 1322
{
	/* store temperature from statistics (in Celsius) */
1323
	priv->temperature = le32_to_cpu(priv->statistics.general.temperature);
1324
	iwl_tt_handler(priv);
1325
}
1326

1327 1328 1329 1330 1331 1332 1333 1334 1335
static void iwl5150_temperature(struct iwl_priv *priv)
{
	u32 vt = 0;
	s32 offset =  iwl_temp_calib_to_offset(priv);

	vt = le32_to_cpu(priv->statistics.general.temperature);
	vt = vt / IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF + offset;
	/* now vt hold the temperature in Kelvin */
	priv->temperature = KELVIN_TO_CELSIUS(vt);
1336
	iwl_tt_handler(priv);
1337 1338
}

1339
/* Calc max signal level (dBm) among 3 possible receivers */
1340
int iwl5000_calc_rssi(struct iwl_priv *priv,
1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
			     struct iwl_rx_phy_res *rx_resp)
{
	/* data from PHY/DSP regarding signal strength, etc.,
	 *   contents are always there, not configurable by host
	 */
	struct iwl5000_non_cfg_phy *ncphy =
		(struct iwl5000_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
	u32 val, rssi_a, rssi_b, rssi_c, max_rssi;
	u8 agc;

	val  = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_AGC_IDX]);
	agc = (val & IWL50_OFDM_AGC_MSK) >> IWL50_OFDM_AGC_BIT_POS;

	/* Find max rssi among 3 possible receivers.
	 * These values are measured by the digital signal processor (DSP).
	 * They should stay fairly constant even as the signal strength varies,
	 *   if the radio's automatic gain control (AGC) is working right.
	 * AGC value (see below) will provide the "interesting" info.
	 */
	val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_AB_IDX]);
	rssi_a = (val & IWL50_OFDM_RSSI_A_MSK) >> IWL50_OFDM_RSSI_A_BIT_POS;
	rssi_b = (val & IWL50_OFDM_RSSI_B_MSK) >> IWL50_OFDM_RSSI_B_BIT_POS;
	val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_C_IDX]);
	rssi_c = (val & IWL50_OFDM_RSSI_C_MSK) >> IWL50_OFDM_RSSI_C_BIT_POS;

	max_rssi = max_t(u32, rssi_a, rssi_b);
	max_rssi = max_t(u32, max_rssi, rssi_c);

1369
	IWL_DEBUG_STATS(priv, "Rssi In A %d B %d C %d Max %d AGC dB %d\n",
1370 1371 1372 1373
		rssi_a, rssi_b, rssi_c, max_rssi, agc);

	/* dBm = max_rssi dB - agc dB - constant.
	 * Higher AGC (higher radio gain) means lower signal. */
1374
	return max_rssi - agc - IWL49_RSSI_OFFSET;
1375 1376
}

1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
static int iwl5000_send_tx_ant_config(struct iwl_priv *priv, u8 valid_tx_ant)
{
	struct iwl_tx_ant_config_cmd tx_ant_cmd = {
	  .valid = cpu_to_le32(valid_tx_ant),
	};

	if (IWL_UCODE_API(priv->ucode_ver) > 1) {
		IWL_DEBUG_HC(priv, "select valid tx ant: %u\n", valid_tx_ant);
		return iwl_send_cmd_pdu(priv, TX_ANT_CONFIGURATION_CMD,
					sizeof(struct iwl_tx_ant_config_cmd),
					&tx_ant_cmd);
	} else {
		IWL_DEBUG_HC(priv, "TX_ANT_CONFIGURATION_CMD not supported\n");
		return -EOPNOTSUPP;
	}
}


1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
#define IWL5000_UCODE_GET(item)						\
static u32 iwl5000_ucode_get_##item(const struct iwl_ucode_header *ucode,\
				    u32 api_ver)			\
{									\
	if (api_ver <= 2)						\
		return le32_to_cpu(ucode->u.v1.item);			\
	return le32_to_cpu(ucode->u.v2.item);				\
}

static u32 iwl5000_ucode_get_header_size(u32 api_ver)
{
	if (api_ver <= 2)
		return UCODE_HEADER_SIZE(1);
	return UCODE_HEADER_SIZE(2);
}

static u32 iwl5000_ucode_get_build(const struct iwl_ucode_header *ucode,
				   u32 api_ver)
{
	if (api_ver <= 2)
		return 0;
	return le32_to_cpu(ucode->u.v2.build);
}

static u8 *iwl5000_ucode_get_data(const struct iwl_ucode_header *ucode,
				  u32 api_ver)
{
	if (api_ver <= 2)
		return (u8 *) ucode->u.v1.data;
	return (u8 *) ucode->u.v2.data;
}

IWL5000_UCODE_GET(inst_size);
IWL5000_UCODE_GET(data_size);
IWL5000_UCODE_GET(init_size);
IWL5000_UCODE_GET(init_data_size);
IWL5000_UCODE_GET(boot_size);

1433
struct iwl_hcmd_ops iwl5000_hcmd = {
1434
	.rxon_assoc = iwl5000_send_rxon_assoc,
A
Abhijeet Kolekar 已提交
1435
	.commit_rxon = iwl_commit_rxon,
1436
	.set_rxon_chain = iwl_set_rxon_chain,
1437
	.set_tx_ant = iwl5000_send_tx_ant_config,
1438 1439
};

1440
struct iwl_hcmd_utils_ops iwl5000_hcmd_utils = {
G
Gregory Greenman 已提交
1441
	.get_hcmd_size = iwl5000_get_hcmd_size,
1442
	.build_addsta_hcmd = iwl5000_build_addsta_hcmd,
1443 1444
	.gain_computation = iwl5000_gain_computation,
	.chain_noise_reset = iwl5000_chain_noise_reset,
1445
	.rts_tx_cmd_flag = iwl5000_rts_tx_cmd_flag,
1446
	.calc_rssi = iwl5000_calc_rssi,
1447 1448
};

1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
struct iwl_ucode_ops iwl5000_ucode = {
	.get_header_size = iwl5000_ucode_get_header_size,
	.get_build = iwl5000_ucode_get_build,
	.get_inst_size = iwl5000_ucode_get_inst_size,
	.get_data_size = iwl5000_ucode_get_data_size,
	.get_init_size = iwl5000_ucode_get_init_size,
	.get_init_data_size = iwl5000_ucode_get_init_data_size,
	.get_boot_size = iwl5000_ucode_get_boot_size,
	.get_data = iwl5000_ucode_get_data,
};

1460
struct iwl_lib_ops iwl5000_lib = {
1461
	.set_hw_params = iwl5000_hw_set_hw_params,
1462
	.txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
1463
	.txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
1464
	.txq_set_sched = iwl5000_txq_set_sched,
1465 1466
	.txq_agg_enable = iwl5000_txq_agg_enable,
	.txq_agg_disable = iwl5000_txq_agg_disable,
1467 1468
	.txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
	.txq_free_tfd = iwl_hw_txq_free_tfd,
1469
	.txq_init = iwl_hw_tx_queue_init,
1470
	.rx_handler_setup = iwl5000_rx_handler_setup,
1471
	.setup_deferred_work = iwl5000_setup_deferred_work,
1472
	.is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
1473 1474
	.dump_nic_event_log = iwl_dump_nic_event_log,
	.dump_nic_error_log = iwl_dump_nic_error_log,
1475
	.load_ucode = iwl5000_load_ucode,
1476 1477
	.init_alive_start = iwl5000_init_alive_start,
	.alive_notify = iwl5000_alive_notify,
1478
	.send_tx_power = iwl5000_send_tx_power,
1479
	.update_chain_flags = iwl_update_chain_flags,
1480 1481
	.apm_ops = {
		.init =	iwl5000_apm_init,
1482
		.stop = iwl_apm_stop,
1483
		.config = iwl5000_nic_config,
1484
		.set_pwr_src = iwl_set_pwr_src,
1485
	},
1486
	.eeprom_ops = {
1487 1488 1489 1490 1491 1492
		.regulatory_bands = {
			EEPROM_5000_REG_BAND_1_CHANNELS,
			EEPROM_5000_REG_BAND_2_CHANNELS,
			EEPROM_5000_REG_BAND_3_CHANNELS,
			EEPROM_5000_REG_BAND_4_CHANNELS,
			EEPROM_5000_REG_BAND_5_CHANNELS,
1493 1494
			EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
			EEPROM_5000_REG_BAND_52_HT40_CHANNELS
1495
		},
1496 1497 1498
		.verify_signature  = iwlcore_eeprom_verify_signature,
		.acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
		.release_semaphore = iwlcore_eeprom_release_semaphore,
1499
		.calib_version	= iwl5000_eeprom_calib_version,
1500
		.query_addr = iwl5000_eeprom_query_addr,
1501
	},
1502
	.post_associate = iwl_post_associate,
M
Mohamed Abbas 已提交
1503
	.isr = iwl_isr_ict,
A
Abhijeet Kolekar 已提交
1504
	.config_ap = iwl_config_ap,
1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
	.temp_ops = {
		.temperature = iwl5000_temperature,
		.set_ct_kill = iwl5000_set_ct_threshold,
	 },
};

static struct iwl_lib_ops iwl5150_lib = {
	.set_hw_params = iwl5000_hw_set_hw_params,
	.txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
	.txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
	.txq_set_sched = iwl5000_txq_set_sched,
	.txq_agg_enable = iwl5000_txq_agg_enable,
	.txq_agg_disable = iwl5000_txq_agg_disable,
	.txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
	.txq_free_tfd = iwl_hw_txq_free_tfd,
	.txq_init = iwl_hw_tx_queue_init,
	.rx_handler_setup = iwl5000_rx_handler_setup,
	.setup_deferred_work = iwl5000_setup_deferred_work,
	.is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
1524 1525
	.dump_nic_event_log = iwl_dump_nic_event_log,
	.dump_nic_error_log = iwl_dump_nic_error_log,
1526 1527 1528 1529 1530 1531 1532
	.load_ucode = iwl5000_load_ucode,
	.init_alive_start = iwl5000_init_alive_start,
	.alive_notify = iwl5000_alive_notify,
	.send_tx_power = iwl5000_send_tx_power,
	.update_chain_flags = iwl_update_chain_flags,
	.apm_ops = {
		.init =	iwl5000_apm_init,
1533
		.stop = iwl_apm_stop,
1534 1535 1536 1537 1538 1539 1540 1541 1542 1543
		.config = iwl5000_nic_config,
		.set_pwr_src = iwl_set_pwr_src,
	},
	.eeprom_ops = {
		.regulatory_bands = {
			EEPROM_5000_REG_BAND_1_CHANNELS,
			EEPROM_5000_REG_BAND_2_CHANNELS,
			EEPROM_5000_REG_BAND_3_CHANNELS,
			EEPROM_5000_REG_BAND_4_CHANNELS,
			EEPROM_5000_REG_BAND_5_CHANNELS,
1544 1545
			EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
			EEPROM_5000_REG_BAND_52_HT40_CHANNELS
1546 1547 1548 1549 1550 1551 1552 1553
		},
		.verify_signature  = iwlcore_eeprom_verify_signature,
		.acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
		.release_semaphore = iwlcore_eeprom_release_semaphore,
		.calib_version	= iwl5000_eeprom_calib_version,
		.query_addr = iwl5000_eeprom_query_addr,
	},
	.post_associate = iwl_post_associate,
M
Mohamed Abbas 已提交
1554
	.isr = iwl_isr_ict,
1555 1556 1557 1558 1559
	.config_ap = iwl_config_ap,
	.temp_ops = {
		.temperature = iwl5150_temperature,
		.set_ct_kill = iwl5150_set_ct_threshold,
	 },
1560 1561
};

J
Johannes Berg 已提交
1562
static struct iwl_ops iwl5000_ops = {
1563
	.ucode = &iwl5000_ucode,
1564 1565 1566
	.lib = &iwl5000_lib,
	.hcmd = &iwl5000_hcmd,
	.utils = &iwl5000_hcmd_utils,
J
Johannes Berg 已提交
1567
	.led = &iwlagn_led_ops,
1568 1569
};

1570
static struct iwl_ops iwl5150_ops = {
1571
	.ucode = &iwl5000_ucode,
1572 1573 1574
	.lib = &iwl5150_lib,
	.hcmd = &iwl5000_hcmd,
	.utils = &iwl5000_hcmd_utils,
J
Johannes Berg 已提交
1575
	.led = &iwlagn_led_ops,
1576 1577
};

1578
struct iwl_mod_params iwl50_mod_params = {
1579
	.num_of_queues = IWL50_NUM_QUEUES,
1580
	.num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
1581
	.amsdu_size_8K = 1,
1582
	.restart_fw = 1,
1583 1584 1585 1586 1587 1588
	/* the rest are 0 by default */
};


struct iwl_cfg iwl5300_agn_cfg = {
	.name = "5300AGN",
1589 1590 1591
	.fw_name_pre = IWL5000_FW_PRE,
	.ucode_api_max = IWL5000_UCODE_API_MAX,
	.ucode_api_min = IWL5000_UCODE_API_MIN,
1592
	.sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
1593
	.ops = &iwl5000_ops,
1594
	.eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1595 1596
	.eeprom_ver = EEPROM_5000_EEPROM_VERSION,
	.eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
1597
	.mod_params = &iwl50_mod_params,
1598 1599
	.valid_tx_ant = ANT_ABC,
	.valid_rx_ant = ANT_ABC,
1600
	.need_pll_cfg = true,
1601
	.ht_greenfield_support = true,
1602
	.led_compensation = 51,
1603
	.chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
1604 1605
};

1606 1607
struct iwl_cfg iwl5100_bg_cfg = {
	.name = "5100BG",
1608 1609 1610
	.fw_name_pre = IWL5000_FW_PRE,
	.ucode_api_max = IWL5000_UCODE_API_MAX,
	.ucode_api_min = IWL5000_UCODE_API_MIN,
1611 1612 1613
	.sku = IWL_SKU_G,
	.ops = &iwl5000_ops,
	.eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1614 1615
	.eeprom_ver = EEPROM_5000_EEPROM_VERSION,
	.eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
1616
	.mod_params = &iwl50_mod_params,
1617 1618
	.valid_tx_ant = ANT_B,
	.valid_rx_ant = ANT_AB,
1619
	.need_pll_cfg = true,
1620
	.ht_greenfield_support = true,
1621
	.led_compensation = 51,
1622
	.chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
1623 1624 1625 1626
};

struct iwl_cfg iwl5100_abg_cfg = {
	.name = "5100ABG",
1627 1628 1629
	.fw_name_pre = IWL5000_FW_PRE,
	.ucode_api_max = IWL5000_UCODE_API_MAX,
	.ucode_api_min = IWL5000_UCODE_API_MIN,
1630 1631 1632
	.sku = IWL_SKU_A|IWL_SKU_G,
	.ops = &iwl5000_ops,
	.eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1633 1634
	.eeprom_ver = EEPROM_5000_EEPROM_VERSION,
	.eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
1635
	.mod_params = &iwl50_mod_params,
1636 1637
	.valid_tx_ant = ANT_B,
	.valid_rx_ant = ANT_AB,
1638
	.need_pll_cfg = true,
1639
	.ht_greenfield_support = true,
1640
	.led_compensation = 51,
1641
	.chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
1642 1643
};

1644 1645
struct iwl_cfg iwl5100_agn_cfg = {
	.name = "5100AGN",
1646 1647 1648
	.fw_name_pre = IWL5000_FW_PRE,
	.ucode_api_max = IWL5000_UCODE_API_MAX,
	.ucode_api_min = IWL5000_UCODE_API_MIN,
1649
	.sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
1650
	.ops = &iwl5000_ops,
1651
	.eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1652 1653
	.eeprom_ver = EEPROM_5000_EEPROM_VERSION,
	.eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
1654
	.mod_params = &iwl50_mod_params,
1655 1656
	.valid_tx_ant = ANT_B,
	.valid_rx_ant = ANT_AB,
1657
	.need_pll_cfg = true,
1658
	.ht_greenfield_support = true,
1659
	.led_compensation = 51,
1660
	.chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
1661 1662 1663 1664
};

struct iwl_cfg iwl5350_agn_cfg = {
	.name = "5350AGN",
1665 1666 1667
	.fw_name_pre = IWL5000_FW_PRE,
	.ucode_api_max = IWL5000_UCODE_API_MAX,
	.ucode_api_min = IWL5000_UCODE_API_MIN,
1668
	.sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
1669
	.ops = &iwl5000_ops,
1670
	.eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1671 1672
	.eeprom_ver = EEPROM_5050_EEPROM_VERSION,
	.eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
1673
	.mod_params = &iwl50_mod_params,
1674 1675
	.valid_tx_ant = ANT_ABC,
	.valid_rx_ant = ANT_ABC,
1676
	.need_pll_cfg = true,
1677
	.ht_greenfield_support = true,
1678
	.led_compensation = 51,
1679
	.chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
1680 1681
};

T
Tomas Winkler 已提交
1682 1683
struct iwl_cfg iwl5150_agn_cfg = {
	.name = "5150AGN",
1684 1685 1686
	.fw_name_pre = IWL5150_FW_PRE,
	.ucode_api_max = IWL5150_UCODE_API_MAX,
	.ucode_api_min = IWL5150_UCODE_API_MIN,
T
Tomas Winkler 已提交
1687
	.sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
1688
	.ops = &iwl5150_ops,
T
Tomas Winkler 已提交
1689
	.eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1690 1691
	.eeprom_ver = EEPROM_5050_EEPROM_VERSION,
	.eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
T
Tomas Winkler 已提交
1692
	.mod_params = &iwl50_mod_params,
1693 1694
	.valid_tx_ant = ANT_A,
	.valid_rx_ant = ANT_AB,
1695
	.need_pll_cfg = true,
1696
	.ht_greenfield_support = true,
1697
	.led_compensation = 51,
1698
	.chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
T
Tomas Winkler 已提交
1699 1700
};

1701 1702
MODULE_FIRMWARE(IWL5000_MODULE_FIRMWARE(IWL5000_UCODE_API_MAX));
MODULE_FIRMWARE(IWL5150_MODULE_FIRMWARE(IWL5150_UCODE_API_MAX));
1703

1704
module_param_named(swcrypto50, iwl50_mod_params.sw_crypto, bool, S_IRUGO);
1705 1706
MODULE_PARM_DESC(swcrypto50,
		  "using software crypto engine (default 0 [hardware])\n");
1707
module_param_named(queues_num50, iwl50_mod_params.num_of_queues, int, S_IRUGO);
1708
MODULE_PARM_DESC(queues_num50, "number of hw queues in 50xx series");
1709
module_param_named(11n_disable50, iwl50_mod_params.disable_11n, int, S_IRUGO);
1710
MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality");
1711 1712
module_param_named(amsdu_size_8K50, iwl50_mod_params.amsdu_size_8K,
		   int, S_IRUGO);
1713
MODULE_PARM_DESC(amsdu_size_8K50, "enable 8K amsdu size in 50XX series");
1714
module_param_named(fw_restart50, iwl50_mod_params.restart_fw, int, S_IRUGO);
1715
MODULE_PARM_DESC(fw_restart50, "restart firmware in case of error");