bnx2x_link.h 12.2 KB
Newer Older
Y
Yaniv Rosner 已提交
1
/* Copyright 2008-2010 Broadcom Corporation
Y
Yaniv Rosner 已提交
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * Unless you and Broadcom execute a separate written software license
 * agreement governing use of this software, this software is licensed to you
 * under the terms of the GNU General Public License version 2, available
 * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
 *
 * Notwithstanding the above, under no circumstances may you combine this
 * software in any way with any other Broadcom software provided under a
 * license other than the GPL, without Broadcom's express prior written
 * consent.
 *
 * Written by Yaniv Rosner
 *
 */

#ifndef BNX2X_LINK_H
#define BNX2X_LINK_H



/***********************************************************/
/*                         Defines                         */
/***********************************************************/
D
Dmitry Kravkov 已提交
25 26
#define DEFAULT_PHY_DEV_ADDR	3
#define E2_DEFAULT_PHY_DEV_ADDR	5
Y
Yaniv Rosner 已提交
27 28 29



30 31 32 33 34
#define BNX2X_FLOW_CTRL_AUTO		PORT_FEATURE_FLOW_CONTROL_AUTO
#define BNX2X_FLOW_CTRL_TX		PORT_FEATURE_FLOW_CONTROL_TX
#define BNX2X_FLOW_CTRL_RX		PORT_FEATURE_FLOW_CONTROL_RX
#define BNX2X_FLOW_CTRL_BOTH		PORT_FEATURE_FLOW_CONTROL_BOTH
#define BNX2X_FLOW_CTRL_NONE		PORT_FEATURE_FLOW_CONTROL_NONE
Y
Yaniv Rosner 已提交
35 36 37 38 39 40 41 42

#define SPEED_AUTO_NEG	    0
#define SPEED_12000		12000
#define SPEED_12500		12500
#define SPEED_13000		13000
#define SPEED_15000		15000
#define SPEED_16000		16000

E
Eilon Greenstein 已提交
43 44 45 46 47 48 49
#define SFP_EEPROM_VENDOR_NAME_ADDR		0x14
#define SFP_EEPROM_VENDOR_NAME_SIZE		16
#define SFP_EEPROM_VENDOR_OUI_ADDR		0x25
#define SFP_EEPROM_VENDOR_OUI_SIZE		3
#define SFP_EEPROM_PART_NO_ADDR 		0x28
#define SFP_EEPROM_PART_NO_SIZE		16
#define PWR_FLT_ERR_MSG_LEN			250
Y
Yaniv Rosner 已提交
50 51 52 53 54 55 56 57 58

#define XGXS_EXT_PHY_TYPE(ext_phy_config) \
		((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK)
#define XGXS_EXT_PHY_ADDR(ext_phy_config) \
		(((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >> \
		 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT)
#define SERDES_EXT_PHY_TYPE(ext_phy_config) \
		((ext_phy_config) & PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK)

Y
Yaniv Rosner 已提交
59 60 61 62
/* Single Media Direct board is the plain 577xx board with CX4/RJ45 jacks */
#define SINGLE_MEDIA_DIRECT(params)	(params->num_phys == 1)
/* Single Media board contains single external phy */
#define SINGLE_MEDIA(params)		(params->num_phys == 2)
Y
Yaniv Rosner 已提交
63 64 65 66 67
/* Dual Media board contains two external phy with different media */
#define DUAL_MEDIA(params)		(params->num_phys == 3)
#define FW_PARAM_MDIO_CTRL_OFFSET 16
#define FW_PARAM_SET(phy_addr, phy_type, mdio_access) \
	(phy_addr | phy_type | mdio_access << FW_PARAM_MDIO_CTRL_OFFSET)
68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83

#define PFC_BRB_MAC_PAUSE_XOFF_THRESHOLD_PAUSEABLE		170
#define PFC_BRB_MAC_PAUSE_XOFF_THRESHOLD_NON_PAUSEABLE		0

#define PFC_BRB_MAC_PAUSE_XON_THRESHOLD_PAUSEABLE			250
#define PFC_BRB_MAC_PAUSE_XON_THRESHOLD_NON_PAUSEABLE		0

#define PFC_BRB_MAC_FULL_XOFF_THRESHOLD_PAUSEABLE			10
#define PFC_BRB_MAC_FULL_XOFF_THRESHOLD_NON_PAUSEABLE		90

#define PFC_BRB_MAC_FULL_XON_THRESHOLD_PAUSEABLE			50
#define PFC_BRB_MAC_FULL_XON_THRESHOLD_NON_PAUSEABLE		250

#define PFC_BRB_FULL_LB_XOFF_THRESHOLD				170
#define PFC_BRB_FULL_LB_XON_THRESHOLD				250

Y
Yaniv Rosner 已提交
84 85 86
/***********************************************************/
/*                         Structs                         */
/***********************************************************/
Y
Yaniv Rosner 已提交
87 88
#define INT_PHY		0
#define EXT_PHY1	1
Y
Yaniv Rosner 已提交
89 90
#define EXT_PHY2	2
#define MAX_PHYS	3
Y
Yaniv Rosner 已提交
91

Y
Yaniv Rosner 已提交
92 93 94 95
/* Same configuration is shared between the XGXS and the first external phy */
#define LINK_CONFIG_SIZE (MAX_PHYS - 1)
#define LINK_CONFIG_IDX(_phy_idx) ((_phy_idx == INT_PHY) ? \
					 0 : (_phy_idx - 1))
Y
Yaniv Rosner 已提交
96 97 98 99 100 101 102 103
/***********************************************************/
/*                      bnx2x_phy struct                     */
/*  Defines the required arguments and function per phy    */
/***********************************************************/
struct link_vars;
struct link_params;
struct bnx2x_phy;

Y
Yaniv Rosner 已提交
104 105 106 107 108 109 110 111 112 113 114 115
typedef u8 (*config_init_t)(struct bnx2x_phy *phy, struct link_params *params,
			    struct link_vars *vars);
typedef u8 (*read_status_t)(struct bnx2x_phy *phy, struct link_params *params,
			    struct link_vars *vars);
typedef void (*link_reset_t)(struct bnx2x_phy *phy,
			     struct link_params *params);
typedef void (*config_loopback_t)(struct bnx2x_phy *phy,
				  struct link_params *params);
typedef u8 (*format_fw_ver_t)(u32 raw, u8 *str, u16 *len);
typedef void (*hw_reset_t)(struct bnx2x_phy *phy, struct link_params *params);
typedef void (*set_link_led_t)(struct bnx2x_phy *phy,
			       struct link_params *params, u8 mode);
Y
Yaniv Rosner 已提交
116 117
typedef void (*phy_specific_func_t)(struct bnx2x_phy *phy,
				    struct link_params *params, u32 action);
Y
Yaniv Rosner 已提交
118

Y
Yaniv Rosner 已提交
119 120 121 122 123 124
struct bnx2x_phy {
	u32 type;

	/* Loaded during init */
	u8 addr;

Y
Yaniv Rosner 已提交
125 126 127 128 129 130 131 132
	u8 flags;
	/* Require HW lock */
#define FLAGS_HW_LOCK_REQUIRED		(1<<0)
	/* No Over-Current detection */
#define FLAGS_NOC			(1<<1)
	/* Fan failure detection required */
#define FLAGS_FAN_FAILURE_DET_REQ	(1<<2)
	/* Initialize first the XGXS and only then the phy itself */
Y
Yaniv Rosner 已提交
133 134 135
#define FLAGS_INIT_XGXS_FIRST		(1<<3)
#define FLAGS_REARM_LATCH_SIGNAL	(1<<6)
#define FLAGS_SFP_NOT_APPROVED		(1<<7)
Y
Yaniv Rosner 已提交
136 137 138 139 140 141 142 143 144 145

	u8 def_md_devad;
	u8 reserved;
	/* preemphasis values for the rx side */
	u16 rx_preemphasis[4];

	/* preemphasis values for the tx side */
	u16 tx_preemphasis[4];

	/* EMAC address for access MDIO */
Y
Yaniv Rosner 已提交
146
	u32 mdio_ctrl;
Y
Yaniv Rosner 已提交
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189

	u32 supported;

	u32 media_type;
#define	ETH_PHY_UNSPECIFIED 0x0
#define	ETH_PHY_SFP_FIBER   0x1
#define	ETH_PHY_XFP_FIBER   0x2
#define	ETH_PHY_DA_TWINAX   0x3
#define	ETH_PHY_BASE_T      0x4
#define	ETH_PHY_NOT_PRESENT 0xff

	/* The address in which version is located*/
	u32 ver_addr;

	u16 req_flow_ctrl;

	u16 req_line_speed;

	u32 speed_cap_mask;

	u16 req_duplex;
	u16 rsrv;
	/* Called per phy/port init, and it configures LASI, speed, autoneg,
	 duplex, flow control negotiation, etc. */
	config_init_t config_init;

	/* Called due to interrupt. It determines the link, speed */
	read_status_t read_status;

	/* Called when driver is unloading. Should reset the phy */
	link_reset_t link_reset;

	/* Set the loopback configuration for the phy */
	config_loopback_t config_loopback;

	/* Format the given raw number into str up to len */
	format_fw_ver_t format_fw_ver;

	/* Reset the phy (both ports) */
	hw_reset_t hw_reset;

	/* Set link led mode (on/off/oper)*/
	set_link_led_t set_link_led;
Y
Yaniv Rosner 已提交
190 191 192 193 194

	/* PHY Specific tasks */
	phy_specific_func_t phy_specific_func;
#define DISABLE_TX	1
#define ENABLE_TX	2
Y
Yaniv Rosner 已提交
195 196
};

Y
Yaniv Rosner 已提交
197 198 199 200 201 202 203 204 205 206
/* Inputs parameters to the CLC */
struct link_params {

	u8 port;

	/* Default / User Configuration */
	u8 loopback_mode;
#define LOOPBACK_NONE	0
#define LOOPBACK_EMAC	1
#define LOOPBACK_BMAC	2
Y
Yaniv Rosner 已提交
207
#define LOOPBACK_XGXS		3
Y
Yaniv Rosner 已提交
208
#define LOOPBACK_EXT_PHY	4
Y
Yaniv Rosner 已提交
209
#define LOOPBACK_EXT 	5
Y
Yaniv Rosner 已提交
210 211 212

	/* Device parameters */
	u8 mac_addr[6];
Y
Yaniv Rosner 已提交
213

Y
Yaniv Rosner 已提交
214 215 216 217 218
	u16 req_duplex[LINK_CONFIG_SIZE];
	u16 req_flow_ctrl[LINK_CONFIG_SIZE];

	u16 req_line_speed[LINK_CONFIG_SIZE]; /* Also determine AutoNeg */

Y
Yaniv Rosner 已提交
219 220
	/* shmem parameters */
	u32 shmem_base;
Y
Yaniv Rosner 已提交
221 222
	u32 shmem2_base;
	u32 speed_cap_mask[LINK_CONFIG_SIZE];
Y
Yaniv Rosner 已提交
223 224 225 226 227 228
	u32 switch_cfg;
#define SWITCH_CFG_1G		PORT_FEATURE_CON_SWITCH_1G_SWITCH
#define SWITCH_CFG_10G		PORT_FEATURE_CON_SWITCH_10G_SWITCH
#define SWITCH_CFG_AUTO_DETECT	PORT_FEATURE_CON_SWITCH_AUTO_DETECT

	u32 lane_config;
229

Y
Yaniv Rosner 已提交
230 231 232
	/* Phy register parameter */
	u32 chip_id;

E
Eilon Greenstein 已提交
233 234
	u32 feature_config_flags;
#define FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED (1<<0)
V
Vladislav Zolotarov 已提交
235
#define FEATURE_CONFIG_PFC_ENABLED		(1<<1)
E
Eilon Greenstein 已提交
236
#define FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY	(1<<2)
Y
Yaniv Rosner 已提交
237
#define FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY	(1<<3)
Y
Yaniv Rosner 已提交
238 239 240 241 242
	/* Will be populated during common init */
	struct bnx2x_phy phy[MAX_PHYS];

	/* Will be populated during common init */
	u8 num_phys;
243

Y
Yaniv Rosner 已提交
244 245
	u8 rsrv;
	u16 hw_led_mode; /* part of the hw_config read from the shmem */
Y
Yaniv Rosner 已提交
246
	u32 multi_phy_config;
Y
Yaniv Rosner 已提交
247

Y
Yaniv Rosner 已提交
248 249
	/* Device pointer passed to all callback functions */
	struct bnx2x *bp;
Y
Yaniv Rosner 已提交
250 251
	u16 req_fc_auto_adv; /* Should be set to TX / BOTH when
				req_flow_ctrl is set to AUTO */
Y
Yaniv Rosner 已提交
252 253 254 255
};

/* Output parameters */
struct link_vars {
256 257 258 259 260 261 262
	u8 phy_flags;

	u8 mac_type;
#define MAC_TYPE_NONE		0
#define MAC_TYPE_EMAC		1
#define MAC_TYPE_BMAC		2

Y
Yaniv Rosner 已提交
263 264
	u8 phy_link_up; /* internal phy link indication */
	u8 link_up;
265 266

	u16 line_speed;
Y
Yaniv Rosner 已提交
267
	u16 duplex;
268

Y
Yaniv Rosner 已提交
269
	u16 flow_ctrl;
270
	u16 ieee_fc;
Y
Yaniv Rosner 已提交
271 272 273 274 275 276 277 278 279 280

	/* The same definitions as the shmem parameter */
	u32 link_status;
};

/***********************************************************/
/*                         Functions                       */
/***********************************************************/
u8 bnx2x_phy_init(struct link_params *input, struct link_vars *output);

E
Eilon Greenstein 已提交
281 282 283 284 285
/* Reset the link. Should be called when driver or interface goes down
   Before calling phy firmware upgrade, the reset_ext_phy should be set
   to 0 */
u8 bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
		  u8 reset_ext_phy);
Y
Yaniv Rosner 已提交
286 287 288 289

/* bnx2x_link_update should be called upon link interrupt */
u8 bnx2x_link_update(struct link_params *input, struct link_vars *output);

Y
Yaniv Rosner 已提交
290
/* use the following phy functions to read/write from external_phy
Y
Yaniv Rosner 已提交
291 292 293
  In order to use it to read/write internal phy registers, use
  DEFAULT_PHY_DEV_ADDR as devad, and (_bank + (_addr & 0xf)) as
  the register */
Y
Yaniv Rosner 已提交
294 295
u8 bnx2x_phy_read(struct link_params *params, u8 phy_addr,
		  u8 devad, u16 reg, u16 *ret_val);
Y
Yaniv Rosner 已提交
296

Y
Yaniv Rosner 已提交
297 298
u8 bnx2x_phy_write(struct link_params *params, u8 phy_addr,
		   u8 devad, u16 reg, u16 val);
Y
Yaniv Rosner 已提交
299
/* Reads the link_status from the shmem,
E
Eilon Greenstein 已提交
300
   and update the link vars accordingly */
Y
Yaniv Rosner 已提交
301 302 303 304 305 306 307 308
void bnx2x_link_status_update(struct link_params *input,
			    struct link_vars *output);
/* returns string representing the fw_version of the external phy */
u8 bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 driver_loaded,
			      u8 *version, u16 len);

/* Set/Unset the led
   Basically, the CLC takes care of the led for the link, but in case one needs
E
Eilon Greenstein 已提交
309
   to set/unset the led unnaturally, set the "mode" to LED_MODE_OPER to
Y
Yaniv Rosner 已提交
310
   blink the led, and LED_MODE_OFF to set the led off.*/
311 312 313 314 315 316
u8 bnx2x_set_led(struct link_params *params, struct link_vars *vars,
		 u8 mode, u32 speed);
#define LED_MODE_OFF			0
#define LED_MODE_ON			1
#define LED_MODE_OPER			2
#define LED_MODE_FRONT_PANEL_OFF	3
Y
Yaniv Rosner 已提交
317

E
Eilon Greenstein 已提交
318 319 320 321
/* bnx2x_handle_module_detect_int should be called upon module detection
   interrupt */
void bnx2x_handle_module_detect_int(struct link_params *params);

Y
Yaniv Rosner 已提交
322 323
/* Get the actual link status. In case it returns 0, link is up,
	otherwise link is down*/
Y
Yaniv Rosner 已提交
324 325
u8 bnx2x_test_link(struct link_params *input, struct link_vars *vars,
		   u8 is_serdes);
Y
Yaniv Rosner 已提交
326

Y
Yaniv Rosner 已提交
327
/* One-time initialization for external phy after power up */
D
Dmitry Kravkov 已提交
328 329
u8 bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
			 u32 shmem2_base_path[], u32 chip_id);
Y
Yaniv Rosner 已提交
330

331 332 333
/* Reset the external PHY using GPIO */
void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port);

Y
Yaniv Rosner 已提交
334 335
/* Reset the external of SFX7101 */
void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy);
E
Eilon Greenstein 已提交
336

337 338 339
void bnx2x_hw_reset_phy(struct link_params *params);

/* Checks if HW lock is required for this phy/board type */
Y
Yaniv Rosner 已提交
340 341 342 343 344 345
u8 bnx2x_hw_lock_required(struct bnx2x *bp, u32 shmem_base,
			  u32 shmem2_base);

/* Check swap bit and adjust PHY order */
u32 bnx2x_phy_selection(struct link_params *params);

Y
Yaniv Rosner 已提交
346 347
/* Probe the phys on board, and populate them in "params" */
u8 bnx2x_phy_probe(struct link_params *params);
348
/* Checks if fan failure detection is required on one of the phys on board */
Y
Yaniv Rosner 已提交
349 350
u8 bnx2x_fan_failure_det_req(struct bnx2x *bp, u32 shmem_base,
			     u32 shmem2_base, u8 port);
351

V
Vladislav Zolotarov 已提交
352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390
/* PFC port configuration params */
struct bnx2x_nig_brb_pfc_port_params {
	/* NIG */
	u32 pause_enable;
	u32 llfc_out_en;
	u32 llfc_enable;
	u32 pkt_priority_to_cos;
	u32 rx_cos0_priority_mask;
	u32 rx_cos1_priority_mask;
	u32 llfc_high_priority_classes;
	u32 llfc_low_priority_classes;
	/* BRB */
	u32 cos0_pauseable;
	u32 cos1_pauseable;
};

/**
 * Used to update the PFC attributes in EMAC, BMAC, NIG and BRB
 * when link is already up
 */
void bnx2x_update_pfc(struct link_params *params,
		      struct link_vars *vars,
		      struct bnx2x_nig_brb_pfc_port_params *pfc_params);


/* Used to configure the ETS to disable */
void bnx2x_ets_disabled(struct link_params *params);

/* Used to configure the ETS to BW limited */
void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
						const u32 cos1_bw);

/* Used to configure the ETS to strict */
u8 bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos);

/* Read pfc statistic*/
void bnx2x_pfc_statistic(struct link_params *params, struct link_vars *vars,
						 u32 pfc_frames_sent[2],
						 u32 pfc_frames_received[2]);
Y
Yaniv Rosner 已提交
391
#endif /* BNX2X_LINK_H */