pm.h 3.1 KB
Newer Older
D
Daniel Lezcano 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13
/*
 * AT91 Power Management
 *
 * Copyright (C) 2005 David Brownell
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */
#ifndef __ARCH_ARM_MACH_AT91_PM
#define __ARCH_ARM_MACH_AT91_PM

14 15
#include <asm/proc-fns.h>

16
#include <mach/at91_ramc.h>
17

18
#ifdef CONFIG_PM
19
extern void at91_pm_set_standby(void (*at91_standby)(void));
20 21 22
#else
static inline void at91_pm_set_standby(void (*at91_standby)(void)) { }
#endif
23

24 25 26 27 28 29 30 31 32 33
/*
 * The AT91RM9200 goes into self-refresh mode with this command, and will
 * terminate self-refresh automatically on the next SDRAM access.
 *
 * Self-refresh mode is exited as soon as a memory access is made, but we don't
 * know for sure when that happens. However, we need to restore the low-power
 * mode if it was enabled before going idle. Restoring low-power mode while
 * still in self-refresh is "not recommended", but seems to work.
 */

34
static inline void at91rm9200_standby(void)
35
{
36
	u32 lpr = at91_ramc_read(0, AT91RM9200_SDRAMC_LPR);
37 38 39 40 41 42 43 44 45 46

	asm volatile(
		"b    1f\n\t"
		".align    5\n\t"
		"1:  mcr    p15, 0, %0, c7, c10, 4\n\t"
		"    str    %0, [%1, %2]\n\t"
		"    str    %3, [%1, %4]\n\t"
		"    mcr    p15, 0, %0, c7, c0, 4\n\t"
		"    str    %5, [%1, %2]"
		:
47
		: "r" (0), "r" (at91_ramc_base[0]), "r" (AT91RM9200_SDRAMC_LPR),
48
		  "r" (1), "r" (AT91RM9200_SDRAMC_SRR),
49
		  "r" (lpr));
50 51
}

52 53 54
/* We manage both DDRAM/SDRAM controllers, we need more than one value to
 * remember.
 */
55
static inline void at91_ddr_standby(void)
56
{
57
	/* Those two values allow us to delay self-refresh activation
58
	 * to the maximum. */
59 60
	u32 lpr0, lpr1 = 0;
	u32 saved_lpr0, saved_lpr1 = 0;
61

62 63 64 65 66
	if (at91_ramc_base[1]) {
		saved_lpr1 = at91_ramc_read(1, AT91_DDRSDRC_LPR);
		lpr1 = saved_lpr1 & ~AT91_DDRSDRC_LPCB;
		lpr1 |= AT91_DDRSDRC_LPCB_SELF_REFRESH;
	}
67 68 69 70 71 72 73

	saved_lpr0 = at91_ramc_read(0, AT91_DDRSDRC_LPR);
	lpr0 = saved_lpr0 & ~AT91_DDRSDRC_LPCB;
	lpr0 |= AT91_DDRSDRC_LPCB_SELF_REFRESH;

	/* self-refresh mode now */
	at91_ramc_write(0, AT91_DDRSDRC_LPR, lpr0);
74 75
	if (at91_ramc_base[1])
		at91_ramc_write(1, AT91_DDRSDRC_LPR, lpr1);
76

77 78 79
	cpu_do_idle();

	at91_ramc_write(0, AT91_DDRSDRC_LPR, saved_lpr0);
80 81
	if (at91_ramc_base[1])
		at91_ramc_write(1, AT91_DDRSDRC_LPR, saved_lpr1);
82 83
}

84 85
/* We manage both DDRAM/SDRAM controllers, we need more than one value to
 * remember.
86
 */
87
static inline void at91sam9_sdram_standby(void)
88
{
89 90
	u32 lpr0, lpr1 = 0;
	u32 saved_lpr0, saved_lpr1 = 0;
91

92 93 94 95 96
	if (at91_ramc_base[1]) {
		saved_lpr1 = at91_ramc_read(1, AT91_SDRAMC_LPR);
		lpr1 = saved_lpr1 & ~AT91_SDRAMC_LPCB;
		lpr1 |= AT91_SDRAMC_LPCB_SELF_REFRESH;
	}
97 98 99 100 101 102 103

	saved_lpr0 = at91_ramc_read(0, AT91_SDRAMC_LPR);
	lpr0 = saved_lpr0 & ~AT91_SDRAMC_LPCB;
	lpr0 |= AT91_SDRAMC_LPCB_SELF_REFRESH;

	/* self-refresh mode now */
	at91_ramc_write(0, AT91_SDRAMC_LPR, lpr0);
104 105
	if (at91_ramc_base[1])
		at91_ramc_write(1, AT91_SDRAMC_LPR, lpr1);
106 107 108 109

	cpu_do_idle();

	at91_ramc_write(0, AT91_SDRAMC_LPR, saved_lpr0);
110 111
	if (at91_ramc_base[1])
		at91_ramc_write(1, AT91_SDRAMC_LPR, saved_lpr1);
112 113
}

D
Daniel Lezcano 已提交
114
#endif