src.c 3.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * Copyright 2011 Freescale Semiconductor, Inc.
 * Copyright 2011 Linaro Ltd.
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

#include <linux/init.h>
#include <linux/io.h>
#include <linux/of.h>
#include <linux/of_address.h>
17
#include <linux/reset-controller.h>
18
#include <linux/smp.h>
19
#include <asm/smp_plat.h>
20
#include "common.h"
21 22 23

#define SRC_SCR				0x000
#define SRC_GPR1			0x020
24
#define BP_SRC_SCR_WARM_RESET_ENABLE	0
25 26 27 28 29
#define BP_SRC_SCR_SW_GPU_RST		1
#define BP_SRC_SCR_SW_VPU_RST		2
#define BP_SRC_SCR_SW_IPU1_RST		3
#define BP_SRC_SCR_SW_OPEN_VG_RST	4
#define BP_SRC_SCR_SW_IPU2_RST		12
30 31 32 33
#define BP_SRC_SCR_CORE1_RST		14
#define BP_SRC_SCR_CORE1_ENABLE		22

static void __iomem *src_base;
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
static DEFINE_SPINLOCK(scr_lock);

static const int sw_reset_bits[5] = {
	BP_SRC_SCR_SW_GPU_RST,
	BP_SRC_SCR_SW_VPU_RST,
	BP_SRC_SCR_SW_IPU1_RST,
	BP_SRC_SCR_SW_OPEN_VG_RST,
	BP_SRC_SCR_SW_IPU2_RST
};

static int imx_src_reset_module(struct reset_controller_dev *rcdev,
		unsigned long sw_reset_idx)
{
	unsigned long timeout;
	unsigned long flags;
	int bit;
	u32 val;

	if (!src_base)
		return -ENODEV;

	if (sw_reset_idx >= ARRAY_SIZE(sw_reset_bits))
		return -EINVAL;

	bit = 1 << sw_reset_bits[sw_reset_idx];

	spin_lock_irqsave(&scr_lock, flags);
	val = readl_relaxed(src_base + SRC_SCR);
	val |= bit;
	writel_relaxed(val, src_base + SRC_SCR);
	spin_unlock_irqrestore(&scr_lock, flags);

	timeout = jiffies + msecs_to_jiffies(1000);
	while (readl(src_base + SRC_SCR) & bit) {
		if (time_after(jiffies, timeout))
			return -ETIME;
		cpu_relax();
	}

	return 0;
}

static struct reset_control_ops imx_src_ops = {
	.reset = imx_src_reset_module,
};

static struct reset_controller_dev imx_reset_controller = {
	.ops = &imx_src_ops,
	.nr_resets = ARRAY_SIZE(sw_reset_bits),
};
84 85 86 87 88

void imx_enable_cpu(int cpu, bool enable)
{
	u32 mask, val;

89
	cpu = cpu_logical_map(cpu);
90
	mask = 1 << (BP_SRC_SCR_CORE1_ENABLE + cpu - 1);
91
	spin_lock(&scr_lock);
92 93
	val = readl_relaxed(src_base + SRC_SCR);
	val = enable ? val | mask : val & ~mask;
94
	val |= 1 << (BP_SRC_SCR_CORE1_RST + cpu - 1);
95
	writel_relaxed(val, src_base + SRC_SCR);
96
	spin_unlock(&scr_lock);
97 98 99 100
}

void imx_set_cpu_jump(int cpu, void *jump_addr)
{
101
	cpu = cpu_logical_map(cpu);
102
	writel_relaxed(virt_to_phys(jump_addr),
103 104 105
		       src_base + SRC_GPR1 + cpu * 8);
}

106 107 108 109 110 111 112 113 114 115 116 117
u32 imx_get_cpu_arg(int cpu)
{
	cpu = cpu_logical_map(cpu);
	return readl_relaxed(src_base + SRC_GPR1 + cpu * 8 + 4);
}

void imx_set_cpu_arg(int cpu, u32 arg)
{
	cpu = cpu_logical_map(cpu);
	writel_relaxed(arg, src_base + SRC_GPR1 + cpu * 8 + 4);
}

118 119 120
void __init imx_src_init(void)
{
	struct device_node *np;
121
	u32 val;
122

123 124 125
	np = of_find_compatible_node(NULL, NULL, "fsl,imx51-src");
	if (!np)
		return;
126 127
	src_base = of_iomap(np, 0);
	WARN_ON(!src_base);
128

129
	imx_reset_controller.of_node = np;
130 131
	if (IS_ENABLED(CONFIG_RESET_CONTROLLER))
		reset_controller_register(&imx_reset_controller);
132

133 134 135 136
	/*
	 * force warm reset sources to generate cold reset
	 * for a more reliable restart
	 */
137
	spin_lock(&scr_lock);
138 139 140
	val = readl_relaxed(src_base + SRC_SCR);
	val &= ~(1 << BP_SRC_SCR_WARM_RESET_ENABLE);
	writel_relaxed(val, src_base + SRC_SCR);
141
	spin_unlock(&scr_lock);
142
}