common.c 6.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * linux/arch/arm/mach-h720x/common.c
 *
 * Copyright (C) 2003 Thomas Gleixner <tglx@linutronix.de>
 *               2003 Robert Schwebel <r.schwebel@pengutronix.de>
 *               2004 Sascha Hauer    <s.hauer@pengutronix.de>
 *
 * common stuff for Hynix h720x processors
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 */

#include <linux/sched.h>
#include <linux/mman.h>
#include <linux/init.h>
#include <linux/interrupt.h>
20
#include <linux/io.h>
L
Linus Torvalds 已提交
21 22 23 24

#include <asm/page.h>
#include <asm/pgtable.h>
#include <asm/dma.h>
25
#include <mach/hardware.h>
L
Linus Torvalds 已提交
26 27 28
#include <asm/irq.h>
#include <asm/mach/irq.h>
#include <asm/mach/map.h>
29
#include <mach/irqs.h>
L
Linus Torvalds 已提交
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54

#include <asm/mach/dma.h>

#if 0
#define IRQDBG(args...) printk(args)
#else
#define IRQDBG(args...) do {} while(0)
#endif

void __init arch_dma_init(dma_t *dma)
{
}

/*
 * Return usecs since last timer reload
 * (timercount * (usecs perjiffie)) / (ticks per jiffie)
 */
unsigned long h720x_gettimeoffset(void)
{
	return (CPU_REG (TIMER_VIRT, TM0_COUNT) * tick_usec) / LATCH;
}

/*
 * mask Global irq's
 */
55
static void mask_global_irq(struct irq_data *d)
L
Linus Torvalds 已提交
56
{
57
	CPU_REG (IRQC_VIRT, IRQC_IER) &= ~(1 << d->irq);
L
Linus Torvalds 已提交
58 59 60 61 62
}

/*
 * unmask Global irq's
 */
63
static void unmask_global_irq(struct irq_data *d)
L
Linus Torvalds 已提交
64
{
65
	CPU_REG (IRQC_VIRT, IRQC_IER) |= (1 << d->irq);
L
Linus Torvalds 已提交
66 67 68 69 70 71 72
}


/*
 * ack GPIO irq's
 * Ack only for edge triggered int's valid
 */
73
static void inline ack_gpio_irq(struct irq_data *d)
L
Linus Torvalds 已提交
74
{
75 76
	u32 reg_base = GPIO_VIRT(IRQ_TO_REGNO(d->irq));
	u32 bit = IRQ_TO_BIT(d->irq);
L
Linus Torvalds 已提交
77 78 79 80 81 82 83
	if ( (CPU_REG (reg_base, GPIO_EDGE) & bit))
		CPU_REG (reg_base, GPIO_CLR) = bit;
}

/*
 * mask GPIO irq's
 */
84
static void inline mask_gpio_irq(struct irq_data *d)
L
Linus Torvalds 已提交
85
{
86 87
	u32 reg_base = GPIO_VIRT(IRQ_TO_REGNO(d->irq));
	u32 bit = IRQ_TO_BIT(d->irq);
L
Linus Torvalds 已提交
88 89 90 91 92 93
	CPU_REG (reg_base, GPIO_MASK) &= ~bit;
}

/*
 * unmask GPIO irq's
 */
94
static void inline unmask_gpio_irq(struct irq_data *d)
L
Linus Torvalds 已提交
95
{
96 97
	u32 reg_base = GPIO_VIRT(IRQ_TO_REGNO(d->irq));
	u32 bit = IRQ_TO_BIT(d->irq);
L
Linus Torvalds 已提交
98 99 100 101 102
	CPU_REG (reg_base, GPIO_MASK) |= bit;
}

static void
h720x_gpio_handler(unsigned int mask, unsigned int irq,
103
                 struct irq_desc *desc)
L
Linus Torvalds 已提交
104
{
105
	IRQDBG("%s irq: %d\n", __func__, irq);
L
Linus Torvalds 已提交
106 107 108
	while (mask) {
		if (mask & 1) {
			IRQDBG("handling irq %d\n", irq);
109
			generic_handle_irq(irq);
L
Linus Torvalds 已提交
110 111 112 113 114 115 116
		}
		irq++;
		mask >>= 1;
	}
}

static void
117
h720x_gpioa_demux_handler(unsigned int irq_unused, struct irq_desc *desc)
L
Linus Torvalds 已提交
118 119 120 121 122
{
	unsigned int mask, irq;

	mask = CPU_REG(GPIO_A_VIRT,GPIO_STAT);
	irq = IRQ_CHAINED_GPIOA(0);
123
	IRQDBG("%s mask: 0x%08x irq: %d\n", __func__, mask,irq);
124
	h720x_gpio_handler(mask, irq, desc);
L
Linus Torvalds 已提交
125 126 127
}

static void
128
h720x_gpiob_demux_handler(unsigned int irq_unused, struct irq_desc *desc)
L
Linus Torvalds 已提交
129 130 131 132
{
	unsigned int mask, irq;
	mask = CPU_REG(GPIO_B_VIRT,GPIO_STAT);
	irq = IRQ_CHAINED_GPIOB(0);
133
	IRQDBG("%s mask: 0x%08x irq: %d\n", __func__, mask,irq);
134
	h720x_gpio_handler(mask, irq, desc);
L
Linus Torvalds 已提交
135 136 137
}

static void
138
h720x_gpioc_demux_handler(unsigned int irq_unused, struct irq_desc *desc)
L
Linus Torvalds 已提交
139 140 141 142 143
{
	unsigned int mask, irq;

	mask = CPU_REG(GPIO_C_VIRT,GPIO_STAT);
	irq = IRQ_CHAINED_GPIOC(0);
144
	IRQDBG("%s mask: 0x%08x irq: %d\n", __func__, mask,irq);
145
	h720x_gpio_handler(mask, irq, desc);
L
Linus Torvalds 已提交
146 147 148
}

static void
149
h720x_gpiod_demux_handler(unsigned int irq_unused, struct irq_desc *desc)
L
Linus Torvalds 已提交
150 151 152 153 154
{
	unsigned int mask, irq;

	mask = CPU_REG(GPIO_D_VIRT,GPIO_STAT);
	irq = IRQ_CHAINED_GPIOD(0);
155
	IRQDBG("%s mask: 0x%08x irq: %d\n", __func__, mask,irq);
156
	h720x_gpio_handler(mask, irq, desc);
L
Linus Torvalds 已提交
157 158 159 160
}

#ifdef CONFIG_CPU_H7202
static void
161
h720x_gpioe_demux_handler(unsigned int irq_unused, struct irq_desc *desc)
L
Linus Torvalds 已提交
162 163 164 165 166
{
	unsigned int mask, irq;

	mask = CPU_REG(GPIO_E_VIRT,GPIO_STAT);
	irq = IRQ_CHAINED_GPIOE(0);
167
	IRQDBG("%s mask: 0x%08x irq: %d\n", __func__, mask,irq);
168
	h720x_gpio_handler(mask, irq, desc);
L
Linus Torvalds 已提交
169 170 171
}
#endif

172
static struct irq_chip h720x_global_chip = {
173 174 175
	.irq_ack = mask_global_irq,
	.irq_mask = mask_global_irq,
	.irq_unmask = unmask_global_irq,
L
Linus Torvalds 已提交
176 177
};

178
static struct irq_chip h720x_gpio_chip = {
179 180 181
	.irq_ack = ack_gpio_irq,
	.irq_mask = mask_gpio_irq,
	.irq_unmask = unmask_gpio_irq,
L
Linus Torvalds 已提交
182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
};

/*
 * Initialize IRQ's, mask all, enable multiplexed irq's
 */
void __init h720x_init_irq (void)
{
	int 	irq;

	/* Mask global irq's */
	CPU_REG (IRQC_VIRT, IRQC_IER) = 0x0;

	/* Mask all multiplexed irq's */
	CPU_REG (GPIO_A_VIRT, GPIO_MASK) = 0x0;
	CPU_REG (GPIO_B_VIRT, GPIO_MASK) = 0x0;
	CPU_REG (GPIO_C_VIRT, GPIO_MASK) = 0x0;
	CPU_REG (GPIO_D_VIRT, GPIO_MASK) = 0x0;

	/* Initialize global IRQ's, fast path */
	for (irq = 0; irq < NR_GLBL_IRQS; irq++) {
202 203
		irq_set_chip_and_handler(irq, &h720x_global_chip,
					 handle_level_irq);
L
Linus Torvalds 已提交
204 205 206 207 208
		set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
	}

	/* Initialize multiplexed IRQ's, slow path */
	for (irq = IRQ_CHAINED_GPIOA(0) ; irq <= IRQ_CHAINED_GPIOD(31); irq++) {
209 210
		irq_set_chip_and_handler(irq, &h720x_gpio_chip,
					 handle_edge_irq);
L
Linus Torvalds 已提交
211 212
		set_irq_flags(irq, IRQF_VALID );
	}
T
Thomas Gleixner 已提交
213 214 215 216
	irq_set_chained_handler(IRQ_GPIOA, h720x_gpioa_demux_handler);
	irq_set_chained_handler(IRQ_GPIOB, h720x_gpiob_demux_handler);
	irq_set_chained_handler(IRQ_GPIOC, h720x_gpioc_demux_handler);
	irq_set_chained_handler(IRQ_GPIOD, h720x_gpiod_demux_handler);
L
Linus Torvalds 已提交
217 218 219

#ifdef CONFIG_CPU_H7202
	for (irq = IRQ_CHAINED_GPIOE(0) ; irq <= IRQ_CHAINED_GPIOE(31); irq++) {
220 221
		irq_set_chip_and_handler(irq, &h720x_gpio_chip,
					 handle_edge_irq);
L
Linus Torvalds 已提交
222 223
		set_irq_flags(irq, IRQF_VALID );
	}
T
Thomas Gleixner 已提交
224
	irq_set_chained_handler(IRQ_GPIOE, h720x_gpioe_demux_handler);
L
Linus Torvalds 已提交
225 226 227 228 229 230 231
#endif

	/* Enable multiplexed irq's */
	CPU_REG (IRQC_VIRT, IRQC_IER) = IRQ_ENA_MUX;
}

static struct map_desc h720x_io_desc[] __initdata = {
232 233 234 235 236 237
	{
		.virtual	= IO_VIRT,
		.pfn		= __phys_to_pfn(IO_PHYS),
		.length		= IO_SIZE,
		.type		= MT_DEVICE
	},
L
Linus Torvalds 已提交
238 239 240 241 242 243 244
};

/* Initialize io tables */
void __init h720x_map_io(void)
{
	iotable_init(h720x_io_desc,ARRAY_SIZE(h720x_io_desc));
}
245 246 247 248 249

void h720x_restart(char mode, const char *cmd)
{
	CPU_REG (PMU_BASE, PMU_STAT) |= PMU_WARMRESET;
}
250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267

static void h720x__idle(void)
{
	CPU_REG (PMU_BASE, PMU_MODE) = PMU_MODE_IDLE;
	nop();
	nop();
	CPU_REG (PMU_BASE, PMU_MODE) = PMU_MODE_RUN;
	nop();
	nop();
}

static int __init h720x_idle_init(void)
{
	arm_pm_idle = h720x__idle;
	return 0;
}

arch_initcall(h720x_idle_init);