irq_cpu.c 3.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5
/*
 * Copyright 2001 MontaVista Software Inc.
 * Author: Jun Sun, jsun@mvista.com or jsun@junsun.net
 *
 * Copyright (C) 2001 Ralf Baechle
R
Ralf Baechle 已提交
6 7
 * Copyright (C) 2005  MIPS Technologies, Inc.	All rights reserved.
 *	Author: Maciej W. Rozycki <macro@mips.com>
L
Linus Torvalds 已提交
8 9 10
 *
 * This file define the irq handler for MIPS CPU interrupts.
 *
R
Ralf Baechle 已提交
11 12
 * This program is free software; you can redistribute	it and/or modify it
 * under  the terms of	the GNU General	 Public License as published by the
L
Linus Torvalds 已提交
13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 */

/*
 * Almost all MIPS CPUs define 8 interrupt sources.  They are typically
 * level triggered (i.e., cannot be cleared from CPU; must be cleared from
 * device).  The first two are software interrupts which we don't really
 * use or support.  The last one is usually the CPU timer interrupt if
 * counter register is present or, for CPUs with an external FPU, by
 * convention it's the FPU exception interrupt.
 *
 * Don't even think about using this on SMP.  You have been warned.
 *
 * This file exports one global function:
28
 *	void mips_cpu_irq_init(void);
L
Linus Torvalds 已提交
29 30 31 32
 */
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/kernel.h>
33
#include <linux/irq.h>
34
#include <linux/irqdomain.h>
L
Linus Torvalds 已提交
35 36 37

#include <asm/irq_cpu.h>
#include <asm/mipsregs.h>
R
Ralf Baechle 已提交
38
#include <asm/mipsmtregs.h>
L
Linus Torvalds 已提交
39

40
static inline void unmask_mips_irq(struct irq_data *d)
L
Linus Torvalds 已提交
41
{
42
	set_c0_status(0x100 << (d->irq - MIPS_CPU_IRQ_BASE));
43
	irq_enable_hazard();
L
Linus Torvalds 已提交
44 45
}

46
static inline void mask_mips_irq(struct irq_data *d)
L
Linus Torvalds 已提交
47
{
48
	clear_c0_status(0x100 << (d->irq - MIPS_CPU_IRQ_BASE));
49
	irq_disable_hazard();
L
Linus Torvalds 已提交
50 51
}

52
static struct irq_chip mips_cpu_irq_controller = {
53
	.name		= "MIPS",
54 55 56 57 58
	.irq_ack	= mask_mips_irq,
	.irq_mask	= mask_mips_irq,
	.irq_mask_ack	= mask_mips_irq,
	.irq_unmask	= unmask_mips_irq,
	.irq_eoi	= unmask_mips_irq,
L
Linus Torvalds 已提交
59 60
};

R
Ralf Baechle 已提交
61 62 63 64
/*
 * Basically the same as above but taking care of all the MT stuff
 */

65
static unsigned int mips_mt_cpu_irq_startup(struct irq_data *d)
R
Ralf Baechle 已提交
66 67 68
{
	unsigned int vpflags = dvpe();

69
	clear_c0_cause(0x100 << (d->irq - MIPS_CPU_IRQ_BASE));
R
Ralf Baechle 已提交
70
	evpe(vpflags);
71
	unmask_mips_irq(d);
R
Ralf Baechle 已提交
72 73 74 75 76 77 78
	return 0;
}

/*
 * While we ack the interrupt interrupts are disabled and thus we don't need
 * to deal with concurrency issues.  Same for mips_cpu_irq_end.
 */
79
static void mips_mt_cpu_irq_ack(struct irq_data *d)
R
Ralf Baechle 已提交
80 81
{
	unsigned int vpflags = dvpe();
82
	clear_c0_cause(0x100 << (d->irq - MIPS_CPU_IRQ_BASE));
R
Ralf Baechle 已提交
83
	evpe(vpflags);
84
	mask_mips_irq(d);
R
Ralf Baechle 已提交
85 86
}

87
static struct irq_chip mips_mt_cpu_irq_controller = {
88
	.name		= "MIPS",
89 90 91 92 93 94
	.irq_startup	= mips_mt_cpu_irq_startup,
	.irq_ack	= mips_mt_cpu_irq_ack,
	.irq_mask	= mask_mips_irq,
	.irq_mask_ack	= mips_mt_cpu_irq_ack,
	.irq_unmask	= unmask_mips_irq,
	.irq_eoi	= unmask_mips_irq,
R
Ralf Baechle 已提交
95
};
L
Linus Torvalds 已提交
96

97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
static int mips_cpu_intc_map(struct irq_domain *d, unsigned int irq,
			     irq_hw_number_t hw)
{
	static struct irq_chip *chip;

	if (hw < 2 && cpu_has_mipsmt) {
		/* Software interrupts are used for MT/CMT IPI */
		chip = &mips_mt_cpu_irq_controller;
	} else {
		chip = &mips_cpu_irq_controller;
	}

	irq_set_chip_and_handler(irq, chip, handle_percpu_irq);

	return 0;
}

static const struct irq_domain_ops mips_cpu_intc_irq_domain_ops = {
	.map = mips_cpu_intc_map,
	.xlate = irq_domain_xlate_onecell,
};

119
static void __init __mips_cpu_irq_init(struct device_node *of_node)
120 121 122 123 124 125 126 127 128 129
{
	struct irq_domain *domain;

	/* Mask interrupts. */
	clear_c0_status(ST0_IM);
	clear_c0_cause(CAUSEF_IP);

	domain = irq_domain_add_legacy(of_node, 8, MIPS_CPU_IRQ_BASE, 0,
				       &mips_cpu_intc_irq_domain_ops, NULL);
	if (!domain)
130
		panic("Failed to add irqdomain for MIPS CPU");
131 132 133 134 135 136
}

void __init mips_cpu_irq_init(void)
{
	__mips_cpu_irq_init(NULL);
}
137

138 139
int __init mips_cpu_irq_of_init(struct device_node *of_node,
				struct device_node *parent)
140 141
{
	__mips_cpu_irq_init(of_node);
142 143
	return 0;
}