context.c 6.1 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
R
Russell King 已提交
2
 *  linux/arch/arm/mm/context.c
L
Linus Torvalds 已提交
3 4
 *
 *  Copyright (C) 2002-2003 Deep Blue Solutions Ltd, all rights reserved.
5 6 7
 *  Copyright (C) 2012 ARM Limited
 *
 *  Author: Will Deacon <will.deacon@arm.com>
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/init.h>
#include <linux/sched.h>
#include <linux/mm.h>
16 17
#include <linux/smp.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
18 19

#include <asm/mmu_context.h>
20
#include <asm/smp_plat.h>
21
#include <asm/thread_notify.h>
L
Linus Torvalds 已提交
22 23
#include <asm/tlbflush.h>

24 25 26 27 28 29 30 31 32 33 34 35 36
/*
 * On ARMv6, we have the following structure in the Context ID:
 *
 * 31                         7          0
 * +-------------------------+-----------+
 * |      process ID         |   ASID    |
 * +-------------------------+-----------+
 * |              context ID             |
 * +-------------------------------------+
 *
 * The ASID is used to tag entries in the CPU caches and TLBs.
 * The context ID is used by debuggers and trace logic, and
 * should be unique within all running processes.
37 38 39
 *
 * In big endian operation, the two 32 bit words are swapped if accesed by
 * non 64-bit operations.
40 41
 */
#define ASID_FIRST_VERSION	(1ULL << ASID_BITS)
42 43 44 45
#define NUM_USER_ASIDS		(ASID_FIRST_VERSION - 1)

#define ASID_TO_IDX(asid)	((asid & ~ASID_MASK) - 1)
#define IDX_TO_ASID(idx)	((idx + 1) & ~ASID_MASK)
46

47
static DEFINE_RAW_SPINLOCK(cpu_asid_lock);
48 49
static atomic64_t asid_generation = ATOMIC64_INIT(ASID_FIRST_VERSION);
static DECLARE_BITMAP(asid_map, NUM_USER_ASIDS);
50

51
DEFINE_PER_CPU(atomic64_t, active_asids);
52 53
static DEFINE_PER_CPU(u64, reserved_asids);
static cpumask_t tlb_flush_pending;
L
Linus Torvalds 已提交
54

55
#ifdef CONFIG_ARM_LPAE
56
static void cpu_set_reserved_ttbr0(void)
57 58 59 60 61 62 63 64 65 66 67 68 69
{
	unsigned long ttbl = __pa(swapper_pg_dir);
	unsigned long ttbh = 0;

	/*
	 * Set TTBR0 to swapper_pg_dir which contains only global entries. The
	 * ASID is set to 0.
	 */
	asm volatile(
	"	mcrr	p15, 0, %0, %1, c2		@ set TTBR0\n"
	:
	: "r" (ttbl), "r" (ttbh));
	isb();
70 71
}
#else
72
static void cpu_set_reserved_ttbr0(void)
73 74 75 76 77 78 79 80 81
{
	u32 ttb;
	/* Copy TTBR1 into TTBR0 */
	asm volatile(
	"	mrc	p15, 0, %0, c2, c0, 1		@ read TTBR1\n"
	"	mcr	p15, 0, %0, c2, c0, 0		@ set TTBR0\n"
	: "=r" (ttb));
	isb();
}
82 83
#endif

84 85 86 87 88 89 90 91 92 93 94 95 96 97
#ifdef CONFIG_PID_IN_CONTEXTIDR
static int contextidr_notifier(struct notifier_block *unused, unsigned long cmd,
			       void *t)
{
	u32 contextidr;
	pid_t pid;
	struct thread_info *thread = t;

	if (cmd != THREAD_NOTIFY_SWITCH)
		return NOTIFY_DONE;

	pid = task_pid_nr(thread->task) << ASID_BITS;
	asm volatile(
	"	mrc	p15, 0, %0, c13, c0, 1\n"
98 99 100
	"	and	%0, %0, %2\n"
	"	orr	%0, %0, %1\n"
	"	mcr	p15, 0, %0, c13, c0, 1\n"
101
	: "=r" (contextidr), "+r" (pid)
102
	: "I" (~ASID_MASK));
103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
	isb();

	return NOTIFY_OK;
}

static struct notifier_block contextidr_notifier_block = {
	.notifier_call = contextidr_notifier,
};

static int __init contextidr_notifier_init(void)
{
	return thread_register_notifier(&contextidr_notifier_block);
}
arch_initcall(contextidr_notifier_init);
#endif

119
static void flush_context(unsigned int cpu)
L
Linus Torvalds 已提交
120
{
121
	int i;
122 123 124 125 126 127 128 129 130
	u64 asid;

	/* Update the list of reserved ASIDs and the ASID bitmap. */
	bitmap_clear(asid_map, 0, NUM_USER_ASIDS);
	for_each_possible_cpu(i) {
		if (i == cpu) {
			asid = 0;
		} else {
			asid = atomic64_xchg(&per_cpu(active_asids, i), 0);
131 132 133 134 135 136 137 138 139
			/*
			 * If this CPU has already been through a
			 * rollover, but hasn't run another task in
			 * the meantime, we must preserve its reserved
			 * ASID, as this is the only trace we have of
			 * the process it is still running.
			 */
			if (asid == 0)
				asid = per_cpu(reserved_asids, i);
140 141 142 143
			__set_bit(ASID_TO_IDX(asid), asid_map);
		}
		per_cpu(reserved_asids, i) = asid;
	}
144 145 146 147 148 149 150 151

	/* Queue a TLB invalidate and flush the I-cache if necessary. */
	if (!tlb_ops_need_broadcast())
		cpumask_set_cpu(cpu, &tlb_flush_pending);
	else
		cpumask_setall(&tlb_flush_pending);

	if (icache_is_vivt_asid_tagged())
152 153 154
		__flush_icache_all();
}

155
static int is_reserved_asid(u64 asid)
156 157 158
{
	int cpu;
	for_each_possible_cpu(cpu)
159
		if (per_cpu(reserved_asids, cpu) == asid)
160 161 162
			return 1;
	return 0;
}
163

164
static u64 new_context(struct mm_struct *mm, unsigned int cpu)
165
{
166
	u64 asid = atomic64_read(&mm->context.id);
167
	u64 generation = atomic64_read(&asid_generation);
168

169
	if (asid != 0 && is_reserved_asid(asid)) {
170
		/*
171 172
		 * Our current ASID was active during a rollover, we can
		 * continue to use it and this was just a false alarm.
173
		 */
174
		asid = generation | (asid & ~ASID_MASK);
175 176 177 178 179 180
	} else {
		/*
		 * Allocate a free ASID. If we can't find one, take a
		 * note of the currently active ASIDs and mark the TLBs
		 * as requiring flushes.
		 */
181 182 183 184 185 186 187 188 189
		asid = find_first_zero_bit(asid_map, NUM_USER_ASIDS);
		if (asid == NUM_USER_ASIDS) {
			generation = atomic64_add_return(ASID_FIRST_VERSION,
							 &asid_generation);
			flush_context(cpu);
			asid = find_first_zero_bit(asid_map, NUM_USER_ASIDS);
		}
		__set_bit(asid, asid_map);
		asid = generation | IDX_TO_ASID(asid);
190 191 192
		cpumask_clear(mm_cpumask(mm));
	}

193
	return asid;
194 195
}

196
void check_and_switch_context(struct mm_struct *mm, struct task_struct *tsk)
197
{
198
	unsigned long flags;
199
	unsigned int cpu = smp_processor_id();
200
	u64 asid;
201

202 203
	if (unlikely(mm->context.vmalloc_seq != init_mm.context.vmalloc_seq))
		__check_vmalloc_seq(mm);
204 205

	/*
206 207
	 * Required during context switch to avoid speculative page table
	 * walking with the wrong TTBR.
208
	 */
209
	cpu_set_reserved_ttbr0();
L
Linus Torvalds 已提交
210

211 212 213
	asid = atomic64_read(&mm->context.id);
	if (!((asid ^ atomic64_read(&asid_generation)) >> ASID_BITS)
	    && atomic64_xchg(&per_cpu(active_asids, cpu), asid))
214 215
		goto switch_mm_fastpath;

216 217
	raw_spin_lock_irqsave(&cpu_asid_lock, flags);
	/* Check that our ASID belongs to the current generation. */
218 219 220 221 222
	asid = atomic64_read(&mm->context.id);
	if ((asid ^ atomic64_read(&asid_generation)) >> ASID_BITS) {
		asid = new_context(mm, cpu);
		atomic64_set(&mm->context.id, asid);
	}
L
Linus Torvalds 已提交
223

224 225
	if (cpumask_test_and_clear_cpu(cpu, &tlb_flush_pending)) {
		local_flush_bp_all();
226
		local_flush_tlb_all();
227
		dummy_flush_tlb_a15_erratum();
228
	}
229

230
	atomic64_set(&per_cpu(active_asids, cpu), asid);
231
	cpumask_set_cpu(cpu, mm_cpumask(mm));
232 233
	raw_spin_unlock_irqrestore(&cpu_asid_lock, flags);

234
switch_mm_fastpath:
235
	cpu_switch_mm(mm->pgd, mm);
L
Linus Torvalds 已提交
236
}