pm.c 8.4 KB
Newer Older
1
/*
2
 * arch/arm/mach-at91/pm.c
3 4 5 6 7 8 9 10 11 12
 * AT91 Power Management
 *
 * Copyright (C) 2005 David Brownell
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

13
#include <linux/gpio.h>
14
#include <linux/suspend.h>
15 16 17 18 19 20
#include <linux/sched.h>
#include <linux/proc_fs.h>
#include <linux/interrupt.h>
#include <linux/sysfs.h>
#include <linux/module.h>
#include <linux/platform_device.h>
21
#include <linux/io.h>
22 23

#include <asm/irq.h>
A
Arun Sharma 已提交
24
#include <linux/atomic.h>
25 26 27
#include <asm/mach/time.h>
#include <asm/mach/irq.h>

28 29
#include <mach/at91_pmc.h>
#include <mach/cpu.h>
30
#include <mach/hardware.h>
31

32
#include "at91_aic.h"
33
#include "generic.h"
34
#include "pm.h"
35

36 37 38 39
/*
 * Show the reason for the previous system reset.
 */

40
#include "at91_rstc.h"
41
#include "at91_shdwc.h"
42

43 44
static void (*at91_pm_standby)(void);

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
static void __init show_reset_status(void)
{
	static char reset[] __initdata = "reset";

	static char general[] __initdata = "general";
	static char wakeup[] __initdata = "wakeup";
	static char watchdog[] __initdata = "watchdog";
	static char software[] __initdata = "software";
	static char user[] __initdata = "user";
	static char unknown[] __initdata = "unknown";

	static char signal[] __initdata = "signal";
	static char rtc[] __initdata = "rtc";
	static char rtt[] __initdata = "rtt";
	static char restore[] __initdata = "power-restored";

	char *reason, *r2 = reset;
	u32 reset_type, wake_type;

64
	if (!at91_shdwc_base || !at91_rstc_base)
65 66
		return;

67
	reset_type = at91_rstc_read(AT91_RSTC_SR) & AT91_RSTC_RSTTYP;
68
	wake_type = at91_shdwc_read(AT91_SHDW_SR);
69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108

	switch (reset_type) {
	case AT91_RSTC_RSTTYP_GENERAL:
		reason = general;
		break;
	case AT91_RSTC_RSTTYP_WAKEUP:
		/* board-specific code enabled the wakeup sources */
		reason = wakeup;

		/* "wakeup signal" */
		if (wake_type & AT91_SHDW_WAKEUP0)
			r2 = signal;
		else {
			r2 = reason;
			if (wake_type & AT91_SHDW_RTTWK)	/* rtt wakeup */
				reason = rtt;
			else if (wake_type & AT91_SHDW_RTCWK)	/* rtc wakeup */
				reason = rtc;
			else if (wake_type == 0)	/* power-restored wakeup */
				reason = restore;
			else				/* unknown wakeup */
				reason = unknown;
		}
		break;
	case AT91_RSTC_RSTTYP_WATCHDOG:
		reason = watchdog;
		break;
	case AT91_RSTC_RSTTYP_SOFTWARE:
		reason = software;
		break;
	case AT91_RSTC_RSTTYP_USER:
		reason = user;
		break;
	default:
		reason = unknown;
		break;
	}
	pr_info("AT91: Starting after %s %s\n", reason, r2);
}

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
static int at91_pm_valid_state(suspend_state_t state)
{
	switch (state) {
		case PM_SUSPEND_ON:
		case PM_SUSPEND_STANDBY:
		case PM_SUSPEND_MEM:
			return 1;

		default:
			return 0;
	}
}


static suspend_state_t target_state;

/*
 * Called after processes are frozen, but before we shutdown devices.
 */
128
static int at91_pm_begin(suspend_state_t state)
129 130 131 132 133 134 135 136 137 138 139 140 141 142
{
	target_state = state;
	return 0;
}

/*
 * Verify that all the clocks are correct before entering
 * slow-clock mode.
 */
static int at91_pm_verify_clocks(void)
{
	unsigned long scsr;
	int i;

143
	scsr = at91_pmc_read(AT91_PMC_SCSR);
144 145

	/* USB must not be using PLLB */
146 147
	if (cpu_is_at91rm9200()) {
		if ((scsr & (AT91RM9200_PMC_UHP | AT91RM9200_PMC_UDP)) != 0) {
148
			pr_err("AT91: PM - Suspend-to-RAM with USB still active\n");
149 150
			return 0;
		}
151 152
	} else if (cpu_is_at91sam9260() || cpu_is_at91sam9261() || cpu_is_at91sam9263()
			|| cpu_is_at91sam9g20() || cpu_is_at91sam9g10()) {
153
		if ((scsr & (AT91SAM926x_PMC_UHP | AT91SAM926x_PMC_UDP)) != 0) {
154
			pr_err("AT91: PM - Suspend-to-RAM with USB still active\n");
155 156
			return 0;
		}
157 158
	}

159 160 161
	if (!IS_ENABLED(CONFIG_AT91_PROGRAMMABLE_CLOCKS))
		return 1;

162 163 164 165 166 167 168
	/* PCK0..PCK3 must be disabled, or configured to use clk32k */
	for (i = 0; i < 4; i++) {
		u32 css;

		if ((scsr & (AT91_PMC_PCK0 << i)) == 0)
			continue;

169
		css = at91_pmc_read(AT91_PMC_PCKR(i)) & AT91_PMC_CSS;
170
		if (css != AT91_PMC_CSS_SLOW) {
171
			pr_err("AT91: PM - Suspend-to-RAM with PCK%d src %d\n", i, css);
172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195
			return 0;
		}
	}

	return 1;
}

/*
 * Call this from platform driver suspend() to see how deeply to suspend.
 * For example, some controllers (like OHCI) need one of the PLL clocks
 * in order to act as a wakeup source, and those are not available when
 * going into slow clock mode.
 *
 * REVISIT: generalize as clk_will_be_available(clk)?  Other platforms have
 * the very same problem (but not using at91 main_clk), and it'd be better
 * to add one generic API rather than lots of platform-specific ones.
 */
int at91_suspend_entering_slow_clock(void)
{
	return (target_state == PM_SUSPEND_MEM);
}
EXPORT_SYMBOL(at91_suspend_entering_slow_clock);


196 197
static void (*slow_clock)(void __iomem *pmc, void __iomem *ramc0,
			  void __iomem *ramc1, int memctrl);
198

199
#ifdef CONFIG_AT91_SLOW_CLOCK
200 201
extern void at91_slow_clock(void __iomem *pmc, void __iomem *ramc0,
			    void __iomem *ramc1, int memctrl);
202 203 204
extern u32 at91_slow_clock_sz;
#endif

205 206
static int at91_pm_enter(suspend_state_t state)
{
207 208 209 210
	if (of_have_populated_dt())
		at91_pinctrl_gpio_suspend();
	else
		at91_gpio_suspend();
211 212 213 214
	at91_irq_suspend();

	pr_debug("AT91: PM - wake mask %08x, pm state %d\n",
			/* remember all the always-wake irqs */
215
			(at91_pmc_read(AT91_PMC_PCSR)
216 217
					| (1 << AT91_ID_FIQ)
					| (1 << AT91_ID_SYS)
218
					| (at91_get_extern_irq()))
219
				& at91_aic_read(AT91_AIC_IMR),
220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
			state);

	switch (state) {
		/*
		 * Suspend-to-RAM is like STANDBY plus slow clock mode, so
		 * drivers must suspend more deeply:  only the master clock
		 * controller may be using the main oscillator.
		 */
		case PM_SUSPEND_MEM:
			/*
			 * Ensure that clocks are in a valid state.
			 */
			if (!at91_pm_verify_clocks())
				goto error;

			/*
			 * Enter slow clock mode by switching over to clk32k and
			 * turning off the main oscillator; reverse on wakeup.
			 */
			if (slow_clock) {
240 241 242 243 244 245
				int memctrl = AT91_MEMCTRL_SDRAMC;

				if (cpu_is_at91rm9200())
					memctrl = AT91_MEMCTRL_MC;
				else if (cpu_is_at91sam9g45())
					memctrl = AT91_MEMCTRL_DDRSDR;
246 247 248 249
#ifdef CONFIG_AT91_SLOW_CLOCK
				/* copy slow_clock handler to SRAM, and call it */
				memcpy(slow_clock, at91_slow_clock, at91_slow_clock_sz);
#endif
250 251
				slow_clock(at91_pmc_base, at91_ramc_base[0],
					   at91_ramc_base[1], memctrl);
252 253
				break;
			} else {
254
				pr_info("AT91: PM - no slow clock mode enabled ...\n");
255 256 257 258 259 260 261 262 263 264 265 266
				/* FALLTHROUGH leaving master clock alone */
			}

		/*
		 * STANDBY mode has *all* drivers suspended; ignores irqs not
		 * marked as 'wakeup' event sources; and reduces DRAM power.
		 * But otherwise it's identical to PM_SUSPEND_ON:  cpu idle, and
		 * nothing fancy done with main or cpu clocks.
		 */
		case PM_SUSPEND_STANDBY:
			/*
			 * NOTE: the Wait-for-Interrupt instruction needs to be
267 268
			 * in icache so no SDRAM accesses are needed until the
			 * wakeup IRQ occurs and self-refresh is terminated.
269 270
			 * For ARM 926 based chips, this requirement is weaker
			 * as at91sam9 can access a RAM in self-refresh mode.
271
			 */
272 273
			if (at91_pm_standby)
				at91_pm_standby();
274
			break;
275 276

		case PM_SUSPEND_ON:
277
			cpu_do_idle();
278 279 280 281 282 283 284 285
			break;

		default:
			pr_debug("AT91: PM - bogus suspend state %d\n", state);
			goto error;
	}

	pr_debug("AT91: PM - wakeup %08x\n",
286
			at91_aic_read(AT91_AIC_IPR) & at91_aic_read(AT91_AIC_IMR));
287 288 289 290

error:
	target_state = PM_SUSPEND_ON;
	at91_irq_resume();
291 292 293 294
	if (of_have_populated_dt())
		at91_pinctrl_gpio_resume();
	else
		at91_gpio_resume();
295 296 297
	return 0;
}

298 299 300 301 302 303 304 305
/*
 * Called right prior to thawing processes.
 */
static void at91_pm_end(void)
{
	target_state = PM_SUSPEND_ON;
}

306

307
static const struct platform_suspend_ops at91_pm_ops = {
308 309 310 311
	.valid	= at91_pm_valid_state,
	.begin	= at91_pm_begin,
	.enter	= at91_pm_enter,
	.end	= at91_pm_end,
312 313
};

314 315 316 317 318 319 320 321 322 323 324 325
static struct platform_device at91_cpuidle_device = {
	.name = "cpuidle-at91",
};

void at91_pm_set_standby(void (*at91_standby)(void))
{
	if (at91_standby) {
		at91_cpuidle_device.dev.platform_data = at91_standby;
		at91_pm_standby = at91_standby;
	}
}

326 327
static int __init at91_pm_init(void)
{
328 329
#ifdef CONFIG_AT91_SLOW_CLOCK
	slow_clock = (void *) (AT91_IO_VIRT_BASE - at91_slow_clock_sz);
330 331
#endif

332 333 334
	pr_info("AT91: Power Management%s\n", (slow_clock ? " (with slow clock mode)" : ""));

	/* AT91RM9200 SDRAM low-power mode cannot be used with self-refresh. */
335 336
	if (cpu_is_at91rm9200())
		at91_ramc_write(0, AT91RM9200_SDRAMC_LPR, 0);
337 338 339
	
	if (at91_cpuidle_device.dev.platform_data)
		platform_device_register(&at91_cpuidle_device);
340

341
	suspend_set_ops(&at91_pm_ops);
342

343
	show_reset_status();
344 345 346
	return 0;
}
arch_initcall(at91_pm_init);