radeon_cp.c 52.3 KB
Newer Older
1 2
/* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
/*
L
Linus Torvalds 已提交
3 4
 * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
5
 * Copyright 2007 Advanced Micro Devices, Inc.
L
Linus Torvalds 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *    Kevin E. Martin <martin@valinux.com>
 *    Gareth Hughes <gareth@valinux.com>
 */

#include "drmP.h"
#include "drm.h"
34
#include "drm_sarea.h"
L
Linus Torvalds 已提交
35 36
#include "radeon_drm.h"
#include "radeon_drv.h"
D
Dave Airlie 已提交
37
#include "r300_reg.h"
L
Linus Torvalds 已提交
38

39 40
#include "radeon_microcode.h"

L
Linus Torvalds 已提交
41 42
#define RADEON_FIFO_DEBUG	0

43
static int radeon_do_cleanup_cp(struct drm_device * dev);
44
static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
L
Linus Torvalds 已提交
45

46
static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
D
Dave Airlie 已提交
47 48 49 50 51 52 53 54
{
	u32 ret;
	RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
	ret = RADEON_READ(R520_MC_IND_DATA);
	RADEON_WRITE(R520_MC_IND_INDEX, 0);
	return ret;
}

55 56 57 58 59 60 61 62 63
static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
{
	u32 ret;
	RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
	ret = RADEON_READ(RS480_NB_MC_DATA);
	RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
	return ret;
}

64 65
static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
{
66
	u32 ret;
67
	RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
68 69 70 71 72 73 74
	ret = RADEON_READ(RS690_MC_DATA);
	RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
	return ret;
}

static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
{
75 76
	if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
77 78 79
		return RS690_READ_MCIND(dev_priv, addr);
	else
		return RS480_READ_MCIND(dev_priv, addr);
80 81
}

D
Dave Airlie 已提交
82 83 84 85
u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
{

	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
86
		return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
87 88
	else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
		 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
89
		return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
D
Dave Airlie 已提交
90
	else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
91
		return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
D
Dave Airlie 已提交
92 93 94 95 96 97 98
	else
		return RADEON_READ(RADEON_MC_FB_LOCATION);
}

static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
{
	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
99
		R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
100 101
	else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
		 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
102
		RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
D
Dave Airlie 已提交
103
	else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
104
		R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
D
Dave Airlie 已提交
105 106 107 108 109 110 111
	else
		RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
}

static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
{
	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
112
		R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
113 114
	else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
		 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
115
		RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
D
Dave Airlie 已提交
116
	else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
117
		R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
D
Dave Airlie 已提交
118 119 120 121
	else
		RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
}

122 123 124 125 126 127 128 129
static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
{
	u32 agp_base_hi = upper_32_bits(agp_base);
	u32 agp_base_lo = agp_base & 0xffffffff;

	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
		R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
		R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
130 131
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
		 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
132 133 134 135 136
		RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
		RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
	} else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
		R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
		R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
A
Alex Deucher 已提交
137 138
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
139
		RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
A
Alex Deucher 已提交
140
		RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
141 142 143 144 145 146 147
	} else {
		RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
		if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
			RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
	}
}

148
static int RADEON_READ_PLL(struct drm_device * dev, int addr)
L
Linus Torvalds 已提交
149 150 151 152 153 154 155
{
	drm_radeon_private_t *dev_priv = dev->dev_private;

	RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
	return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
}

D
Dave Airlie 已提交
156
static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
157 158 159 160 161
{
	RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
	return RADEON_READ(RADEON_PCIE_DATA);
}

L
Linus Torvalds 已提交
162
#if RADEON_FIFO_DEBUG
D
Dave Airlie 已提交
163
static void radeon_status(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
164
{
165
	printk("%s:\n", __func__);
D
Dave Airlie 已提交
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
	printk("RBBM_STATUS = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
	printk("CP_RB_RTPR = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
	printk("CP_RB_WTPR = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
	printk("AIC_CNTL = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
	printk("AIC_STAT = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_AIC_STAT));
	printk("AIC_PT_BASE = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
	printk("TLB_ADDR = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
	printk("TLB_DATA = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
L
Linus Torvalds 已提交
182 183 184 185 186 187 188
}
#endif

/* ================================================================
 * Engine, FIFO control
 */

D
Dave Airlie 已提交
189
static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
190 191 192 193 194 195
{
	u32 tmp;
	int i;

	dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;

196 197 198 199 200 201 202 203 204 205 206 207 208
	if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
		tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
		tmp |= RADEON_RB3D_DC_FLUSH_ALL;
		RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);

		for (i = 0; i < dev_priv->usec_timeout; i++) {
			if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
			      & RADEON_RB3D_DC_BUSY)) {
				return 0;
			}
			DRM_UDELAY(1);
		}
	} else {
209 210
		/* don't flush or purge cache here or lockup */
		return 0;
L
Linus Torvalds 已提交
211 212 213
	}

#if RADEON_FIFO_DEBUG
D
Dave Airlie 已提交
214 215
	DRM_ERROR("failed!\n");
	radeon_status(dev_priv);
L
Linus Torvalds 已提交
216
#endif
E
Eric Anholt 已提交
217
	return -EBUSY;
L
Linus Torvalds 已提交
218 219
}

D
Dave Airlie 已提交
220
static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
L
Linus Torvalds 已提交
221 222 223 224 225
{
	int i;

	dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;

D
Dave Airlie 已提交
226 227 228 229 230 231
	for (i = 0; i < dev_priv->usec_timeout; i++) {
		int slots = (RADEON_READ(RADEON_RBBM_STATUS)
			     & RADEON_RBBM_FIFOCNT_MASK);
		if (slots >= entries)
			return 0;
		DRM_UDELAY(1);
L
Linus Torvalds 已提交
232
	}
233
	DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
234 235
		 RADEON_READ(RADEON_RBBM_STATUS),
		 RADEON_READ(R300_VAP_CNTL_STATUS));
L
Linus Torvalds 已提交
236 237

#if RADEON_FIFO_DEBUG
D
Dave Airlie 已提交
238 239
	DRM_ERROR("failed!\n");
	radeon_status(dev_priv);
L
Linus Torvalds 已提交
240
#endif
E
Eric Anholt 已提交
241
	return -EBUSY;
L
Linus Torvalds 已提交
242 243
}

D
Dave Airlie 已提交
244
static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
245 246 247 248 249
{
	int i, ret;

	dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;

D
Dave Airlie 已提交
250 251 252
	ret = radeon_do_wait_for_fifo(dev_priv, 64);
	if (ret)
		return ret;
L
Linus Torvalds 已提交
253

D
Dave Airlie 已提交
254 255 256 257
	for (i = 0; i < dev_priv->usec_timeout; i++) {
		if (!(RADEON_READ(RADEON_RBBM_STATUS)
		      & RADEON_RBBM_ACTIVE)) {
			radeon_do_pixcache_flush(dev_priv);
L
Linus Torvalds 已提交
258 259
			return 0;
		}
D
Dave Airlie 已提交
260
		DRM_UDELAY(1);
L
Linus Torvalds 已提交
261
	}
262
	DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
263 264
		 RADEON_READ(RADEON_RBBM_STATUS),
		 RADEON_READ(R300_VAP_CNTL_STATUS));
L
Linus Torvalds 已提交
265 266

#if RADEON_FIFO_DEBUG
D
Dave Airlie 已提交
267 268
	DRM_ERROR("failed!\n");
	radeon_status(dev_priv);
L
Linus Torvalds 已提交
269
#endif
E
Eric Anholt 已提交
270
	return -EBUSY;
L
Linus Torvalds 已提交
271 272
}

273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316
static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
{
	uint32_t gb_tile_config, gb_pipe_sel = 0;

	/* RS4xx/RS6xx/R4xx/R5xx */
	if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
		gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
		dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
	} else {
		/* R3xx */
		if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
		    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
			dev_priv->num_gb_pipes = 2;
		} else {
			/* R3Vxx */
			dev_priv->num_gb_pipes = 1;
		}
	}
	DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);

	gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);

	switch (dev_priv->num_gb_pipes) {
	case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
	case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
	case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
	default:
	case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
	}

	if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
		RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
		RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
	}
	RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
	radeon_do_wait_for_idle(dev_priv);
	RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
	RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
					       R300_DC_AUTOFLUSH_ENABLE |
					       R300_DC_DC_DISABLE_IGNORE_PE));


}

L
Linus Torvalds 已提交
317 318 319 320 321
/* ================================================================
 * CP control, initialization
 */

/* Load the microcode for the CP */
D
Dave Airlie 已提交
322
static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
323 324
{
	int i;
D
Dave Airlie 已提交
325
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
326

D
Dave Airlie 已提交
327
	radeon_do_wait_for_idle(dev_priv);
L
Linus Torvalds 已提交
328

D
Dave Airlie 已提交
329
	RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345
	if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
		DRM_INFO("Loading R100 Microcode\n");
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
				     R100_cp_microcode[i][1]);
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
				     R100_cp_microcode[i][0]);
		}
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
L
Linus Torvalds 已提交
346
		DRM_INFO("Loading R200 Microcode\n");
D
Dave Airlie 已提交
347 348 349 350 351
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
				     R200_cp_microcode[i][1]);
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
				     R200_cp_microcode[i][0]);
L
Linus Torvalds 已提交
352
		}
353 354 355 356
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
A
Alex Deucher 已提交
357
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
358
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
L
Linus Torvalds 已提交
359
		DRM_INFO("Loading R300 Microcode\n");
D
Dave Airlie 已提交
360 361 362 363 364
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
				     R300_cp_microcode[i][1]);
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
				     R300_cp_microcode[i][0]);
L
Linus Torvalds 已提交
365
		}
366
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
367
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
368 369 370 371 372 373 374 375
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
		DRM_INFO("Loading R400 Microcode\n");
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
				     R420_cp_microcode[i][1]);
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
				     R420_cp_microcode[i][0]);
		}
376 377 378
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
		DRM_INFO("Loading RS690/RS740 Microcode\n");
379 380 381 382 383 384 385 386 387 388 389 390 391
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
				     RS690_cp_microcode[i][1]);
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
				     RS690_cp_microcode[i][0]);
		}
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
		DRM_INFO("Loading R500 Microcode\n");
D
Dave Airlie 已提交
392 393
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
394
				     R520_cp_microcode[i][1]);
D
Dave Airlie 已提交
395
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
396
				     R520_cp_microcode[i][0]);
L
Linus Torvalds 已提交
397 398 399 400 401 402 403 404
		}
	}
}

/* Flush any pending commands to the CP.  This should only be used just
 * prior to a wait for idle, as it informs the engine that the command
 * stream is ending.
 */
D
Dave Airlie 已提交
405
static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
406
{
D
Dave Airlie 已提交
407
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
408 409 410
#if 0
	u32 tmp;

D
Dave Airlie 已提交
411 412
	tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
	RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
L
Linus Torvalds 已提交
413 414 415 416 417
#endif
}

/* Wait for the CP to go idle.
 */
D
Dave Airlie 已提交
418
int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
419 420
{
	RING_LOCALS;
D
Dave Airlie 已提交
421
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
422

D
Dave Airlie 已提交
423
	BEGIN_RING(6);
L
Linus Torvalds 已提交
424 425 426 427 428 429 430 431

	RADEON_PURGE_CACHE();
	RADEON_PURGE_ZCACHE();
	RADEON_WAIT_UNTIL_IDLE();

	ADVANCE_RING();
	COMMIT_RING();

D
Dave Airlie 已提交
432
	return radeon_do_wait_for_idle(dev_priv);
L
Linus Torvalds 已提交
433 434 435 436
}

/* Start the Command Processor.
 */
D
Dave Airlie 已提交
437
static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
438 439
{
	RING_LOCALS;
D
Dave Airlie 已提交
440
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
441

D
Dave Airlie 已提交
442
	radeon_do_wait_for_idle(dev_priv);
L
Linus Torvalds 已提交
443

D
Dave Airlie 已提交
444
	RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
L
Linus Torvalds 已提交
445 446 447

	dev_priv->cp_running = 1;

448 449 450 451 452 453 454
	BEGIN_RING(8);
	/* isync can only be written through cp on r5xx write it here */
	OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
	OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
		 RADEON_ISYNC_ANY3D_IDLE2D |
		 RADEON_ISYNC_WAIT_IDLEGUI |
		 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
L
Linus Torvalds 已提交
455 456 457 458 459
	RADEON_PURGE_CACHE();
	RADEON_PURGE_ZCACHE();
	RADEON_WAIT_UNTIL_IDLE();
	ADVANCE_RING();
	COMMIT_RING();
460 461

	dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
L
Linus Torvalds 已提交
462 463 464 465 466 467
}

/* Reset the Command Processor.  This will not flush any pending
 * commands, so you must wait for the CP command stream to complete
 * before calling this routine.
 */
D
Dave Airlie 已提交
468
static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
469 470
{
	u32 cur_read_ptr;
D
Dave Airlie 已提交
471
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
472

D
Dave Airlie 已提交
473 474 475
	cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
	RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
	SET_RING_HEAD(dev_priv, cur_read_ptr);
L
Linus Torvalds 已提交
476 477 478 479 480 481 482
	dev_priv->ring.tail = cur_read_ptr;
}

/* Stop the Command Processor.  This will not flush any pending
 * commands, so you must flush the command stream and wait for the CP
 * to go idle before calling this routine.
 */
D
Dave Airlie 已提交
483
static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
484
{
D
Dave Airlie 已提交
485
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
486

D
Dave Airlie 已提交
487
	RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
L
Linus Torvalds 已提交
488 489 490 491 492 493

	dev_priv->cp_running = 0;
}

/* Reset the engine.  This will stop the CP if it is running.
 */
494
static int radeon_do_engine_reset(struct drm_device * dev)
L
Linus Torvalds 已提交
495 496
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
497
	u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
D
Dave Airlie 已提交
498
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
499

D
Dave Airlie 已提交
500 501
	radeon_do_pixcache_flush(dev_priv);

502 503
	if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
		/* may need something similar for newer chips */
D
Dave Airlie 已提交
504 505 506 507 508 509 510 511 512 513
		clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
		mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);

		RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
						    RADEON_FORCEON_MCLKA |
						    RADEON_FORCEON_MCLKB |
						    RADEON_FORCEON_YCLKA |
						    RADEON_FORCEON_YCLKB |
						    RADEON_FORCEON_MC |
						    RADEON_FORCEON_AIC));
514
	}
D
Dave Airlie 已提交
515

516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537
	rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);

	RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
					      RADEON_SOFT_RESET_CP |
					      RADEON_SOFT_RESET_HI |
					      RADEON_SOFT_RESET_SE |
					      RADEON_SOFT_RESET_RE |
					      RADEON_SOFT_RESET_PP |
					      RADEON_SOFT_RESET_E2 |
					      RADEON_SOFT_RESET_RB));
	RADEON_READ(RADEON_RBBM_SOFT_RESET);
	RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
					      ~(RADEON_SOFT_RESET_CP |
						RADEON_SOFT_RESET_HI |
						RADEON_SOFT_RESET_SE |
						RADEON_SOFT_RESET_RE |
						RADEON_SOFT_RESET_PP |
						RADEON_SOFT_RESET_E2 |
						RADEON_SOFT_RESET_RB)));
	RADEON_READ(RADEON_RBBM_SOFT_RESET);

	if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
D
Dave Airlie 已提交
538 539 540 541
		RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
		RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
		RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
	}
L
Linus Torvalds 已提交
542

543 544 545 546
	/* setup the raster pipes */
	if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
	    radeon_init_pipes(dev_priv);

L
Linus Torvalds 已提交
547
	/* Reset the CP ring */
D
Dave Airlie 已提交
548
	radeon_do_cp_reset(dev_priv);
L
Linus Torvalds 已提交
549 550 551 552 553

	/* The CP is no longer running after an engine reset */
	dev_priv->cp_running = 0;

	/* Reset any pending vertex, indirect buffers */
D
Dave Airlie 已提交
554
	radeon_freelist_reset(dev);
L
Linus Torvalds 已提交
555 556 557 558

	return 0;
}

559
static void radeon_cp_init_ring_buffer(struct drm_device * dev,
D
Dave Airlie 已提交
560
				       drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
561 562 563
{
	u32 ring_start, cur_read_ptr;
	u32 tmp;
D
Dave Airlie 已提交
564

565 566 567 568 569 570
	/* Initialize the memory controller. With new memory map, the fb location
	 * is not changed, it should have been properly initialized already. Part
	 * of the problem is that the code below is bogus, assuming the GART is
	 * always appended to the fb which is not necessarily the case
	 */
	if (!dev_priv->new_memmap)
D
Dave Airlie 已提交
571
		radeon_write_fb_location(dev_priv,
572 573
			     ((dev_priv->gart_vm_start - 1) & 0xffff0000)
			     | (dev_priv->fb_location >> 16));
L
Linus Torvalds 已提交
574 575

#if __OS_HAS_AGP
576
	if (dev_priv->flags & RADEON_IS_AGP) {
577 578
		radeon_write_agp_base(dev_priv, dev->agp->base);

D
Dave Airlie 已提交
579
		radeon_write_agp_location(dev_priv,
D
Dave Airlie 已提交
580 581 582
			     (((dev_priv->gart_vm_start - 1 +
				dev_priv->gart_size) & 0xffff0000) |
			      (dev_priv->gart_vm_start >> 16)));
L
Linus Torvalds 已提交
583 584 585 586

		ring_start = (dev_priv->cp_ring->offset
			      - dev->agp->base
			      + dev_priv->gart_vm_start);
587
	} else
L
Linus Torvalds 已提交
588 589
#endif
		ring_start = (dev_priv->cp_ring->offset
590
			      - (unsigned long)dev->sg->virtual
L
Linus Torvalds 已提交
591 592
			      + dev_priv->gart_vm_start);

D
Dave Airlie 已提交
593
	RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
L
Linus Torvalds 已提交
594 595

	/* Set the write pointer delay */
D
Dave Airlie 已提交
596
	RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
L
Linus Torvalds 已提交
597 598

	/* Initialize the ring buffer's read and write pointers */
D
Dave Airlie 已提交
599 600 601
	cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
	RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
	SET_RING_HEAD(dev_priv, cur_read_ptr);
L
Linus Torvalds 已提交
602 603 604
	dev_priv->ring.tail = cur_read_ptr;

#if __OS_HAS_AGP
605
	if (dev_priv->flags & RADEON_IS_AGP) {
D
Dave Airlie 已提交
606 607 608
		RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
			     dev_priv->ring_rptr->offset
			     - dev->agp->base + dev_priv->gart_vm_start);
L
Linus Torvalds 已提交
609 610 611
	} else
#endif
	{
D
Dave Airlie 已提交
612
		struct drm_sg_mem *entry = dev->sg;
L
Linus Torvalds 已提交
613 614
		unsigned long tmp_ofs, page_ofs;

615 616
		tmp_ofs = dev_priv->ring_rptr->offset -
				(unsigned long)dev->sg->virtual;
L
Linus Torvalds 已提交
617 618
		page_ofs = tmp_ofs >> PAGE_SHIFT;

D
Dave Airlie 已提交
619 620 621 622
		RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR, entry->busaddr[page_ofs]);
		DRM_DEBUG("ring rptr: offset=0x%08lx handle=0x%08lx\n",
			  (unsigned long)entry->busaddr[page_ofs],
			  entry->handle + tmp_ofs);
L
Linus Torvalds 已提交
623 624
	}

625 626 627
	/* Set ring buffer size */
#ifdef __BIG_ENDIAN
	RADEON_WRITE(RADEON_CP_RB_CNTL,
628 629 630 631
		     RADEON_BUF_SWAP_32BIT |
		     (dev_priv->ring.fetch_size_l2ow << 18) |
		     (dev_priv->ring.rptr_update_l2qw << 8) |
		     dev_priv->ring.size_l2qw);
632
#else
633 634 635 636
	RADEON_WRITE(RADEON_CP_RB_CNTL,
		     (dev_priv->ring.fetch_size_l2ow << 18) |
		     (dev_priv->ring.rptr_update_l2qw << 8) |
		     dev_priv->ring.size_l2qw);
637 638 639
#endif


L
Linus Torvalds 已提交
640 641 642 643 644 645 646
	/* Initialize the scratch register pointer.  This will cause
	 * the scratch register values to be written out to memory
	 * whenever they are updated.
	 *
	 * We simply put this behind the ring read pointer, this works
	 * with PCI GART as well as (whatever kind of) AGP GART
	 */
D
Dave Airlie 已提交
647 648
	RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
		     + RADEON_SCRATCH_REG_OFFSET);
L
Linus Torvalds 已提交
649 650 651 652 653

	dev_priv->scratch = ((__volatile__ u32 *)
			     dev_priv->ring_rptr->handle +
			     (RADEON_SCRATCH_REG_OFFSET / sizeof(u32)));

D
Dave Airlie 已提交
654
	RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
L
Linus Torvalds 已提交
655

656
	/* Turn on bus mastering */
657
	if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
658
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
659 660
		/* rs600/rs690/rs740 */
		tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
661
		RADEON_WRITE(RADEON_BUS_CNTL, tmp);
662 663 664 665 666
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
		/* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
667 668 669
		tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
		RADEON_WRITE(RADEON_BUS_CNTL, tmp);
	} /* PCIE cards appears to not need this */
L
Linus Torvalds 已提交
670

671 672
	dev_priv->scratch[0] = 0;
	RADEON_WRITE(RADEON_LAST_FRAME_REG, 0);
L
Linus Torvalds 已提交
673

674 675
	dev_priv->scratch[1] = 0;
	RADEON_WRITE(RADEON_LAST_DISPATCH_REG, 0);
L
Linus Torvalds 已提交
676

677 678
	dev_priv->scratch[2] = 0;
	RADEON_WRITE(RADEON_LAST_CLEAR_REG, 0);
L
Linus Torvalds 已提交
679

D
Dave Airlie 已提交
680
	radeon_do_wait_for_idle(dev_priv);
L
Linus Torvalds 已提交
681 682

	/* Sync everything up */
D
Dave Airlie 已提交
683 684 685 686 687
	RADEON_WRITE(RADEON_ISYNC_CNTL,
		     (RADEON_ISYNC_ANY2D_IDLE3D |
		      RADEON_ISYNC_ANY3D_IDLE2D |
		      RADEON_ISYNC_WAIT_IDLEGUI |
		      RADEON_ISYNC_CPSCRATCH_IDLEGUI));
688 689 690 691 692 693 694

}

static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
{
	u32 tmp;

695 696 697
	/* Start with assuming that writeback doesn't work */
	dev_priv->writeback_works = 0;

698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721
	/* Writeback doesn't seem to work everywhere, test it here and possibly
	 * enable it if it appears to work
	 */
	DRM_WRITE32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1), 0);
	RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);

	for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
		if (DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1)) ==
		    0xdeadbeef)
			break;
		DRM_UDELAY(1);
	}

	if (tmp < dev_priv->usec_timeout) {
		dev_priv->writeback_works = 1;
		DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
	} else {
		dev_priv->writeback_works = 0;
		DRM_INFO("writeback test failed\n");
	}
	if (radeon_no_wb == 1) {
		dev_priv->writeback_works = 0;
		DRM_INFO("writeback forced off\n");
	}
722 723 724 725 726 727 728

	if (!dev_priv->writeback_works) {
		/* Disable writeback to avoid unnecessary bus master transfer */
		RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
			     RADEON_RB_NO_UPDATE);
		RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
	}
L
Linus Torvalds 已提交
729 730
}

731 732
/* Enable or disable IGP GART on the chip */
static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
733 734 735 736
{
	u32 temp;

	if (on) {
737
		DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
738 739 740 741
			  dev_priv->gart_vm_start,
			  (long)dev_priv->gart_info.bus_addr,
			  dev_priv->gart_size);

742
		temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
743 744
		if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
		    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
745 746 747 748
			IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
							     RS690_BLOCK_GFX_D3_EN));
		else
			IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
749

750 751
		IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
							       RS480_VA_SIZE_32MB));
752

753 754 755 756 757
		temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
		IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
							RS480_TLB_ENABLE |
							RS480_GTW_LAC_EN |
							RS480_1LEVEL_GART));
758

759 760
		temp = dev_priv->gart_info.bus_addr & 0xfffff000;
		temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
761 762 763 764 765 766
		IGP_WRITE_MCIND(RS480_GART_BASE, temp);

		temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
		IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
						      RS480_REQ_TYPE_SNOOP_DIS));

767
		radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
D
Dave Airlie 已提交
768

769 770 771 772
		dev_priv->gart_size = 32*1024*1024;
		temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
			 0xffff0000) | (dev_priv->gart_vm_start >> 16));

773
		radeon_write_agp_location(dev_priv, temp);
774

775 776 777
		temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
		IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
							       RS480_VA_SIZE_32MB));
778 779

		do {
780 781
			temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
			if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
782 783 784 785
				break;
			DRM_UDELAY(1);
		} while (1);

786 787
		IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
				RS480_GART_CACHE_INVALIDATE);
788

789
		do {
790 791
			temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
			if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
792 793 794 795
				break;
			DRM_UDELAY(1);
		} while (1);

796
		IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
797
	} else {
798
		IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
799 800 801
	}
}

802 803 804 805 806 807
static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
{
	u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
	if (on) {

		DRM_DEBUG("programming pcie %08X %08lX %08X\n",
D
Dave Airlie 已提交
808 809
			  dev_priv->gart_vm_start,
			  (long)dev_priv->gart_info.bus_addr,
810
			  dev_priv->gart_size);
D
Dave Airlie 已提交
811 812 813 814 815 816 817 818 819 820
		RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
				  dev_priv->gart_vm_start);
		RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
				  dev_priv->gart_info.bus_addr);
		RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
				  dev_priv->gart_vm_start);
		RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
				  dev_priv->gart_vm_start +
				  dev_priv->gart_size - 1);

D
Dave Airlie 已提交
821
		radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
D
Dave Airlie 已提交
822 823 824

		RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
				  RADEON_PCIE_TX_GART_EN);
825
	} else {
D
Dave Airlie 已提交
826 827
		RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
				  tmp & ~RADEON_PCIE_TX_GART_EN);
828
	}
L
Linus Torvalds 已提交
829 830 831
}

/* Enable or disable PCI GART on the chip */
D
Dave Airlie 已提交
832
static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
L
Linus Torvalds 已提交
833
{
834
	u32 tmp;
L
Linus Torvalds 已提交
835

836
	if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
837
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
838
	    (dev_priv->flags & RADEON_IS_IGPGART)) {
839 840 841 842
		radeon_set_igpgart(dev_priv, on);
		return;
	}

843
	if (dev_priv->flags & RADEON_IS_PCIE) {
844 845 846
		radeon_set_pciegart(dev_priv, on);
		return;
	}
L
Linus Torvalds 已提交
847

D
Dave Airlie 已提交
848
	tmp = RADEON_READ(RADEON_AIC_CNTL);
849

D
Dave Airlie 已提交
850 851 852
	if (on) {
		RADEON_WRITE(RADEON_AIC_CNTL,
			     tmp | RADEON_PCIGART_TRANSLATE_EN);
L
Linus Torvalds 已提交
853 854 855

		/* set PCI GART page-table base address
		 */
856
		RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
L
Linus Torvalds 已提交
857 858 859

		/* set address range for PCI address translate
		 */
D
Dave Airlie 已提交
860 861 862
		RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
		RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
			     + dev_priv->gart_size - 1);
L
Linus Torvalds 已提交
863 864 865

		/* Turn off AGP aperture -- is this required for PCI GART?
		 */
D
Dave Airlie 已提交
866
		radeon_write_agp_location(dev_priv, 0xffffffc0);
D
Dave Airlie 已提交
867
		RADEON_WRITE(RADEON_AGP_COMMAND, 0);	/* clear AGP_COMMAND */
L
Linus Torvalds 已提交
868
	} else {
D
Dave Airlie 已提交
869 870
		RADEON_WRITE(RADEON_AIC_CNTL,
			     tmp & ~RADEON_PCIGART_TRANSLATE_EN);
L
Linus Torvalds 已提交
871 872 873
	}
}

874 875
static int radeon_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
			     struct drm_file *file_priv)
L
Linus Torvalds 已提交
876
{
877
	drm_radeon_private_t *dev_priv = dev->dev_private;
878
	struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
879

D
Dave Airlie 已提交
880
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
881

D
Dave Airlie 已提交
882
	/* if we require new memory map but we don't have it fail */
883
	if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
884
		DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
D
Dave Airlie 已提交
885
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
886
		return -EINVAL;
D
Dave Airlie 已提交
887 888
	}

889
	if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
890
		DRM_DEBUG("Forcing AGP card to PCI mode\n");
891 892
		dev_priv->flags &= ~RADEON_IS_AGP;
	} else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
893 894
		   && !init->is_pci) {
		DRM_DEBUG("Restoring AGP flag\n");
895
		dev_priv->flags |= RADEON_IS_AGP;
896
	}
L
Linus Torvalds 已提交
897

898
	if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
D
Dave Airlie 已提交
899
		DRM_ERROR("PCI GART memory not allocated!\n");
L
Linus Torvalds 已提交
900
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
901
		return -EINVAL;
L
Linus Torvalds 已提交
902 903 904
	}

	dev_priv->usec_timeout = init->usec_timeout;
D
Dave Airlie 已提交
905 906 907
	if (dev_priv->usec_timeout < 1 ||
	    dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
		DRM_DEBUG("TIMEOUT problem!\n");
L
Linus Torvalds 已提交
908
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
909
		return -EINVAL;
L
Linus Torvalds 已提交
910 911
	}

912 913 914 915
	/* Enable vblank on CRTC1 for older X servers
	 */
	dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;

916
	switch(init->func) {
L
Linus Torvalds 已提交
917
	case RADEON_INIT_R200_CP:
D
Dave Airlie 已提交
918
		dev_priv->microcode_version = UCODE_R200;
L
Linus Torvalds 已提交
919 920
		break;
	case RADEON_INIT_R300_CP:
D
Dave Airlie 已提交
921
		dev_priv->microcode_version = UCODE_R300;
L
Linus Torvalds 已提交
922 923
		break;
	default:
D
Dave Airlie 已提交
924
		dev_priv->microcode_version = UCODE_R100;
L
Linus Torvalds 已提交
925
	}
D
Dave Airlie 已提交
926

L
Linus Torvalds 已提交
927 928 929 930 931 932 933
	dev_priv->do_boxes = 0;
	dev_priv->cp_mode = init->cp_mode;

	/* We don't support anything other than bus-mastering ring mode,
	 * but the ring can be in either AGP or PCI space for the ring
	 * read pointer.
	 */
D
Dave Airlie 已提交
934 935 936
	if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
	    (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
		DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
L
Linus Torvalds 已提交
937
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
938
		return -EINVAL;
L
Linus Torvalds 已提交
939 940
	}

D
Dave Airlie 已提交
941
	switch (init->fb_bpp) {
L
Linus Torvalds 已提交
942 943 944 945 946 947 948 949
	case 16:
		dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
		break;
	case 32:
	default:
		dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
		break;
	}
D
Dave Airlie 已提交
950 951 952 953
	dev_priv->front_offset = init->front_offset;
	dev_priv->front_pitch = init->front_pitch;
	dev_priv->back_offset = init->back_offset;
	dev_priv->back_pitch = init->back_pitch;
L
Linus Torvalds 已提交
954

D
Dave Airlie 已提交
955
	switch (init->depth_bpp) {
L
Linus Torvalds 已提交
956 957 958 959 960 961 962 963
	case 16:
		dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
		break;
	case 32:
	default:
		dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
		break;
	}
D
Dave Airlie 已提交
964 965
	dev_priv->depth_offset = init->depth_offset;
	dev_priv->depth_pitch = init->depth_pitch;
L
Linus Torvalds 已提交
966 967 968 969 970 971 972 973

	/* Hardware state for depth clears.  Remove this if/when we no
	 * longer clear the depth buffer with a 3D rectangle.  Hard-code
	 * all values to prevent unwanted 3D state from slipping through
	 * and screwing with the clear operation.
	 */
	dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
					   (dev_priv->color_fmt << 10) |
D
Dave Airlie 已提交
974 975
					   (dev_priv->microcode_version ==
					    UCODE_R100 ? RADEON_ZBLOCK16 : 0));
L
Linus Torvalds 已提交
976

D
Dave Airlie 已提交
977 978 979 980 981 982 983
	dev_priv->depth_clear.rb3d_zstencilcntl =
	    (dev_priv->depth_fmt |
	     RADEON_Z_TEST_ALWAYS |
	     RADEON_STENCIL_TEST_ALWAYS |
	     RADEON_STENCIL_S_FAIL_REPLACE |
	     RADEON_STENCIL_ZPASS_REPLACE |
	     RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
L
Linus Torvalds 已提交
984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001

	dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
					 RADEON_BFACE_SOLID |
					 RADEON_FFACE_SOLID |
					 RADEON_FLAT_SHADE_VTX_LAST |
					 RADEON_DIFFUSE_SHADE_FLAT |
					 RADEON_ALPHA_SHADE_FLAT |
					 RADEON_SPECULAR_SHADE_FLAT |
					 RADEON_FOG_SHADE_FLAT |
					 RADEON_VTX_PIX_CENTER_OGL |
					 RADEON_ROUND_MODE_TRUNC |
					 RADEON_ROUND_PREC_8TH_PIX);


	dev_priv->ring_offset = init->ring_offset;
	dev_priv->ring_rptr_offset = init->ring_rptr_offset;
	dev_priv->buffers_offset = init->buffers_offset;
	dev_priv->gart_textures_offset = init->gart_textures_offset;
D
Dave Airlie 已提交
1002

1003 1004
	master_priv->sarea = drm_getsarea(dev);
	if (!master_priv->sarea) {
L
Linus Torvalds 已提交
1005 1006
		DRM_ERROR("could not find sarea!\n");
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1007
		return -EINVAL;
L
Linus Torvalds 已提交
1008 1009 1010
	}

	dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
D
Dave Airlie 已提交
1011
	if (!dev_priv->cp_ring) {
L
Linus Torvalds 已提交
1012 1013
		DRM_ERROR("could not find cp ring region!\n");
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1014
		return -EINVAL;
L
Linus Torvalds 已提交
1015 1016
	}
	dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
D
Dave Airlie 已提交
1017
	if (!dev_priv->ring_rptr) {
L
Linus Torvalds 已提交
1018 1019
		DRM_ERROR("could not find ring read pointer!\n");
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1020
		return -EINVAL;
L
Linus Torvalds 已提交
1021
	}
1022
	dev->agp_buffer_token = init->buffers_offset;
L
Linus Torvalds 已提交
1023
	dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
D
Dave Airlie 已提交
1024
	if (!dev->agp_buffer_map) {
L
Linus Torvalds 已提交
1025 1026
		DRM_ERROR("could not find dma buffer region!\n");
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1027
		return -EINVAL;
L
Linus Torvalds 已提交
1028 1029
	}

D
Dave Airlie 已提交
1030 1031 1032 1033
	if (init->gart_textures_offset) {
		dev_priv->gart_textures =
		    drm_core_findmap(dev, init->gart_textures_offset);
		if (!dev_priv->gart_textures) {
L
Linus Torvalds 已提交
1034 1035
			DRM_ERROR("could not find GART texture region!\n");
			radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1036
			return -EINVAL;
L
Linus Torvalds 已提交
1037 1038 1039 1040
		}
	}

#if __OS_HAS_AGP
1041
	if (dev_priv->flags & RADEON_IS_AGP) {
D
Dave Airlie 已提交
1042 1043 1044 1045 1046 1047
		drm_core_ioremap(dev_priv->cp_ring, dev);
		drm_core_ioremap(dev_priv->ring_rptr, dev);
		drm_core_ioremap(dev->agp_buffer_map, dev);
		if (!dev_priv->cp_ring->handle ||
		    !dev_priv->ring_rptr->handle ||
		    !dev->agp_buffer_map->handle) {
L
Linus Torvalds 已提交
1048 1049
			DRM_ERROR("could not find ioremap agp regions!\n");
			radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1050
			return -EINVAL;
L
Linus Torvalds 已提交
1051 1052 1053 1054
		}
	} else
#endif
	{
D
Dave Airlie 已提交
1055
		dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
L
Linus Torvalds 已提交
1056
		dev_priv->ring_rptr->handle =
D
Dave Airlie 已提交
1057 1058 1059 1060 1061 1062 1063 1064 1065 1066
		    (void *)dev_priv->ring_rptr->offset;
		dev->agp_buffer_map->handle =
		    (void *)dev->agp_buffer_map->offset;

		DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
			  dev_priv->cp_ring->handle);
		DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
			  dev_priv->ring_rptr->handle);
		DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
			  dev->agp_buffer_map->handle);
L
Linus Torvalds 已提交
1067 1068
	}

D
Dave Airlie 已提交
1069
	dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
D
Dave Airlie 已提交
1070
	dev_priv->fb_size =
D
Dave Airlie 已提交
1071
		((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
1072
		- dev_priv->fb_location;
L
Linus Torvalds 已提交
1073

D
Dave Airlie 已提交
1074 1075 1076
	dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
					((dev_priv->front_offset
					  + dev_priv->fb_location) >> 10));
L
Linus Torvalds 已提交
1077

D
Dave Airlie 已提交
1078 1079 1080
	dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
				       ((dev_priv->back_offset
					 + dev_priv->fb_location) >> 10));
L
Linus Torvalds 已提交
1081

D
Dave Airlie 已提交
1082 1083 1084
	dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
					((dev_priv->depth_offset
					  + dev_priv->fb_location) >> 10));
L
Linus Torvalds 已提交
1085 1086

	dev_priv->gart_size = init->gart_size;
1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098

	/* New let's set the memory map ... */
	if (dev_priv->new_memmap) {
		u32 base = 0;

		DRM_INFO("Setting GART location based on new memory map\n");

		/* If using AGP, try to locate the AGP aperture at the same
		 * location in the card and on the bus, though we have to
		 * align it down.
		 */
#if __OS_HAS_AGP
1099
		if (dev_priv->flags & RADEON_IS_AGP) {
1100 1101
			base = dev->agp->base;
			/* Check if valid */
1102 1103
			if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
			    base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
1104 1105 1106 1107 1108 1109 1110 1111 1112
				DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
					 dev->agp->base);
				base = 0;
			}
		}
#endif
		/* If not or if AGP is at 0 (Macs), try to put it elsewhere */
		if (base == 0) {
			base = dev_priv->fb_location + dev_priv->fb_size;
1113 1114
			if (base < dev_priv->fb_location ||
			    ((base + dev_priv->gart_size) & 0xfffffffful) < base)
1115 1116
				base = dev_priv->fb_location
					- dev_priv->gart_size;
D
Dave Airlie 已提交
1117
		}
1118 1119 1120 1121 1122 1123 1124 1125 1126
		dev_priv->gart_vm_start = base & 0xffc00000u;
		if (dev_priv->gart_vm_start != base)
			DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
				 base, dev_priv->gart_vm_start);
	} else {
		DRM_INFO("Setting GART location based on old memory map\n");
		dev_priv->gart_vm_start = dev_priv->fb_location +
			RADEON_READ(RADEON_CONFIG_APER_SIZE);
	}
L
Linus Torvalds 已提交
1127 1128

#if __OS_HAS_AGP
1129
	if (dev_priv->flags & RADEON_IS_AGP)
L
Linus Torvalds 已提交
1130
		dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
D
Dave Airlie 已提交
1131 1132
						 - dev->agp->base
						 + dev_priv->gart_vm_start);
L
Linus Torvalds 已提交
1133 1134 1135
	else
#endif
		dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
1136 1137
					- (unsigned long)dev->sg->virtual
					+ dev_priv->gart_vm_start);
L
Linus Torvalds 已提交
1138

D
Dave Airlie 已提交
1139 1140 1141 1142
	DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
	DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
	DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
		  dev_priv->gart_buffers_offset);
L
Linus Torvalds 已提交
1143

D
Dave Airlie 已提交
1144 1145
	dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
	dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
L
Linus Torvalds 已提交
1146 1147
			      + init->ring_size / sizeof(u32));
	dev_priv->ring.size = init->ring_size;
D
Dave Airlie 已提交
1148
	dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
L
Linus Torvalds 已提交
1149

1150 1151 1152 1153 1154
	dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
	dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);

	dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
	dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
D
Dave Airlie 已提交
1155
	dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
L
Linus Torvalds 已提交
1156 1157 1158 1159

	dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;

#if __OS_HAS_AGP
1160
	if (dev_priv->flags & RADEON_IS_AGP) {
L
Linus Torvalds 已提交
1161
		/* Turn off PCI GART */
D
Dave Airlie 已提交
1162
		radeon_set_pcigart(dev_priv, 0);
L
Linus Torvalds 已提交
1163 1164 1165
	} else
#endif
	{
1166
		dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
1167
		/* if we have an offset set from userspace */
1168
		if (dev_priv->pcigart_offset_set) {
D
Dave Airlie 已提交
1169 1170
			dev_priv->gart_info.bus_addr =
			    dev_priv->pcigart_offset + dev_priv->fb_location;
1171
			dev_priv->gart_info.mapping.offset =
1172
			    dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
1173
			dev_priv->gart_info.mapping.size =
1174
			    dev_priv->gart_info.table_size;
1175

1176
			drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
D
Dave Airlie 已提交
1177
			dev_priv->gart_info.addr =
1178
			    dev_priv->gart_info.mapping.handle;
D
Dave Airlie 已提交
1179

1180 1181 1182 1183
			if (dev_priv->flags & RADEON_IS_PCIE)
				dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
			else
				dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
D
Dave Airlie 已提交
1184 1185 1186
			dev_priv->gart_info.gart_table_location =
			    DRM_ATI_GART_FB;

1187
			DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
D
Dave Airlie 已提交
1188 1189 1190
				  dev_priv->gart_info.addr,
				  dev_priv->pcigart_offset);
		} else {
1191 1192 1193 1194
			if (dev_priv->flags & RADEON_IS_IGPGART)
				dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
			else
				dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
D
Dave Airlie 已提交
1195 1196
			dev_priv->gart_info.gart_table_location =
			    DRM_ATI_GART_MAIN;
1197 1198
			dev_priv->gart_info.addr = NULL;
			dev_priv->gart_info.bus_addr = 0;
1199
			if (dev_priv->flags & RADEON_IS_PCIE) {
D
Dave Airlie 已提交
1200 1201
				DRM_ERROR
				    ("Cannot use PCI Express without GART in FB memory\n");
1202
				radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1203
				return -EINVAL;
1204 1205 1206 1207
			}
		}

		if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
D
Dave Airlie 已提交
1208
			DRM_ERROR("failed to init PCI GART!\n");
L
Linus Torvalds 已提交
1209
			radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1210
			return -ENOMEM;
L
Linus Torvalds 已提交
1211 1212 1213
		}

		/* Turn on PCI GART */
D
Dave Airlie 已提交
1214
		radeon_set_pcigart(dev_priv, 1);
L
Linus Torvalds 已提交
1215 1216
	}

D
Dave Airlie 已提交
1217 1218
	radeon_cp_load_microcode(dev_priv);
	radeon_cp_init_ring_buffer(dev, dev_priv);
L
Linus Torvalds 已提交
1219 1220 1221

	dev_priv->last_buf = 0;

D
Dave Airlie 已提交
1222
	radeon_do_engine_reset(dev);
1223
	radeon_test_writeback(dev_priv);
L
Linus Torvalds 已提交
1224 1225 1226 1227

	return 0;
}

1228
static int radeon_do_cleanup_cp(struct drm_device * dev)
L
Linus Torvalds 已提交
1229 1230
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
1231
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1232 1233 1234 1235 1236

	/* Make sure interrupts are disabled here because the uninstall ioctl
	 * may not have been called from userspace and after dev_private
	 * is freed, it's too late.
	 */
D
Dave Airlie 已提交
1237 1238
	if (dev->irq_enabled)
		drm_irq_uninstall(dev);
L
Linus Torvalds 已提交
1239 1240

#if __OS_HAS_AGP
1241
	if (dev_priv->flags & RADEON_IS_AGP) {
1242
		if (dev_priv->cp_ring != NULL) {
D
Dave Airlie 已提交
1243
			drm_core_ioremapfree(dev_priv->cp_ring, dev);
1244 1245 1246
			dev_priv->cp_ring = NULL;
		}
		if (dev_priv->ring_rptr != NULL) {
D
Dave Airlie 已提交
1247
			drm_core_ioremapfree(dev_priv->ring_rptr, dev);
1248 1249
			dev_priv->ring_rptr = NULL;
		}
D
Dave Airlie 已提交
1250 1251
		if (dev->agp_buffer_map != NULL) {
			drm_core_ioremapfree(dev->agp_buffer_map, dev);
L
Linus Torvalds 已提交
1252 1253 1254 1255 1256
			dev->agp_buffer_map = NULL;
		}
	} else
#endif
	{
1257 1258 1259 1260

		if (dev_priv->gart_info.bus_addr) {
			/* Turn off PCI GART */
			radeon_set_pcigart(dev_priv, 0);
1261 1262
			if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
				DRM_ERROR("failed to cleanup PCI GART!\n");
1263
		}
D
Dave Airlie 已提交
1264

1265 1266
		if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
		{
1267
			drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
1268
			dev_priv->gart_info.addr = 0;
1269
		}
L
Linus Torvalds 已提交
1270 1271 1272 1273 1274 1275 1276
	}
	/* only clear to the start of flags */
	memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));

	return 0;
}

D
Dave Airlie 已提交
1277 1278
/* This code will reinit the Radeon CP hardware after a resume from disc.
 * AFAIK, it would be very difficult to pickle the state at suspend time, so
L
Linus Torvalds 已提交
1279 1280 1281 1282 1283
 * here we make sure that all Radeon hardware initialisation is re-done without
 * affecting running applications.
 *
 * Charl P. Botha <http://cpbotha.net>
 */
1284
static int radeon_do_resume_cp(struct drm_device * dev)
L
Linus Torvalds 已提交
1285 1286 1287
{
	drm_radeon_private_t *dev_priv = dev->dev_private;

D
Dave Airlie 已提交
1288 1289
	if (!dev_priv) {
		DRM_ERROR("Called with no initialization\n");
E
Eric Anholt 已提交
1290
		return -EINVAL;
L
Linus Torvalds 已提交
1291 1292 1293 1294 1295
	}

	DRM_DEBUG("Starting radeon_do_resume_cp()\n");

#if __OS_HAS_AGP
1296
	if (dev_priv->flags & RADEON_IS_AGP) {
L
Linus Torvalds 已提交
1297
		/* Turn off PCI GART */
D
Dave Airlie 已提交
1298
		radeon_set_pcigart(dev_priv, 0);
L
Linus Torvalds 已提交
1299 1300 1301 1302
	} else
#endif
	{
		/* Turn on PCI GART */
D
Dave Airlie 已提交
1303
		radeon_set_pcigart(dev_priv, 1);
L
Linus Torvalds 已提交
1304 1305
	}

D
Dave Airlie 已提交
1306 1307
	radeon_cp_load_microcode(dev_priv);
	radeon_cp_init_ring_buffer(dev, dev_priv);
L
Linus Torvalds 已提交
1308

D
Dave Airlie 已提交
1309
	radeon_do_engine_reset(dev);
1310
	radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
L
Linus Torvalds 已提交
1311 1312 1313 1314 1315 1316

	DRM_DEBUG("radeon_do_resume_cp() complete\n");

	return 0;
}

1317
int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1318
{
1319
	drm_radeon_init_t *init = data;
L
Linus Torvalds 已提交
1320

1321
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1322

1323
	if (init->func == RADEON_INIT_R300_CP)
D
Dave Airlie 已提交
1324
		r300_init_reg_flags(dev);
D
Dave Airlie 已提交
1325

1326
	switch (init->func) {
L
Linus Torvalds 已提交
1327 1328 1329
	case RADEON_INIT_CP:
	case RADEON_INIT_R200_CP:
	case RADEON_INIT_R300_CP:
1330
		return radeon_do_init_cp(dev, init, file_priv);
L
Linus Torvalds 已提交
1331
	case RADEON_CLEANUP_CP:
D
Dave Airlie 已提交
1332
		return radeon_do_cleanup_cp(dev);
L
Linus Torvalds 已提交
1333 1334
	}

E
Eric Anholt 已提交
1335
	return -EINVAL;
L
Linus Torvalds 已提交
1336 1337
}

1338
int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1339 1340
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
1341
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1342

1343
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1344

D
Dave Airlie 已提交
1345
	if (dev_priv->cp_running) {
1346
		DRM_DEBUG("while CP running\n");
L
Linus Torvalds 已提交
1347 1348
		return 0;
	}
D
Dave Airlie 已提交
1349
	if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
1350 1351
		DRM_DEBUG("called with bogus CP mode (%d)\n",
			  dev_priv->cp_mode);
L
Linus Torvalds 已提交
1352 1353 1354
		return 0;
	}

D
Dave Airlie 已提交
1355
	radeon_do_cp_start(dev_priv);
L
Linus Torvalds 已提交
1356 1357 1358 1359 1360 1361 1362

	return 0;
}

/* Stop the CP.  The engine must have been idled before calling this
 * routine.
 */
1363
int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1364 1365
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
1366
	drm_radeon_cp_stop_t *stop = data;
L
Linus Torvalds 已提交
1367
	int ret;
D
Dave Airlie 已提交
1368
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1369

1370
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1371 1372 1373 1374 1375 1376 1377

	if (!dev_priv->cp_running)
		return 0;

	/* Flush any pending CP commands.  This ensures any outstanding
	 * commands are exectuted by the engine before we turn it off.
	 */
1378
	if (stop->flush) {
D
Dave Airlie 已提交
1379
		radeon_do_cp_flush(dev_priv);
L
Linus Torvalds 已提交
1380 1381 1382 1383 1384
	}

	/* If we fail to make the engine go idle, we return an error
	 * code so that the DRM ioctl wrapper can try again.
	 */
1385
	if (stop->idle) {
D
Dave Airlie 已提交
1386 1387 1388
		ret = radeon_do_cp_idle(dev_priv);
		if (ret)
			return ret;
L
Linus Torvalds 已提交
1389 1390 1391 1392 1393 1394
	}

	/* Finally, we can turn off the CP.  If the engine isn't idle,
	 * we will get some dropped triangles as they won't be fully
	 * rendered before the CP is shut down.
	 */
D
Dave Airlie 已提交
1395
	radeon_do_cp_stop(dev_priv);
L
Linus Torvalds 已提交
1396 1397

	/* Reset the engine */
D
Dave Airlie 已提交
1398
	radeon_do_engine_reset(dev);
L
Linus Torvalds 已提交
1399 1400 1401 1402

	return 0;
}

1403
void radeon_do_release(struct drm_device * dev)
L
Linus Torvalds 已提交
1404 1405 1406 1407 1408 1409 1410
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	int i, ret;

	if (dev_priv) {
		if (dev_priv->cp_running) {
			/* Stop the cp */
D
Dave Airlie 已提交
1411
			while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
L
Linus Torvalds 已提交
1412 1413 1414 1415 1416 1417 1418
				DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
#ifdef __linux__
				schedule();
#else
				tsleep(&ret, PZERO, "rdnrel", 1);
#endif
			}
D
Dave Airlie 已提交
1419 1420
			radeon_do_cp_stop(dev_priv);
			radeon_do_engine_reset(dev);
L
Linus Torvalds 已提交
1421 1422 1423 1424
		}

		/* Disable *all* interrupts */
		if (dev_priv->mmio)	/* remove this after permanent addmaps */
D
Dave Airlie 已提交
1425
			RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
L
Linus Torvalds 已提交
1426

D
Dave Airlie 已提交
1427
		if (dev_priv->mmio) {	/* remove all surfaces */
L
Linus Torvalds 已提交
1428
			for (i = 0; i < RADEON_MAX_SURFACES; i++) {
D
Dave Airlie 已提交
1429 1430 1431 1432 1433
				RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
				RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
					     16 * i, 0);
				RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
					     16 * i, 0);
L
Linus Torvalds 已提交
1434 1435 1436 1437
			}
		}

		/* Free memory heap structures */
D
Dave Airlie 已提交
1438 1439
		radeon_mem_takedown(&(dev_priv->gart_heap));
		radeon_mem_takedown(&(dev_priv->fb_heap));
L
Linus Torvalds 已提交
1440 1441

		/* deallocate kernel resources */
D
Dave Airlie 已提交
1442
		radeon_do_cleanup_cp(dev);
L
Linus Torvalds 已提交
1443 1444 1445 1446 1447
	}
}

/* Just reset the CP ring.  Called as part of an X Server engine reset.
 */
1448
int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1449 1450
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
1451
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1452

1453
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1454

D
Dave Airlie 已提交
1455
	if (!dev_priv) {
1456
		DRM_DEBUG("called before init done\n");
E
Eric Anholt 已提交
1457
		return -EINVAL;
L
Linus Torvalds 已提交
1458 1459
	}

D
Dave Airlie 已提交
1460
	radeon_do_cp_reset(dev_priv);
L
Linus Torvalds 已提交
1461 1462 1463 1464 1465 1466 1467

	/* The CP is no longer running after an engine reset */
	dev_priv->cp_running = 0;

	return 0;
}

1468
int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1469 1470
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
1471
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1472

1473
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1474

D
Dave Airlie 已提交
1475
	return radeon_do_cp_idle(dev_priv);
L
Linus Torvalds 已提交
1476 1477 1478 1479
}

/* Added by Charl P. Botha to call radeon_do_resume_cp().
 */
1480
int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1481 1482 1483 1484 1485
{

	return radeon_do_resume_cp(dev);
}

1486
int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1487
{
D
Dave Airlie 已提交
1488
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1489

1490
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1491

D
Dave Airlie 已提交
1492
	return radeon_do_engine_reset(dev);
L
Linus Torvalds 已提交
1493 1494 1495 1496 1497 1498 1499 1500
}

/* ================================================================
 * Fullscreen mode
 */

/* KW: Deprecated to say the least:
 */
1501
int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
{
	return 0;
}

/* ================================================================
 * Freelist management
 */

/* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
 *   bufs until freelist code is used.  Note this hides a problem with
 *   the scratch register * (used to keep track of last buffer
 *   completed) being written to before * the last buffer has actually
D
Dave Airlie 已提交
1514
 *   completed rendering.
L
Linus Torvalds 已提交
1515 1516 1517 1518 1519 1520
 *
 * KW:  It's also a good way to find free buffers quickly.
 *
 * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
 * sleep.  However, bugs in older versions of radeon_accel.c mean that
 * we essentially have to do this, else old clients will break.
D
Dave Airlie 已提交
1521
 *
L
Linus Torvalds 已提交
1522 1523
 * However, it does leave open a potential deadlock where all the
 * buffers are held by other clients, which can't release them because
D
Dave Airlie 已提交
1524
 * they can't get the lock.
L
Linus Torvalds 已提交
1525 1526
 */

D
Dave Airlie 已提交
1527
struct drm_buf *radeon_freelist_get(struct drm_device * dev)
L
Linus Torvalds 已提交
1528
{
1529
	struct drm_device_dma *dma = dev->dma;
L
Linus Torvalds 已提交
1530 1531
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_buf_priv_t *buf_priv;
D
Dave Airlie 已提交
1532
	struct drm_buf *buf;
L
Linus Torvalds 已提交
1533 1534 1535
	int i, t;
	int start;

D
Dave Airlie 已提交
1536
	if (++dev_priv->last_buf >= dma->buf_count)
L
Linus Torvalds 已提交
1537 1538 1539 1540
		dev_priv->last_buf = 0;

	start = dev_priv->last_buf;

D
Dave Airlie 已提交
1541 1542 1543 1544
	for (t = 0; t < dev_priv->usec_timeout; t++) {
		u32 done_age = GET_SCRATCH(1);
		DRM_DEBUG("done_age = %d\n", done_age);
		for (i = start; i < dma->buf_count; i++) {
L
Linus Torvalds 已提交
1545 1546
			buf = dma->buflist[i];
			buf_priv = buf->dev_private;
1547 1548 1549
			if (buf->file_priv == NULL || (buf->pending &&
						       buf_priv->age <=
						       done_age)) {
L
Linus Torvalds 已提交
1550 1551 1552 1553 1554 1555 1556 1557
				dev_priv->stats.requested_bufs++;
				buf->pending = 0;
				return buf;
			}
			start = 0;
		}

		if (t) {
D
Dave Airlie 已提交
1558
			DRM_UDELAY(1);
L
Linus Torvalds 已提交
1559 1560 1561 1562
			dev_priv->stats.freelist_loops++;
		}
	}

D
Dave Airlie 已提交
1563
	DRM_DEBUG("returning NULL!\n");
L
Linus Torvalds 已提交
1564 1565
	return NULL;
}
D
Dave Airlie 已提交
1566

L
Linus Torvalds 已提交
1567
#if 0
D
Dave Airlie 已提交
1568
struct drm_buf *radeon_freelist_get(struct drm_device * dev)
L
Linus Torvalds 已提交
1569
{
1570
	struct drm_device_dma *dma = dev->dma;
L
Linus Torvalds 已提交
1571 1572
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_buf_priv_t *buf_priv;
D
Dave Airlie 已提交
1573
	struct drm_buf *buf;
L
Linus Torvalds 已提交
1574 1575 1576 1577
	int i, t;
	int start;
	u32 done_age = DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1));

D
Dave Airlie 已提交
1578
	if (++dev_priv->last_buf >= dma->buf_count)
L
Linus Torvalds 已提交
1579 1580 1581 1582
		dev_priv->last_buf = 0;

	start = dev_priv->last_buf;
	dev_priv->stats.freelist_loops++;
D
Dave Airlie 已提交
1583 1584 1585

	for (t = 0; t < 2; t++) {
		for (i = start; i < dma->buf_count; i++) {
L
Linus Torvalds 已提交
1586 1587
			buf = dma->buflist[i];
			buf_priv = buf->dev_private;
1588 1589 1590
			if (buf->file_priv == 0 || (buf->pending &&
						    buf_priv->age <=
						    done_age)) {
L
Linus Torvalds 已提交
1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602
				dev_priv->stats.requested_bufs++;
				buf->pending = 0;
				return buf;
			}
		}
		start = 0;
	}

	return NULL;
}
#endif

1603
void radeon_freelist_reset(struct drm_device * dev)
L
Linus Torvalds 已提交
1604
{
1605
	struct drm_device_dma *dma = dev->dma;
L
Linus Torvalds 已提交
1606 1607 1608 1609
	drm_radeon_private_t *dev_priv = dev->dev_private;
	int i;

	dev_priv->last_buf = 0;
D
Dave Airlie 已提交
1610
	for (i = 0; i < dma->buf_count; i++) {
D
Dave Airlie 已提交
1611
		struct drm_buf *buf = dma->buflist[i];
L
Linus Torvalds 已提交
1612 1613 1614 1615 1616 1617 1618 1619 1620
		drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
		buf_priv->age = 0;
	}
}

/* ================================================================
 * CP command submission
 */

D
Dave Airlie 已提交
1621
int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
L
Linus Torvalds 已提交
1622 1623 1624
{
	drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
	int i;
D
Dave Airlie 已提交
1625
	u32 last_head = GET_RING_HEAD(dev_priv);
L
Linus Torvalds 已提交
1626

D
Dave Airlie 已提交
1627 1628
	for (i = 0; i < dev_priv->usec_timeout; i++) {
		u32 head = GET_RING_HEAD(dev_priv);
L
Linus Torvalds 已提交
1629 1630

		ring->space = (head - ring->tail) * sizeof(u32);
D
Dave Airlie 已提交
1631
		if (ring->space <= 0)
L
Linus Torvalds 已提交
1632
			ring->space += ring->size;
D
Dave Airlie 已提交
1633
		if (ring->space > n)
L
Linus Torvalds 已提交
1634
			return 0;
D
Dave Airlie 已提交
1635

L
Linus Torvalds 已提交
1636 1637 1638 1639 1640 1641
		dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;

		if (head != last_head)
			i = 0;
		last_head = head;

D
Dave Airlie 已提交
1642
		DRM_UDELAY(1);
L
Linus Torvalds 已提交
1643 1644 1645 1646
	}

	/* FIXME: This return value is ignored in the BEGIN_RING macro! */
#if RADEON_FIFO_DEBUG
D
Dave Airlie 已提交
1647 1648
	radeon_status(dev_priv);
	DRM_ERROR("failed!\n");
L
Linus Torvalds 已提交
1649
#endif
E
Eric Anholt 已提交
1650
	return -EBUSY;
L
Linus Torvalds 已提交
1651 1652
}

1653 1654
static int radeon_cp_get_buffers(struct drm_device *dev,
				 struct drm_file *file_priv,
1655
				 struct drm_dma * d)
L
Linus Torvalds 已提交
1656 1657
{
	int i;
D
Dave Airlie 已提交
1658
	struct drm_buf *buf;
L
Linus Torvalds 已提交
1659

D
Dave Airlie 已提交
1660 1661 1662
	for (i = d->granted_count; i < d->request_count; i++) {
		buf = radeon_freelist_get(dev);
		if (!buf)
E
Eric Anholt 已提交
1663
			return -EBUSY;	/* NOTE: broken client */
L
Linus Torvalds 已提交
1664

1665
		buf->file_priv = file_priv;
L
Linus Torvalds 已提交
1666

D
Dave Airlie 已提交
1667 1668
		if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
				     sizeof(buf->idx)))
E
Eric Anholt 已提交
1669
			return -EFAULT;
D
Dave Airlie 已提交
1670 1671
		if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
				     sizeof(buf->total)))
E
Eric Anholt 已提交
1672
			return -EFAULT;
L
Linus Torvalds 已提交
1673 1674 1675 1676 1677 1678

		d->granted_count++;
	}
	return 0;
}

1679
int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1680
{
1681
	struct drm_device_dma *dma = dev->dma;
L
Linus Torvalds 已提交
1682
	int ret = 0;
1683
	struct drm_dma *d = data;
L
Linus Torvalds 已提交
1684

1685
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1686 1687 1688

	/* Please don't send us buffers.
	 */
1689
	if (d->send_count != 0) {
D
Dave Airlie 已提交
1690
		DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
1691
			  DRM_CURRENTPID, d->send_count);
E
Eric Anholt 已提交
1692
		return -EINVAL;
L
Linus Torvalds 已提交
1693 1694 1695 1696
	}

	/* We'll send you buffers.
	 */
1697
	if (d->request_count < 0 || d->request_count > dma->buf_count) {
D
Dave Airlie 已提交
1698
		DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
1699
			  DRM_CURRENTPID, d->request_count, dma->buf_count);
E
Eric Anholt 已提交
1700
		return -EINVAL;
L
Linus Torvalds 已提交
1701 1702
	}

1703
	d->granted_count = 0;
L
Linus Torvalds 已提交
1704

1705 1706
	if (d->request_count) {
		ret = radeon_cp_get_buffers(dev, file_priv, d);
L
Linus Torvalds 已提交
1707 1708 1709 1710 1711
	}

	return ret;
}

1712
int radeon_driver_load(struct drm_device *dev, unsigned long flags)
L
Linus Torvalds 已提交
1713 1714 1715 1716 1717 1718
{
	drm_radeon_private_t *dev_priv;
	int ret = 0;

	dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
	if (dev_priv == NULL)
E
Eric Anholt 已提交
1719
		return -ENOMEM;
L
Linus Torvalds 已提交
1720 1721 1722 1723 1724

	memset(dev_priv, 0, sizeof(drm_radeon_private_t));
	dev->dev_private = (void *)dev_priv;
	dev_priv->flags = flags;

1725
	switch (flags & RADEON_FAMILY_MASK) {
L
Linus Torvalds 已提交
1726 1727 1728 1729
	case CHIP_R100:
	case CHIP_RV200:
	case CHIP_R200:
	case CHIP_R300:
1730
	case CHIP_R350:
D
Dave Airlie 已提交
1731
	case CHIP_R420:
1732
	case CHIP_R423:
1733
	case CHIP_RV410:
D
Dave Airlie 已提交
1734 1735 1736 1737
	case CHIP_RV515:
	case CHIP_R520:
	case CHIP_RV570:
	case CHIP_R580:
1738
		dev_priv->flags |= RADEON_HAS_HIERZ;
L
Linus Torvalds 已提交
1739 1740
		break;
	default:
D
Dave Airlie 已提交
1741
		/* all other chips have no hierarchical z buffer */
L
Linus Torvalds 已提交
1742 1743
		break;
	}
D
Dave Airlie 已提交
1744 1745

	if (drm_device_is_agp(dev))
1746
		dev_priv->flags |= RADEON_IS_AGP;
1747
	else if (drm_device_is_pcie(dev))
1748
		dev_priv->flags |= RADEON_IS_PCIE;
1749
	else
1750
		dev_priv->flags |= RADEON_IS_PCI;
1751

1752 1753 1754 1755 1756 1757
	ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
			 drm_get_resource_len(dev, 2), _DRM_REGISTERS,
			 _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
	if (ret != 0)
		return ret;

1758 1759 1760 1761 1762 1763
	ret = drm_vblank_init(dev, 2);
	if (ret) {
		radeon_driver_unload(dev);
		return ret;
	}

D
Dave Airlie 已提交
1764
	DRM_DEBUG("%s card detected\n",
1765
		  ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
L
Linus Torvalds 已提交
1766 1767 1768
	return ret;
}

1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779
int radeon_master_create(struct drm_device *dev, struct drm_master *master)
{
	struct drm_radeon_master_private *master_priv;
	unsigned long sareapage;
	int ret;

	master_priv = drm_calloc(1, sizeof(*master_priv), DRM_MEM_DRIVER);
	if (!master_priv)
		return -ENOMEM;

	/* prebuild the SAREA */
1780
	sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806
	ret = drm_addmap(dev, 0, sareapage, _DRM_SHM, _DRM_CONTAINS_LOCK|_DRM_DRIVER,
			 &master_priv->sarea);
	if (ret) {
		DRM_ERROR("SAREA setup failed\n");
		return ret;
	}
	master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
	master_priv->sarea_priv->pfCurrentPage = 0;

	master->driver_priv = master_priv;
	return 0;
}

void radeon_master_destroy(struct drm_device *dev, struct drm_master *master)
{
	struct drm_radeon_master_private *master_priv = master->driver_priv;

	if (!master_priv)
		return;

	if (master_priv->sarea_priv &&
	    master_priv->sarea_priv->pfCurrentPage != 0)
		radeon_cp_dispatch_flip(dev, master);

	master_priv->sarea_priv = NULL;
	if (master_priv->sarea)
1807
		drm_rmmap_locked(dev, master_priv->sarea);
1808 1809 1810 1811 1812 1813

	drm_free(master_priv, sizeof(*master_priv), DRM_MEM_DRIVER);

	master->driver_priv = NULL;
}

1814 1815 1816 1817
/* Create mappings for registers and framebuffer so userland doesn't necessarily
 * have to find them.
 */
int radeon_driver_firstopen(struct drm_device *dev)
D
Dave Airlie 已提交
1818 1819 1820 1821 1822
{
	int ret;
	drm_local_map_t *map;
	drm_radeon_private_t *dev_priv = dev->dev_private;

1823 1824
	dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;

1825 1826
	dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
	ret = drm_addmap(dev, dev_priv->fb_aper_offset,
D
Dave Airlie 已提交
1827 1828 1829 1830 1831 1832 1833 1834
			 drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
			 _DRM_WRITE_COMBINING, &map);
	if (ret != 0)
		return ret;

	return 0;
}

1835
int radeon_driver_unload(struct drm_device *dev)
L
Linus Torvalds 已提交
1836 1837 1838 1839
{
	drm_radeon_private_t *dev_priv = dev->dev_private;

	DRM_DEBUG("\n");
1840 1841 1842

	drm_rmmap(dev, dev_priv->mmio);

L
Linus Torvalds 已提交
1843 1844 1845 1846 1847
	drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);

	dev->dev_private = NULL;
	return 0;
}