amd.c 8.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5
#include <linux/init.h>
#include <linux/bitops.h>
#include <linux/mm.h>
#include <asm/io.h>
#include <asm/processor.h>
6
#include <asm/apic.h>
L
Linus Torvalds 已提交
7

8
#include <mach_apic.h>
L
Linus Torvalds 已提交
9 10 11 12 13 14 15 16 17 18 19 20 21 22
#include "cpu.h"

/*
 *	B step AMD K6 before B 9730xxxx have hardware bugs that can cause
 *	misexecution of code under Linux. Owners of such processors should
 *	contact AMD for precise details and a CPU swap.
 *
 *	See	http://www.multimania.com/poulot/k6bug.html
 *		http://www.amd.com/K6/k6docs/revgd.html
 *
 *	The following test is erm.. interesting. AMD neglected to up
 *	the chip setting when fixing the bug but they also tweaked some
 *	performance at the same time..
 */
23

L
Linus Torvalds 已提交
24 25 26
extern void vide(void);
__asm__(".align 4\nvide: ret");

27
#ifdef CONFIG_X86_LOCAL_APIC
28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46
#define CPUID_PROCESSOR_SIGNATURE       1
#define CPUID_XFAM              0x0ff00000
#define CPUID_XFAM_K8           0x00000000
#define CPUID_XFAM_10H          0x00100000
#define CPUID_XFAM_11H          0x00200000
#define CPUID_XMOD              0x000f0000
#define CPUID_XMOD_REV_F        0x00040000

/* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
static __cpuinit int amd_apic_timer_broken(void)
{
	u32 lo, hi;
	u32 eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
	switch (eax & CPUID_XFAM) {
	case CPUID_XFAM_K8:
		if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
			break;
	case CPUID_XFAM_10H:
	case CPUID_XFAM_11H:
47 48
		rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
		if (lo & K8_INTP_C1E_ACTIVE_MASK) {
49 50 51
			if (smp_processor_id() != boot_cpu_physical_apicid)
				printk(KERN_INFO "AMD C1E detected late. "
				       "	Force timer broadcast.\n");
52
			return 1;
53 54 55 56
		}
		break;
	default:
		/* err on the side of caution */
57
		return 1;
58
	}
59 60
	return 0;
}
61
#endif
62

63 64
int force_mwait __cpuinitdata;

65
static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
66 67 68 69
{
	if (cpuid_eax(0x80000000) >= 0x80000007) {
		c->x86_power = cpuid_edx(0x80000007);
		if (c->x86_power & (1<<8))
70
			set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
71 72 73
	}
}

74
static void __cpuinit init_amd(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
75 76 77 78 79
{
	u32 l, h;
	int mbytes = num_physpages >> (20-PAGE_SHIFT);
	int r;

80
#ifdef CONFIG_SMP
81
	unsigned long long value;
82

83 84
	/*
	 * Disable TLB flush filter by setting HWCR.FFDIS on K8
85 86 87 88 89 90 91 92 93 94 95 96
	 * bit 6 of msr C001_0015
	 *
	 * Errata 63 for SH-B3 steppings
	 * Errata 122 for all steppings (F+ have it disabled by default)
	 */
	if (c->x86 == 15) {
		rdmsrl(MSR_K7_HWCR, value);
		value |= 1 << 6;
		wrmsrl(MSR_K7_HWCR, value);
	}
#endif

97 98
	early_init_amd(c);

L
Linus Torvalds 已提交
99 100 101 102 103 104
	/*
	 *	FIXME: We should handle the K5 here. Set up the write
	 *	range and also turn on MSR 83 bits 4 and 31 (write alloc,
	 *	no bus pipeline)
	 */

105 106
	/*
	 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
107
	 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
108
	 */
109
	clear_cpu_cap(c, 0*32+31);
110

L
Linus Torvalds 已提交
111 112
	r = get_model_name(c);

113 114
	switch (c->x86) {
	case 4:
L
Linus Torvalds 已提交
115 116 117 118 119 120 121 122 123
		/*
		 * General Systems BIOSen alias the cpu frequency registers
		 * of the Elan at 0x000df000. Unfortuantly, one of the Linux
		 * drivers subsequently pokes it, and changes the CPU speed.
		 * Workaround : Remove the unneeded alias.
		 */
#define CBAR		(0xfffc) /* Configuration Base Address  (32-bit) */
#define CBAR_ENB	(0x80000000)
#define CBAR_KEY	(0X000000CB)
124
			if (c->x86_model == 9 || c->x86_model == 10) {
L
Linus Torvalds 已提交
125 126 127 128
				if (inl (CBAR) & CBAR_ENB)
					outl (0 | CBAR_KEY, CBAR);
			}
			break;
129 130
	case 5:
			if (c->x86_model < 6) {
L
Linus Torvalds 已提交
131
				/* Based on AMD doc 20734R - June 2000 */
132
				if (c->x86_model == 0) {
133 134
					clear_cpu_cap(c, X86_FEATURE_APIC);
					set_cpu_cap(c, X86_FEATURE_PGE);
L
Linus Torvalds 已提交
135 136 137
				}
				break;
			}
138 139

			if (c->x86_model == 6 && c->x86_mask == 1) {
L
Linus Torvalds 已提交
140 141 142 143
				const int K6_BUG_LOOP = 1000000;
				int n;
				void (*f_vide)(void);
				unsigned long d, d2;
144

L
Linus Torvalds 已提交
145
				printk(KERN_INFO "AMD K6 stepping B detected - ");
146

L
Linus Torvalds 已提交
147
				/*
148
				 * It looks like AMD fixed the 2.6.2 bug and improved indirect
L
Linus Torvalds 已提交
149 150 151 152 153 154
				 * calls at the same time.
				 */

				n = K6_BUG_LOOP;
				f_vide = vide;
				rdtscl(d);
155
				while (n--)
L
Linus Torvalds 已提交
156 157 158
					f_vide();
				rdtscl(d2);
				d = d2-d;
D
Dave Jones 已提交
159

160
				if (d > 20*K6_BUG_LOOP)
L
Linus Torvalds 已提交
161
					printk("system stability may be impaired when more than 32 MB are used.\n");
162
				else
L
Linus Torvalds 已提交
163 164 165 166 167 168
					printk("probably OK (after B9730xxxx).\n");
				printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
			}

			/* K6 with old style WHCR */
			if (c->x86_model < 8 ||
169
			   (c->x86_model == 8 && c->x86_mask < 8)) {
L
Linus Torvalds 已提交
170
				/* We can only write allocate on the low 508Mb */
171 172
				if (mbytes > 508)
					mbytes = 508;
L
Linus Torvalds 已提交
173 174

				rdmsr(MSR_K6_WHCR, l, h);
175
				if ((l&0x0000FFFF) == 0) {
L
Linus Torvalds 已提交
176
					unsigned long flags;
177
					l = (1<<0)|((mbytes/4)<<1);
L
Linus Torvalds 已提交
178 179 180 181 182 183 184 185 186 187
					local_irq_save(flags);
					wbinvd();
					wrmsr(MSR_K6_WHCR, l, h);
					local_irq_restore(flags);
					printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
						mbytes);
				}
				break;
			}

188
			if ((c->x86_model == 8 && c->x86_mask > 7) ||
L
Linus Torvalds 已提交
189 190 191
			     c->x86_model == 9 || c->x86_model == 13) {
				/* The more serious chips .. */

192 193
				if (mbytes > 4092)
					mbytes = 4092;
L
Linus Torvalds 已提交
194 195

				rdmsr(MSR_K6_WHCR, l, h);
196
				if ((l&0xFFFF0000) == 0) {
L
Linus Torvalds 已提交
197
					unsigned long flags;
198
					l = ((mbytes>>2)<<22)|(1<<16);
L
Linus Torvalds 已提交
199 200 201 202 203 204 205 206 207 208 209
					local_irq_save(flags);
					wbinvd();
					wrmsr(MSR_K6_WHCR, l, h);
					local_irq_restore(flags);
					printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
						mbytes);
				}

				/*  Set MTRR capability flag if appropriate */
				if (c->x86_model == 13 || c->x86_model == 9 ||
				   (c->x86_model == 8 && c->x86_mask >= 8))
210
					set_cpu_cap(c, X86_FEATURE_K6_MTRR);
L
Linus Torvalds 已提交
211 212 213
				break;
			}

214 215 216 217 218 219
			if (c->x86_model == 10) {
				/* AMD Geode LX is model 10 */
				/* placeholder for any needed mods */
				break;
			}
			break;
220 221 222 223 224
	case 6: /* An Athlon/Duron */

			/*
			 * Bit 15 of Athlon specific MSR 15, needs to be 0
			 * to enable SSE on Palomino/Morgan/Barton CPU's.
L
Linus Torvalds 已提交
225 226 227 228 229 230 231 232
			 * If the BIOS didn't enable it already, enable it here.
			 */
			if (c->x86_model >= 6 && c->x86_model <= 10) {
				if (!cpu_has(c, X86_FEATURE_XMM)) {
					printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
					rdmsr(MSR_K7_HWCR, l, h);
					l &= ~0x00008000;
					wrmsr(MSR_K7_HWCR, l, h);
233
					set_cpu_cap(c, X86_FEATURE_XMM);
L
Linus Torvalds 已提交
234 235 236
				}
			}

237 238
			/*
			 * It's been determined by AMD that Athlons since model 8 stepping 1
L
Linus Torvalds 已提交
239 240 241
			 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
			 * As per AMD technical note 27212 0.2
			 */
242
			if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
L
Linus Torvalds 已提交
243 244 245 246 247 248 249 250 251 252 253 254
				rdmsr(MSR_K7_CLK_CTL, l, h);
				if ((l & 0xfff00000) != 0x20000000) {
					printk ("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n", l,
						((l & 0x000fffff)|0x20000000));
					wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
				}
			}
			break;
	}

	switch (c->x86) {
	case 15:
A
Andi Kleen 已提交
255 256 257
	/* Use K8 tuning for Fam10h and Fam11h */
	case 0x10:
	case 0x11:
258
		set_cpu_cap(c, X86_FEATURE_K8);
L
Linus Torvalds 已提交
259 260
		break;
	case 6:
261
		set_cpu_cap(c, X86_FEATURE_K7);
L
Linus Torvalds 已提交
262 263
		break;
	}
264
	if (c->x86 >= 6)
265
		set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
L
Linus Torvalds 已提交
266 267

	display_cacheinfo(c);
268

269
	if (cpuid_eax(0x80000000) >= 0x80000008)
270
		c->x86_max_cores = (cpuid_ecx(0x80000008) & 0xff) + 1;
271

272
#ifdef CONFIG_X86_HT
273
	/*
274
	 * On a AMD multi core setup the lower bits of the APIC id
S
Simon Arlott 已提交
275
	 * distinguish the cores.
276
	 */
277
	if (c->x86_max_cores > 1) {
278
		int cpu = smp_processor_id();
279 280 281 282 283 284
		unsigned bits = (cpuid_ecx(0x80000008) >> 12) & 0xf;

		if (bits == 0) {
			while ((1 << bits) < c->x86_max_cores)
				bits++;
		}
285 286
		c->cpu_core_id = c->phys_proc_id & ((1<<bits)-1);
		c->phys_proc_id >>= bits;
287
		printk(KERN_INFO "CPU %d(%d) -> Core %d\n",
288
		       cpu, c->x86_max_cores, c->cpu_core_id);
289
	}
L
Linus Torvalds 已提交
290
#endif
291

292 293 294 295 296 297
	if (cpuid_eax(0x80000000) >= 0x80000006) {
		if ((c->x86 == 0x10) && (cpuid_edx(0x80000006) & 0xf000))
			num_cache_leaves = 4;
		else
			num_cache_leaves = 3;
	}
298

299
#ifdef CONFIG_X86_LOCAL_APIC
300
	if (amd_apic_timer_broken())
301 302
		local_apic_timer_disabled = 1;
#endif
303

A
Andi Kleen 已提交
304 305
	/* K6s reports MCEs but don't actually have all the MSRs */
	if (c->x86 < 6)
306
		clear_cpu_cap(c, X86_FEATURE_MCE);
307

308
	if (cpu_has_xmm2)
309
		set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
310 311 312

	if (c->x86 == 0x10)
		amd_enable_pci_ext_cfg(c);
L
Linus Torvalds 已提交
313 314
}

315
static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
L
Linus Torvalds 已提交
316 317 318 319 320 321
{
	/* AMD errata T13 (order #21922) */
	if ((c->x86 == 6)) {
		if (c->x86_model == 3 && c->x86_mask == 0)	/* Duron Rev A0 */
			size = 64;
		if (c->x86_model == 4 &&
322
		    (c->x86_mask == 0 || c->x86_mask == 1))	/* Tbird rev A1/A2 */
L
Linus Torvalds 已提交
323 324 325 326 327
			size = 256;
	}
	return size;
}

328
static struct cpu_dev amd_cpu_dev __cpuinitdata = {
L
Linus Torvalds 已提交
329
	.c_vendor	= "AMD",
330
	.c_ident	= { "AuthenticAMD" },
L
Linus Torvalds 已提交
331 332 333 334 335
	.c_models = {
		{ .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
		  {
			  [3] = "486 DX/2",
			  [7] = "486 DX/2-WB",
336 337
			  [8] = "486 DX/4",
			  [9] = "486 DX/4-WB",
L
Linus Torvalds 已提交
338
			  [14] = "Am5x86-WT",
339
			  [15] = "Am5x86-WB"
L
Linus Torvalds 已提交
340 341 342
		  }
		},
	},
343
	.c_early_init   = early_init_amd,
L
Linus Torvalds 已提交
344 345 346 347
	.c_init		= init_amd,
	.c_size_cache	= amd_size_cache,
};

348
cpu_vendor_dev_register(X86_VENDOR_AMD, &amd_cpu_dev);