clk-mux.c 4.4 KB
Newer Older
M
Mike Turquette 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34
/*
 * Copyright (C) 2011 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
 * Copyright (C) 2011 Richard Zhao, Linaro <richard.zhao@linaro.org>
 * Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd <mturquette@linaro.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * Simple multiplexer clock implementation
 */

#include <linux/clk.h>
#include <linux/clk-provider.h>
#include <linux/module.h>
#include <linux/slab.h>
#include <linux/io.h>
#include <linux/err.h>

/*
 * DOC: basic adjustable multiplexer clock that cannot gate
 *
 * Traits of this clock:
 * prepare - clk_prepare only ensures that parents are prepared
 * enable - clk_enable only ensures that parents are enabled
 * rate - rate is only affected by parent switching.  No clk_set_rate support
 * parent - parent is adjustable through clk_set_parent
 */

#define to_clk_mux(_hw) container_of(_hw, struct clk_mux, hw)

static u8 clk_mux_get_parent(struct clk_hw *hw)
{
	struct clk_mux *mux = to_clk_mux(hw);
35
	int num_parents = __clk_get_num_parents(hw->clk);
M
Mike Turquette 已提交
36 37 38 39 40 41 42 43 44
	u32 val;

	/*
	 * FIXME need a mux-specific flag to determine if val is bitwise or numeric
	 * e.g. sys_clkin_ck's clksel field is 3 bits wide, but ranges from 0x1
	 * to 0x7 (index starts at one)
	 * OTOH, pmd_trace_clk_mux_ck uses a separate bit for each clock, so
	 * val = 0x4 really means "bit 2, index starts at bit 0"
	 */
45
	val = clk_readl(mux->reg) >> mux->shift;
46 47 48 49 50 51 52 53 54 55
	val &= mux->mask;

	if (mux->table) {
		int i;

		for (i = 0; i < num_parents; i++)
			if (mux->table[i] == val)
				return i;
		return -EINVAL;
	}
M
Mike Turquette 已提交
56 57 58 59 60 61 62

	if (val && (mux->flags & CLK_MUX_INDEX_BIT))
		val = ffs(val) - 1;

	if (val && (mux->flags & CLK_MUX_INDEX_ONE))
		val--;

63
	if (val >= num_parents)
M
Mike Turquette 已提交
64 65 66 67 68 69 70 71 72 73 74
		return -EINVAL;

	return val;
}

static int clk_mux_set_parent(struct clk_hw *hw, u8 index)
{
	struct clk_mux *mux = to_clk_mux(hw);
	u32 val;
	unsigned long flags = 0;

75 76
	if (mux->table)
		index = mux->table[index];
M
Mike Turquette 已提交
77

78 79 80 81 82 83 84
	else {
		if (mux->flags & CLK_MUX_INDEX_BIT)
			index = (1 << ffs(index));

		if (mux->flags & CLK_MUX_INDEX_ONE)
			index++;
	}
M
Mike Turquette 已提交
85 86 87 88

	if (mux->lock)
		spin_lock_irqsave(mux->lock, flags);

89 90 91
	if (mux->flags & CLK_MUX_HIWORD_MASK) {
		val = mux->mask << (mux->shift + 16);
	} else {
92
		val = clk_readl(mux->reg);
93 94
		val &= ~(mux->mask << mux->shift);
	}
M
Mike Turquette 已提交
95
	val |= index << mux->shift;
96
	clk_writel(val, mux->reg);
M
Mike Turquette 已提交
97 98 99 100 101 102 103

	if (mux->lock)
		spin_unlock_irqrestore(mux->lock, flags);

	return 0;
}

104
const struct clk_ops clk_mux_ops = {
M
Mike Turquette 已提交
105 106
	.get_parent = clk_mux_get_parent,
	.set_parent = clk_mux_set_parent,
107
	.determine_rate = __clk_mux_determine_rate,
M
Mike Turquette 已提交
108 109 110
};
EXPORT_SYMBOL_GPL(clk_mux_ops);

111 112 113 114 115
const struct clk_ops clk_mux_ro_ops = {
	.get_parent = clk_mux_get_parent,
};
EXPORT_SYMBOL_GPL(clk_mux_ro_ops);

116
struct clk *clk_register_mux_table(struct device *dev, const char *name,
M
Mark Brown 已提交
117
		const char **parent_names, u8 num_parents, unsigned long flags,
118 119
		void __iomem *reg, u8 shift, u32 mask,
		u8 clk_mux_flags, u32 *table, spinlock_t *lock)
M
Mike Turquette 已提交
120 121
{
	struct clk_mux *mux;
122
	struct clk *clk;
123
	struct clk_init_data init;
124 125 126 127 128 129 130 131 132
	u8 width = 0;

	if (clk_mux_flags & CLK_MUX_HIWORD_MASK) {
		width = fls(mask) - ffs(mask) + 1;
		if (width + shift > 16) {
			pr_err("mux value exceeds LOWORD field\n");
			return ERR_PTR(-EINVAL);
		}
	}
M
Mike Turquette 已提交
133

134
	/* allocate the mux */
S
Shawn Guo 已提交
135
	mux = kzalloc(sizeof(struct clk_mux), GFP_KERNEL);
M
Mike Turquette 已提交
136 137 138 139 140
	if (!mux) {
		pr_err("%s: could not allocate mux clk\n", __func__);
		return ERR_PTR(-ENOMEM);
	}

141
	init.name = name;
142 143 144 145
	if (clk_mux_flags & CLK_MUX_READ_ONLY)
		init.ops = &clk_mux_ro_ops;
	else
		init.ops = &clk_mux_ops;
146
	init.flags = flags | CLK_IS_BASIC;
147 148 149
	init.parent_names = parent_names;
	init.num_parents = num_parents;

M
Mike Turquette 已提交
150 151 152
	/* struct clk_mux assignments */
	mux->reg = reg;
	mux->shift = shift;
153
	mux->mask = mask;
M
Mike Turquette 已提交
154 155
	mux->flags = clk_mux_flags;
	mux->lock = lock;
156
	mux->table = table;
M
Mike Turquette 已提交
157
	mux->hw.init = &init;
M
Mike Turquette 已提交
158

159
	clk = clk_register(dev, &mux->hw);
160 161 162 163 164

	if (IS_ERR(clk))
		kfree(mux);

	return clk;
M
Mike Turquette 已提交
165
}
166
EXPORT_SYMBOL_GPL(clk_register_mux_table);
167 168 169 170 171 172 173 174 175 176 177 178

struct clk *clk_register_mux(struct device *dev, const char *name,
		const char **parent_names, u8 num_parents, unsigned long flags,
		void __iomem *reg, u8 shift, u8 width,
		u8 clk_mux_flags, spinlock_t *lock)
{
	u32 mask = BIT(width) - 1;

	return clk_register_mux_table(dev, name, parent_names, num_parents,
				      flags, reg, shift, mask, clk_mux_flags,
				      NULL, lock);
}
179
EXPORT_SYMBOL_GPL(clk_register_mux);