pata_hpt3x3.c 7.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14
/*
 *	pata_hpt3x3		-	HPT3x3 driver
 *	(c) Copyright 2005-2006 Red Hat
 *
 *	Was pata_hpt34x but the naming was confusing as it supported the
 *	343 and 363 so it has been renamed.
 *
 *	Based on:
 *	linux/drivers/ide/pci/hpt34x.c		Version 0.40	Sept 10, 2002
 *	Copyright (C) 1998-2000	Andre Hedrick <andre@linux-ide.org>
 *
 *	May be copied or modified under the terms of the GNU General Public
 *	License
 */
15

16 17 18 19 20 21 22 23 24 25
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <scsi/scsi_host.h>
#include <linux/libata.h>

#define DRV_NAME	"pata_hpt3x3"
A
Alan Cox 已提交
26
#define DRV_VERSION	"0.6.1"
27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54

/**
 *	hpt3x3_set_piomode		-	PIO setup
 *	@ap: ATA interface
 *	@adev: device on the interface
 *
 *	Set our PIO requirements. This is fairly simple on the HPT3x3 as
 *	all we have to do is clear the MWDMA and UDMA bits then load the
 *	mode number.
 */

static void hpt3x3_set_piomode(struct ata_port *ap, struct ata_device *adev)
{
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
	u32 r1, r2;
	int dn = 2 * ap->port_no + adev->devno;

	pci_read_config_dword(pdev, 0x44, &r1);
	pci_read_config_dword(pdev, 0x48, &r2);
	/* Load the PIO timing number */
	r1 &= ~(7 << (3 * dn));
	r1 |= (adev->pio_mode - XFER_PIO_0) << (3 * dn);
	r2 &= ~(0x11 << dn);	/* Clear MWDMA and UDMA bits */

	pci_write_config_dword(pdev, 0x44, r1);
	pci_write_config_dword(pdev, 0x48, r2);
}

55
#if defined(CONFIG_PATA_HPT3X3_DMA)
56 57 58 59 60 61 62
/**
 *	hpt3x3_set_dmamode		-	DMA timing setup
 *	@ap: ATA interface
 *	@adev: Device being configured
 *
 *	Set up the channel for MWDMA or UDMA modes. Much the same as with
 *	PIO, load the mode number and then set MWDMA or UDMA flag.
63 64 65
 *
 *	0x44 : bit 0-2 master mode, 3-5 slave mode, etc
 *	0x48 : bit 4/0 DMA/UDMA bit 5/1 for slave etc
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
 */

static void hpt3x3_set_dmamode(struct ata_port *ap, struct ata_device *adev)
{
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
	u32 r1, r2;
	int dn = 2 * ap->port_no + adev->devno;
	int mode_num = adev->dma_mode & 0x0F;

	pci_read_config_dword(pdev, 0x44, &r1);
	pci_read_config_dword(pdev, 0x48, &r2);
	/* Load the timing number */
	r1 &= ~(7 << (3 * dn));
	r1 |= (mode_num << (3 * dn));
	r2 &= ~(0x11 << dn);	/* Clear MWDMA and UDMA bits */

	if (adev->dma_mode >= XFER_UDMA_0)
A
Alan Cox 已提交
83
		r2 |= (0x01 << dn);	/* Ultra mode */
84
	else
A
Alan Cox 已提交
85
		r2 |= (0x10 << dn);	/* MWDMA */
86 87 88 89

	pci_write_config_dword(pdev, 0x44, r1);
	pci_write_config_dword(pdev, 0x48, r2);
}
A
Alan Cox 已提交
90 91 92 93 94 95 96 97 98

/**
 *	hpt3x3_freeze		-	DMA workaround
 *	@ap: port to freeze
 *
 *	When freezing an HPT3x3 we must stop any pending DMA before
 *	writing to the control register or the chip will hang
 */

99
static void hpt3x3_freeze(struct ata_port *ap)
A
Alan Cox 已提交
100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124
{
	void __iomem *mmio = ap->ioaddr.bmdma_addr;

	iowrite8(ioread8(mmio + ATA_DMA_CMD) & ~ ATA_DMA_START,
			mmio + ATA_DMA_CMD);
	ata_sff_dma_pause(ap);
	ata_sff_freeze(ap);
}

/**
 *	hpt3x3_bmdma_setup	-	DMA workaround
 *	@qc: Queued command
 *
 *	When issuing BMDMA we must clean up the error/active bits in
 *	software on this device
 */

static void hpt3x3_bmdma_setup(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	u8 r = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
	r |= ATA_DMA_INTR | ATA_DMA_ERR;
	iowrite8(r, ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
	return ata_bmdma_setup(qc);
}
125

126 127 128 129 130 131 132 133 134 135 136 137
/**
 *	hpt3x3_atapi_dma	-	ATAPI DMA check
 *	@qc: Queued command
 *
 *	Just say no - we don't do ATAPI DMA
 */

static int hpt3x3_atapi_dma(struct ata_queued_cmd *qc)
{
	return 1;
}

A
Alan Cox 已提交
138 139
#endif /* CONFIG_PATA_HPT3X3_DMA */

140
static struct scsi_host_template hpt3x3_sht = {
141
	ATA_BMDMA_SHT(DRV_NAME),
142 143 144
};

static struct ata_port_operations hpt3x3_port_ops = {
145 146
	.inherits	= &ata_bmdma_port_ops,
	.cable_detect	= ata_cable_40wire,
147
	.set_piomode	= hpt3x3_set_piomode,
148 149
#if defined(CONFIG_PATA_HPT3X3_DMA)
	.set_dmamode	= hpt3x3_set_dmamode,
A
Alan Cox 已提交
150 151 152
	.bmdma_setup	= hpt3x3_bmdma_setup,
	.check_atapi_dma= hpt3x3_atapi_dma,
	.freeze		= hpt3x3_freeze,
153
#endif
154

155 156
};

A
Alan 已提交
157 158 159 160 161 162
/**
 *	hpt3x3_init_chipset	-	chip setup
 *	@dev: PCI device
 *
 *	Perform the setup required at boot and on resume.
 */
J
Jeff Garzik 已提交
163

A
Alan 已提交
164 165 166 167 168 169 170 171 172 173 174 175 176
static void hpt3x3_init_chipset(struct pci_dev *dev)
{
	u16 cmd;
	/* Initialize the board */
	pci_write_config_word(dev, 0x80, 0x00);
	/* Check if it is a 343 or a 363. 363 has COMMAND_MEMORY set */
	pci_read_config_word(dev, PCI_COMMAND, &cmd);
	if (cmd & PCI_COMMAND_MEMORY)
		pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0xF0);
	else
		pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x20);
}

177 178
/**
 *	hpt3x3_init_one		-	Initialise an HPT343/363
179
 *	@pdev: PCI device
180 181
 *	@id: Entry in match table
 *
182
 *	Perform basic initialisation. We set the device up so we access all
D
Daniel Mack 已提交
183
 *	ports via BAR4. This is necessary to work around errata.
184 185
 */

186
static int hpt3x3_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
187
{
188
	static int printed_version;
T
Tejun Heo 已提交
189
	static const struct ata_port_info info = {
190
		.flags = ATA_FLAG_SLAVE_POSS,
191
		.pio_mask = ATA_PIO4,
192 193
#if defined(CONFIG_PATA_HPT3X3_DMA)
		/* Further debug needed */
194 195
		.mwdma_mask = ATA_MWDMA2,
		.udma_mask = ATA_UDMA2,
196
#endif
197 198
		.port_ops = &hpt3x3_port_ops
	};
199 200 201
	/* Register offsets of taskfiles in BAR4 area */
	static const u8 offset_cmd[2] = { 0x20, 0x28 };
	static const u8 offset_ctl[2] = { 0x36, 0x3E };
T
Tejun Heo 已提交
202
	const struct ata_port_info *ppi[] = { &info, NULL };
203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
	struct ata_host *host;
	int i, rc;
	void __iomem *base;

	hpt3x3_init_chipset(pdev);

	if (!printed_version++)
		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
	if (!host)
		return -ENOMEM;
	/* acquire resources and fill host */
	rc = pcim_enable_device(pdev);
	if (rc)
		return rc;

	/* Everything is relative to BAR4 if we set up this way */
	rc = pcim_iomap_regions(pdev, 1 << 4, DRV_NAME);
	if (rc == -EBUSY)
		pcim_pin_device(pdev);
	if (rc)
		return rc;
	host->iomap = pcim_iomap_table(pdev);
	rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
	if (rc)
		return rc;
	rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
	if (rc)
		return rc;

	base = host->iomap[4];	/* Bus mastering base */

	for (i = 0; i < host->n_ports; i++) {
237 238
		struct ata_port *ap = host->ports[i];
		struct ata_ioports *ioaddr = &ap->ioaddr;
239 240 241 242 243

		ioaddr->cmd_addr = base + offset_cmd[i];
		ioaddr->altstatus_addr =
		ioaddr->ctl_addr = base + offset_ctl[i];
		ioaddr->scr_addr = NULL;
T
Tejun Heo 已提交
244
		ata_sff_std_ports(ioaddr);
245
		ioaddr->bmdma_addr = base + 8 * i;
246 247 248

		ata_port_pbar_desc(ap, 4, -1, "ioport");
		ata_port_pbar_desc(ap, 4, offset_cmd[i], "cmd");
249 250
	}
	pci_set_master(pdev);
251
	return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
T
Tejun Heo 已提交
252
				 IRQF_SHARED, &hpt3x3_sht);
253 254
}

255
#ifdef CONFIG_PM
A
Alan 已提交
256 257
static int hpt3x3_reinit_one(struct pci_dev *dev)
{
258 259 260 261 262 263 264
	struct ata_host *host = dev_get_drvdata(&dev->dev);
	int rc;

	rc = ata_pci_device_do_resume(dev);
	if (rc)
		return rc;

A
Alan 已提交
265
	hpt3x3_init_chipset(dev);
266 267 268

	ata_host_resume(host);
	return 0;
A
Alan 已提交
269
}
270
#endif
A
Alan 已提交
271

272 273 274 275
static const struct pci_device_id hpt3x3[] = {
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT343), },

	{ },
276 277 278
};

static struct pci_driver hpt3x3_pci_driver = {
279
	.name 		= DRV_NAME,
280 281
	.id_table	= hpt3x3,
	.probe 		= hpt3x3_init_one,
A
Alan 已提交
282
	.remove		= ata_pci_remove_one,
283
#ifdef CONFIG_PM
A
Alan 已提交
284 285
	.suspend	= ata_pci_device_suspend,
	.resume		= hpt3x3_reinit_one,
286
#endif
287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307
};

static int __init hpt3x3_init(void)
{
	return pci_register_driver(&hpt3x3_pci_driver);
}


static void __exit hpt3x3_exit(void)
{
	pci_unregister_driver(&hpt3x3_pci_driver);
}


MODULE_AUTHOR("Alan Cox");
MODULE_DESCRIPTION("low-level driver for the Highpoint HPT343/363");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, hpt3x3);
MODULE_VERSION(DRV_VERSION);

module_init(hpt3x3_init);
308
module_exit(hpt3x3_exit);