spi.h 47.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Copyright (C) 2005 David Brownell
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 */

#ifndef __LINUX_SPI_H
#define __LINUX_SPI_H

R
Randy Dunlap 已提交
18
#include <linux/device.h>
19
#include <linux/mod_devicetable.h>
20
#include <linux/slab.h>
21
#include <linux/kthread.h>
22
#include <linux/completion.h>
23
#include <linux/scatterlist.h>
R
Randy Dunlap 已提交
24

25
struct dma_chan;
26
struct property_entry;
27 28
struct spi_master;
struct spi_transfer;
29
struct spi_flash_read_message;
R
Randy Dunlap 已提交
30

31
/*
32
 * INTERFACES between SPI master-side drivers and SPI infrastructure.
33 34 35 36
 * (There's no SPI slave support for Linux yet...)
 */
extern struct bus_type spi_bus_type;

37 38
/**
 * struct spi_statistics - statistics for spi transfers
39
 * @lock:          lock protecting this structure
40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
 *
 * @messages:      number of spi-messages handled
 * @transfers:     number of spi_transfers handled
 * @errors:        number of errors during spi_transfer
 * @timedout:      number of timeouts during spi_transfer
 *
 * @spi_sync:      number of times spi_sync is used
 * @spi_sync_immediate:
 *                 number of times spi_sync is executed immediately
 *                 in calling context without queuing and scheduling
 * @spi_async:     number of times spi_async is used
 *
 * @bytes:         number of bytes transferred to/from device
 * @bytes_tx:      number of bytes sent to device
 * @bytes_rx:      number of bytes received from device
 *
56 57
 * @transfer_bytes_histo:
 *                 transfer bytes histogramm
58 59 60 61
 *
 * @transfers_split_maxsize:
 *                 number of transfers that have been split because of
 *                 maxsize limit
62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78
 */
struct spi_statistics {
	spinlock_t		lock; /* lock for the whole structure */

	unsigned long		messages;
	unsigned long		transfers;
	unsigned long		errors;
	unsigned long		timedout;

	unsigned long		spi_sync;
	unsigned long		spi_sync_immediate;
	unsigned long		spi_async;

	unsigned long long	bytes;
	unsigned long long	bytes_rx;
	unsigned long long	bytes_tx;

79 80
#define SPI_STATISTICS_HISTO_SIZE 17
	unsigned long transfer_bytes_histo[SPI_STATISTICS_HISTO_SIZE];
81 82

	unsigned long transfers_split_maxsize;
83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
};

void spi_statistics_add_transfer_stats(struct spi_statistics *stats,
				       struct spi_transfer *xfer,
				       struct spi_master *master);

#define SPI_STATISTICS_ADD_TO_FIELD(stats, field, count)	\
	do {							\
		unsigned long flags;				\
		spin_lock_irqsave(&(stats)->lock, flags);	\
		(stats)->field += count;			\
		spin_unlock_irqrestore(&(stats)->lock, flags);	\
	} while (0)

#define SPI_STATISTICS_INCREMENT_FIELD(stats, field)	\
	SPI_STATISTICS_ADD_TO_FIELD(stats, field, 1)

100 101 102 103 104 105
/**
 * struct spi_device - Master side proxy for an SPI slave device
 * @dev: Driver model representation of the device.
 * @master: SPI controller used with the device.
 * @max_speed_hz: Maximum clock rate to be used with this chip
 *	(on this board); may be changed by the device's driver.
106
 *	The spi_transfer.speed_hz can override this for each transfer.
D
David Brownell 已提交
107
 * @chip_select: Chipselect, distinguishing chips handled by @master.
108 109
 * @mode: The spi mode defines how data is clocked out and in.
 *	This may be changed by the device's driver.
D
David Brownell 已提交
110 111 112
 *	The "active low" default for chipselect mode can be overridden
 *	(by specifying SPI_CS_HIGH) as can the "MSB first" default for
 *	each word in a transfer (by specifying SPI_LSB_FIRST).
113
 * @bits_per_word: Data transfers involve one or more words; word sizes
114
 *	like eight or 12 bits are common.  In-memory wordsizes are
115
 *	powers of two bytes (e.g. 20 bit samples use 32 bits).
116 117
 *	This may be changed by the device's driver, or left at the
 *	default (0) indicating protocol words are eight bit bytes.
118
 *	The spi_transfer.bits_per_word can override this for each transfer.
119
 * @irq: Negative, or the number passed to request_irq() to receive
120
 *	interrupts from this device.
121
 * @controller_state: Controller's runtime state
122
 * @controller_data: Board-specific definitions for controller, such as
123
 *	FIFO initialization parameters; from board_info.controller_data
D
David Brownell 已提交
124 125 126
 * @modalias: Name of the driver to use with this device, or an alias
 *	for that name.  This appears in the sysfs "modalias" attribute
 *	for driver coldplugging, and in uevents used for hotplugging
127
 * @cs_gpio: gpio number of the chipselect line (optional, -ENOENT when
128
 *	when not using a GPIO line)
129
 *
130 131
 * @statistics: statistics for the spi_device
 *
D
David Brownell 已提交
132
 * A @spi_device is used to interchange data between an SPI slave
133 134
 * (usually a discrete chip) and CPU memory.
 *
D
David Brownell 已提交
135
 * In @dev, the platform_data is used to hold information about this
136 137
 * device that's meaningful to the device's protocol driver, but not
 * to its controller.  One example might be an identifier for a chip
D
David Brownell 已提交
138 139
 * variant with slightly different functionality; another might be
 * information about how this particular board wires the chip's pins.
140 141 142 143 144 145
 */
struct spi_device {
	struct device		dev;
	struct spi_master	*master;
	u32			max_speed_hz;
	u8			chip_select;
146
	u8			bits_per_word;
W
wangyuhang 已提交
147
	u16			mode;
148 149
#define	SPI_CPHA	0x01			/* clock phase */
#define	SPI_CPOL	0x02			/* clock polarity */
D
David Brownell 已提交
150 151
#define	SPI_MODE_0	(0|0)			/* (original MicroWire) */
#define	SPI_MODE_1	(0|SPI_CPHA)
152 153
#define	SPI_MODE_2	(SPI_CPOL|0)
#define	SPI_MODE_3	(SPI_CPOL|SPI_CPHA)
154
#define	SPI_CS_HIGH	0x04			/* chipselect active high? */
155
#define	SPI_LSB_FIRST	0x08			/* per-word bits-on-wire */
D
David Brownell 已提交
156
#define	SPI_3WIRE	0x10			/* SI/SO signals shared */
A
Anton Vorontsov 已提交
157
#define	SPI_LOOP	0x20			/* loopback mode */
D
David Brownell 已提交
158 159
#define	SPI_NO_CS	0x40			/* 1 dev/bus, no chipselect */
#define	SPI_READY	0x80			/* slave pulls low to pause */
W
wangyuhang 已提交
160 161 162 163
#define	SPI_TX_DUAL	0x100			/* transmit with 2 wires */
#define	SPI_TX_QUAD	0x200			/* transmit with 4 wires */
#define	SPI_RX_DUAL	0x400			/* receive with 2 wires */
#define	SPI_RX_QUAD	0x800			/* receive with 4 wires */
164 165
	int			irq;
	void			*controller_state;
166
	void			*controller_data;
167
	char			modalias[SPI_NAME_SIZE];
168
	int			cs_gpio;	/* chip select gpio */
169

170 171 172
	/* the statistics */
	struct spi_statistics	statistics;

D
David Brownell 已提交
173 174 175 176 177 178 179 180 181
	/*
	 * likely need more hooks for more protocol options affecting how
	 * the controller talks to each chip, like:
	 *  - memory packing (12 bit samples into low bits, others zeroed)
	 *  - priority
	 *  - drop chipselect after each word
	 *  - chipselect delays
	 *  - ...
	 */
182 183 184 185
};

static inline struct spi_device *to_spi_device(struct device *dev)
{
186
	return dev ? container_of(dev, struct spi_device, dev) : NULL;
187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
}

/* most drivers won't need to care about device refcounting */
static inline struct spi_device *spi_dev_get(struct spi_device *spi)
{
	return (spi && get_device(&spi->dev)) ? spi : NULL;
}

static inline void spi_dev_put(struct spi_device *spi)
{
	if (spi)
		put_device(&spi->dev);
}

/* ctldata is for the bus_master driver's runtime state */
static inline void *spi_get_ctldata(struct spi_device *spi)
{
	return spi->controller_state;
}

static inline void spi_set_ctldata(struct spi_device *spi, void *state)
{
	spi->controller_state = state;
}

212 213 214 215 216 217 218 219 220 221 222
/* device driver data */

static inline void spi_set_drvdata(struct spi_device *spi, void *data)
{
	dev_set_drvdata(&spi->dev, data);
}

static inline void *spi_get_drvdata(struct spi_device *spi)
{
	return dev_get_drvdata(&spi->dev);
}
223 224

struct spi_message;
225
struct spi_transfer;
226

D
David Brownell 已提交
227 228
/**
 * struct spi_driver - Host side "protocol" driver
229
 * @id_table: List of SPI devices supported by this driver
D
David Brownell 已提交
230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
 * @probe: Binds this driver to the spi device.  Drivers can verify
 *	that the device is actually present, and may need to configure
 *	characteristics (such as bits_per_word) which weren't needed for
 *	the initial configuration done during system setup.
 * @remove: Unbinds this driver from the spi device
 * @shutdown: Standard shutdown callback used during system state
 *	transitions such as powerdown/halt and kexec
 * @driver: SPI device drivers should initialize the name and owner
 *	field of this structure.
 *
 * This represents the kind of device driver that uses SPI messages to
 * interact with the hardware at the other end of a SPI link.  It's called
 * a "protocol" driver because it works through messages rather than talking
 * directly to SPI hardware (which is what the underlying SPI controller
 * driver does to pass those messages).  These protocols are defined in the
 * specification for the device(s) supported by the driver.
 *
 * As a rule, those device protocols represent the lowest level interface
 * supported by a driver, and it will support upper level interfaces too.
 * Examples of such upper levels include frameworks like MTD, networking,
 * MMC, RTC, filesystem character device nodes, and hardware monitoring.
 */
252
struct spi_driver {
253
	const struct spi_device_id *id_table;
254 255 256 257 258 259 260 261 262 263 264
	int			(*probe)(struct spi_device *spi);
	int			(*remove)(struct spi_device *spi);
	void			(*shutdown)(struct spi_device *spi);
	struct device_driver	driver;
};

static inline struct spi_driver *to_spi_driver(struct device_driver *drv)
{
	return drv ? container_of(drv, struct spi_driver, driver) : NULL;
}

265
extern int __spi_register_driver(struct module *owner, struct spi_driver *sdrv);
266

D
David Brownell 已提交
267 268 269 270 271
/**
 * spi_unregister_driver - reverse effect of spi_register_driver
 * @sdrv: the driver to unregister
 * Context: can sleep
 */
272 273
static inline void spi_unregister_driver(struct spi_driver *sdrv)
{
274 275
	if (sdrv)
		driver_unregister(&sdrv->driver);
276 277
}

278 279 280 281
/* use a define to avoid include chaining to get THIS_MODULE */
#define spi_register_driver(driver) \
	__spi_register_driver(THIS_MODULE, driver)

282 283 284 285 286 287 288 289 290 291 292
/**
 * module_spi_driver() - Helper macro for registering a SPI driver
 * @__spi_driver: spi_driver struct
 *
 * Helper macro for SPI drivers which do not do anything special in module
 * init/exit. This eliminates a lot of boilerplate. Each module may only
 * use this macro once, and calling it replaces module_init() and module_exit()
 */
#define module_spi_driver(__spi_driver) \
	module_driver(__spi_driver, spi_register_driver, \
			spi_unregister_driver)
293

294 295
/**
 * struct spi_master - interface to SPI master controller
T
Tony Jones 已提交
296
 * @dev: device interface to this driver
297
 * @list: link with the global spi_master list
298
 * @bus_num: board-specific (and often SOC-specific) identifier for a
299
 *	given SPI controller.
300
 * @num_chipselect: chipselects are used to distinguish individual
301 302 303
 *	SPI slaves, and are numbered from zero to num_chipselects.
 *	each slave has a chipselect signal, but it's common that not
 *	every chipselect is connected to a slave.
304
 * @dma_alignment: SPI controller constraint on DMA buffers alignment.
305
 * @mode_bits: flags understood by this controller driver
306 307
 * @bits_per_word_mask: A mask indicating which values of bits_per_word are
 *	supported by the driver. Bit n indicates that a bits_per_word n+1 is
308
 *	supported. If set, the SPI core will reject any transfer with an
309 310
 *	unsupported bits_per_word. If not set, this value is simply ignored,
 *	and it's up to the individual driver to perform any validation.
311 312
 * @min_speed_hz: Lowest supported transfer speed
 * @max_speed_hz: Highest supported transfer speed
313
 * @flags: other constraints relevant to this driver
R
Randy Dunlap 已提交
314 315
 * @max_transfer_size: function that returns the max transfer size for
 *	a &spi_device; may be %NULL, so the default %SIZE_MAX will be used.
316 317
 * @max_message_size: function that returns the max message size for
 *	a &spi_device; may be %NULL, so the default %SIZE_MAX will be used.
M
Mark Brown 已提交
318
 * @io_mutex: mutex for physical bus access
319
 * @bus_lock_spinlock: spinlock for SPI bus locking
M
Mark Brown 已提交
320
 * @bus_lock_mutex: mutex for exclusion of multiple callers
321
 * @bus_lock_flag: indicates that the SPI bus is locked for exclusive use
322
 * @setup: updates the device mode and clocking records used by a
D
David Brownell 已提交
323 324
 *	device's SPI controller; protocol code may call this.  This
 *	must fail if an unrecognized or unsupported mode is requested.
D
David Brownell 已提交
325 326
 *	It's always safe to call this unless transfers are pending on
 *	the device whose settings are being modified.
327 328
 * @transfer: adds a message to the controller's transfer queue.
 * @cleanup: frees controller-specific state
T
Thierry Reding 已提交
329
 * @can_dma: determine whether this master supports DMA
330 331 332 333 334 335
 * @queued: whether this master is providing an internal message queue
 * @kworker: thread struct for message pump
 * @kworker_task: pointer to task for message pump kworker thread
 * @pump_messages: work struct for scheduling work to the message pump
 * @queue_lock: spinlock to syncronise access to message queue
 * @queue: message queue
336
 * @idling: the device is entering idle state
337
 * @cur_msg: the currently in-flight message
338 339
 * @cur_msg_prepared: spi_prepare_message was called for the currently
 *                    in-flight message
T
Thierry Reding 已提交
340
 * @cur_msg_mapped: message has been mapped for DMA
341
 * @xfer_completion: used by core transfer_one_message()
342 343 344
 * @busy: message pump is busy
 * @running: message pump is running
 * @rt: whether this queue is set to run as a realtime task
345 346 347
 * @auto_runtime_pm: the core should ensure a runtime PM reference is held
 *                   while the hardware is prepared, using the parent
 *                   device for the spidev
348
 * @max_dma_len: Maximum length of a DMA transfer for the device.
349 350 351 352 353 354 355
 * @prepare_transfer_hardware: a message will soon arrive from the queue
 *	so the subsystem requests the driver to prepare the transfer hardware
 *	by issuing this call
 * @transfer_one_message: the subsystem calls the driver to transfer a single
 *	message while queuing transfers that arrive in the meantime. When the
 *	driver is finished with this message, it must call
 *	spi_finalize_current_message() so the subsystem can issue the next
356
 *	message
R
Randy Dunlap 已提交
357
 * @unprepare_transfer_hardware: there are currently no more messages on the
358 359
 *	queue so the subsystem notifies the driver that it may relax the
 *	hardware by issuing this call
360
 * @set_cs: set the logic level of the chip select line.  May be called
361
 *          from interrupt context.
362 363 364
 * @prepare_message: set up the controller to transfer a single message,
 *                   for example doing DMA mapping.  Called from threaded
 *                   context.
365 366 367 368 369
 * @transfer_one: transfer a single spi_transfer.
 *                  - return 0 if the transfer is finished,
 *                  - return 1 if the transfer is still in progress. When
 *                    the driver is finished with this transfer it must
 *                    call spi_finalize_current_transfer() so the subsystem
370 371 372 373
 *                    can issue the next transfer. Note: transfer_one and
 *                    transfer_one_message are mutually exclusive; when both
 *                    are set, the generic subsystem does not call your
 *                    transfer_one callback.
374
 * @handle_err: the subsystem calls the driver to handle an error that occurs
375
 *		in the generic implementation of transfer_one_message().
376
 * @unprepare_message: undo any work done by prepare_message().
377 378
 * @spi_flash_read: to support spi-controller hardwares that provide
 *                  accelerated interface to read from flash devices.
379 380
 * @spi_flash_can_dma: analogous to can_dma() interface, but for
 *		       controllers implementing spi_flash_read.
381
 * @flash_read_supported: spi device supports flash read
382
 * @cs_gpios: Array of GPIOs to use as chip select lines; one per CS
383
 *	number. Any individual value may be -ENOENT for CS lines that
384
 *	are not GPIOs (driven by the SPI controller itself).
385
 * @statistics: statistics for the spi_master
T
Thierry Reding 已提交
386 387 388 389
 * @dma_tx: DMA transmit channel
 * @dma_rx: DMA receive channel
 * @dummy_rx: dummy receive buffer for full-duplex devices
 * @dummy_tx: dummy transmit buffer for full-duplex devices
390 391 392
 * @fw_translate_cs: If the boot firmware uses different numbering scheme
 *	what Linux expects, this optional hook can be used to translate
 *	between the two.
393
 *
D
David Brownell 已提交
394
 * Each SPI master controller can communicate with one or more @spi_device
395 396 397 398 399 400
 * children.  These make a small bus, sharing MOSI, MISO and SCK signals
 * but not chip select signals.  Each device may be configured to use a
 * different clock rate, since those shared signals are ignored unless
 * the chip is selected.
 *
 * The driver for an SPI controller manages access to those devices through
D
David Brownell 已提交
401 402
 * a queue of spi_message transactions, copying data between CPU memory and
 * an SPI slave device.  For each such message it queues, it calls the
403 404 405
 * message's completion function when the transaction completes.
 */
struct spi_master {
T
Tony Jones 已提交
406
	struct device	dev;
407

408 409
	struct list_head list;

410
	/* other than negative (== assign one dynamically), bus_num is fully
411
	 * board-specific.  usually that simplifies to being SOC-specific.
412
	 * example:  one SOC has three SPI controllers, numbered 0..2,
413 414 415
	 * and one board's schematics might show it using SPI-2.  software
	 * would normally use bus_num=2 for that controller.
	 */
416
	s16			bus_num;
417 418 419 420 421 422

	/* chipselects will be integral to many controllers; some others
	 * might use board-specific GPIOs.
	 */
	u16			num_chipselect;

423 424 425 426 427
	/* some SPI controllers pose alignment requirements on DMAable
	 * buffers; let protocol drivers know about these requirements.
	 */
	u16			dma_alignment;

428 429 430
	/* spi_device.mode flags understood by this controller driver */
	u16			mode_bits;

431 432
	/* bitmask of supported bits_per_word for transfers */
	u32			bits_per_word_mask;
433
#define SPI_BPW_MASK(bits) BIT((bits) - 1)
434
#define SPI_BIT_MASK(bits) (((bits) == 32) ? ~0U : (BIT(bits) - 1))
435
#define SPI_BPW_RANGE_MASK(min, max) (SPI_BIT_MASK(max) - SPI_BIT_MASK(min - 1))
436

437 438 439 440
	/* limits on transfer speed */
	u32			min_speed_hz;
	u32			max_speed_hz;

D
David Brownell 已提交
441 442 443
	/* other constraints relevant to this driver */
	u16			flags;
#define SPI_MASTER_HALF_DUPLEX	BIT(0)		/* can't do full duplex */
D
David Brownell 已提交
444 445
#define SPI_MASTER_NO_RX	BIT(1)		/* can't do buffer read */
#define SPI_MASTER_NO_TX	BIT(2)		/* can't do buffer write */
446 447
#define SPI_MASTER_MUST_RX      BIT(3)		/* requires rx */
#define SPI_MASTER_MUST_TX      BIT(4)		/* requires tx */
448
#define SPI_MASTER_GPIO_SS      BIT(5)		/* GPIO CS must select slave */
D
David Brownell 已提交
449

450
	/*
451
	 * on some hardware transfer / message size may be constrained
452 453 454
	 * the limit may depend on device transfer settings
	 */
	size_t (*max_transfer_size)(struct spi_device *spi);
455
	size_t (*max_message_size)(struct spi_device *spi);
456

M
Mark Brown 已提交
457 458 459
	/* I/O mutex */
	struct mutex		io_mutex;

460 461 462 463 464 465 466
	/* lock and mutex for SPI bus locking */
	spinlock_t		bus_lock_spinlock;
	struct mutex		bus_lock_mutex;

	/* flag indicating that the SPI bus is locked for exclusive use */
	bool			bus_lock_flag;

467 468 469 470 471 472
	/* Setup mode and clock, etc (spi driver may call many times).
	 *
	 * IMPORTANT:  this may be called when transfers to another
	 * device are active.  DO NOT UPDATE SHARED REGISTERS in ways
	 * which could break those transfers.
	 */
473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497
	int			(*setup)(struct spi_device *spi);

	/* bidirectional bulk transfers
	 *
	 * + The transfer() method may not sleep; its main role is
	 *   just to add the message to the queue.
	 * + For now there's no remove-from-queue operation, or
	 *   any other request management
	 * + To a given spi_device, message queueing is pure fifo
	 *
	 * + The master's main job is to process its message queue,
	 *   selecting a chip then transferring data
	 * + If there are multiple spi_device children, the i/o queue
	 *   arbitration algorithm is unspecified (round robin, fifo,
	 *   priority, reservations, preemption, etc)
	 *
	 * + Chipselect stays active during the entire message
	 *   (unless modified by spi_transfer.cs_change != 0).
	 * + The message transfers use clock and SPI mode parameters
	 *   previously established by setup() for this device
	 */
	int			(*transfer)(struct spi_device *spi,
						struct spi_message *mesg);

	/* called on release() to free memory provided by spi_master */
498
	void			(*cleanup)(struct spi_device *spi);
499

500 501 502 503 504 505 506 507 508 509 510
	/*
	 * Used to enable core support for DMA handling, if can_dma()
	 * exists and returns true then the transfer will be mapped
	 * prior to transfer_one() being called.  The driver should
	 * not modify or store xfer and dma_tx and dma_rx must be set
	 * while the device is prepared.
	 */
	bool			(*can_dma)(struct spi_master *master,
					   struct spi_device *spi,
					   struct spi_transfer *xfer);

511 512 513 514 515 516 517 518 519 520 521 522 523
	/*
	 * These hooks are for drivers that want to use the generic
	 * master transfer queueing mechanism. If these are used, the
	 * transfer() function above must NOT be specified by the driver.
	 * Over time we expect SPI drivers to be phased over to this API.
	 */
	bool				queued;
	struct kthread_worker		kworker;
	struct task_struct		*kworker_task;
	struct kthread_work		pump_messages;
	spinlock_t			queue_lock;
	struct list_head		queue;
	struct spi_message		*cur_msg;
524
	bool				idling;
525 526 527
	bool				busy;
	bool				running;
	bool				rt;
528
	bool				auto_runtime_pm;
529
	bool                            cur_msg_prepared;
530
	bool				cur_msg_mapped;
531
	struct completion               xfer_completion;
532
	size_t				max_dma_len;
533 534 535 536 537

	int (*prepare_transfer_hardware)(struct spi_master *master);
	int (*transfer_one_message)(struct spi_master *master,
				    struct spi_message *mesg);
	int (*unprepare_transfer_hardware)(struct spi_master *master);
538 539 540 541
	int (*prepare_message)(struct spi_master *master,
			       struct spi_message *message);
	int (*unprepare_message)(struct spi_master *master,
				 struct spi_message *message);
542 543
	int (*spi_flash_read)(struct  spi_device *spi,
			      struct spi_flash_read_message *msg);
544 545
	bool (*spi_flash_can_dma)(struct spi_device *spi,
				  struct spi_flash_read_message *msg);
546
	bool (*flash_read_supported)(struct spi_device *spi);
547

548 549 550 551 552 553 554
	/*
	 * These hooks are for drivers that use a generic implementation
	 * of transfer_one_message() provied by the core.
	 */
	void (*set_cs)(struct spi_device *spi, bool enable);
	int (*transfer_one)(struct spi_master *master, struct spi_device *spi,
			    struct spi_transfer *transfer);
555 556
	void (*handle_err)(struct spi_master *master,
			   struct spi_message *message);
557

558 559
	/* gpio chip select */
	int			*cs_gpios;
560

561 562 563
	/* statistics */
	struct spi_statistics	statistics;

564 565 566
	/* DMA channels for use with core dmaengine helpers */
	struct dma_chan		*dma_tx;
	struct dma_chan		*dma_rx;
567 568 569 570

	/* dummy data for full duplex devices */
	void			*dummy_rx;
	void			*dummy_tx;
571 572

	int (*fw_translate_cs)(struct spi_master *master, unsigned cs);
573 574
};

D
David Brownell 已提交
575 576
static inline void *spi_master_get_devdata(struct spi_master *master)
{
T
Tony Jones 已提交
577
	return dev_get_drvdata(&master->dev);
D
David Brownell 已提交
578 579 580 581
}

static inline void spi_master_set_devdata(struct spi_master *master, void *data)
{
T
Tony Jones 已提交
582
	dev_set_drvdata(&master->dev, data);
D
David Brownell 已提交
583 584 585 586
}

static inline struct spi_master *spi_master_get(struct spi_master *master)
{
T
Tony Jones 已提交
587
	if (!master || !get_device(&master->dev))
D
David Brownell 已提交
588 589 590 591 592 593 594
		return NULL;
	return master;
}

static inline void spi_master_put(struct spi_master *master)
{
	if (master)
T
Tony Jones 已提交
595
		put_device(&master->dev);
D
David Brownell 已提交
596 597
}

598 599 600 601 602 603 604
/* PM calls that need to be issued by the driver */
extern int spi_master_suspend(struct spi_master *master);
extern int spi_master_resume(struct spi_master *master);

/* Calls the driver make to interact with the message queue */
extern struct spi_message *spi_get_next_queued_message(struct spi_master *master);
extern void spi_finalize_current_message(struct spi_master *master);
605
extern void spi_finalize_current_transfer(struct spi_master *master);
D
David Brownell 已提交
606

607 608 609 610 611
/* the spi driver core manages memory for the spi_master classdev */
extern struct spi_master *
spi_alloc_master(struct device *host, unsigned size);

extern int spi_register_master(struct spi_master *master);
612 613
extern int devm_spi_register_master(struct device *dev,
				    struct spi_master *master);
614 615 616 617
extern void spi_unregister_master(struct spi_master *master);

extern struct spi_master *spi_busnum_to_master(u16 busnum);

618 619 620 621
/*
 * SPI resource management while processing a SPI message
 */

M
Martin Sperl 已提交
622 623 624 625
typedef void (*spi_res_release_t)(struct spi_master *master,
				  struct spi_message *msg,
				  void *res);

626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
/**
 * struct spi_res - spi resource management structure
 * @entry:   list entry
 * @release: release code called prior to freeing this resource
 * @data:    extra data allocated for the specific use-case
 *
 * this is based on ideas from devres, but focused on life-cycle
 * management during spi_message processing
 */
struct spi_res {
	struct list_head        entry;
	spi_res_release_t       release;
	unsigned long long      data[]; /* guarantee ull alignment */
};

extern void *spi_res_alloc(struct spi_device *spi,
			   spi_res_release_t release,
			   size_t size, gfp_t gfp);
extern void spi_res_add(struct spi_message *message, void *res);
extern void spi_res_free(void *res);

extern void spi_res_release(struct spi_master *master,
			    struct spi_message *message);

650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670
/*---------------------------------------------------------------------------*/

/*
 * I/O INTERFACE between SPI controller and protocol drivers
 *
 * Protocol drivers use a queue of spi_messages, each transferring data
 * between the controller and memory buffers.
 *
 * The spi_messages themselves consist of a series of read+write transfer
 * segments.  Those segments always read the same number of bits as they
 * write; but one or the other is easily ignored by passing a null buffer
 * pointer.  (This is unlike most types of I/O API, because SPI hardware
 * is full duplex.)
 *
 * NOTE:  Allocation of spi_transfer and spi_message memory is entirely
 * up to the protocol driver, which guarantees the integrity of both (as
 * well as the data buffers) for as long as the message is queued.
 */

/**
 * struct spi_transfer - a read/write buffer pair
671 672
 * @tx_buf: data to be written (dma-safe memory), or NULL
 * @rx_buf: data to be read (dma-safe memory), or NULL
D
David Brownell 已提交
673 674
 * @tx_dma: DMA address of tx_buf, if @spi_message.is_dma_mapped
 * @rx_dma: DMA address of rx_buf, if @spi_message.is_dma_mapped
675
 * @tx_nbits: number of bits used for writing. If 0 the default
W
wangyuhang 已提交
676 677 678
 *      (SPI_NBITS_SINGLE) is used.
 * @rx_nbits: number of bits used for reading. If 0 the default
 *      (SPI_NBITS_SINGLE) is used.
679
 * @len: size of rx and tx buffers (in bytes)
680
 * @speed_hz: Select a speed other than the device default for this
D
David Brownell 已提交
681
 *      transfer. If 0 the default (from @spi_device) is used.
682
 * @bits_per_word: select a bits_per_word other than the device default
D
David Brownell 已提交
683
 *      for this transfer. If 0 the default (from @spi_device) is used.
684 685
 * @cs_change: affects chipselect after this transfer completes
 * @delay_usecs: microseconds to delay after this transfer before
686
 *	(optionally) changing the chipselect status, then starting
D
David Brownell 已提交
687 688
 *	the next transfer or completing this @spi_message.
 * @transfer_list: transfers are sequenced through @spi_message.transfers
689 690
 * @tx_sg: Scatterlist for transmit, currently not for client use
 * @rx_sg: Scatterlist for receive, currently not for client use
691 692
 *
 * SPI transfers always write the same number of bytes as they read.
D
David Brownell 已提交
693
 * Protocol drivers should always provide @rx_buf and/or @tx_buf.
694 695 696 697
 * In some cases, they may also want to provide DMA addresses for
 * the data being transferred; that may reduce overhead, when the
 * underlying driver uses dma.
 *
698
 * If the transmit buffer is null, zeroes will be shifted out
D
David Brownell 已提交
699
 * while filling @rx_buf.  If the receive buffer is null, the data
700 701 702 703 704
 * shifted in will be discarded.  Only "len" bytes shift out (or in).
 * It's an error to try to shift out a partial word.  (For example, by
 * shifting out three bytes with word size of sixteen or twenty bits;
 * the former uses two bytes per word, the latter uses four bytes.)
 *
D
David Brownell 已提交
705 706 707
 * In-memory data values are always in native CPU byte order, translated
 * from the wire byte order (big-endian except with SPI_LSB_FIRST).  So
 * for example when bits_per_word is sixteen, buffers are 2N bytes long
D
David Brownell 已提交
708
 * (@len = 2N) and hold N sixteen bit words in CPU byte order.
D
David Brownell 已提交
709 710 711 712 713 714
 *
 * When the word size of the SPI transfer is not a power-of-two multiple
 * of eight bits, those in-memory words include extra bits.  In-memory
 * words are always seen by protocol drivers as right-justified, so the
 * undefined (rx) or unused (tx) bits are always the most significant bits.
 *
715 716
 * All SPI transfers start with the relevant chipselect active.  Normally
 * it stays selected until after the last transfer in a message.  Drivers
D
David Brownell 已提交
717
 * can affect the chipselect signal using cs_change.
718 719 720 721 722 723 724 725
 *
 * (i) If the transfer isn't the last one in the message, this flag is
 * used to make the chipselect briefly go inactive in the middle of the
 * message.  Toggling chipselect in this way may be needed to terminate
 * a chip command, letting a single spi_message perform all of group of
 * chip transactions together.
 *
 * (ii) When the transfer is the last one in the message, the chip may
D
David Brownell 已提交
726 727 728 729 730 731 732 733
 * stay selected until the next transfer.  On multi-device SPI busses
 * with nothing blocking messages going to other devices, this is just
 * a performance hint; starting a message to another device deselects
 * this one.  But in other cases, this can be used to ensure correctness.
 * Some devices need protocol transactions to be built from a series of
 * spi_message submissions, where the content of one message is determined
 * by the results of previous messages and where the whole transaction
 * ends when the chipselect goes intactive.
D
David Brownell 已提交
734
 *
735
 * When SPI can transfer in 1x,2x or 4x. It can get this transfer information
W
wangyuhang 已提交
736 737 738 739
 * from device through @tx_nbits and @rx_nbits. In Bi-direction, these
 * two should both be set. User can set transfer mode with SPI_NBITS_SINGLE(1x)
 * SPI_NBITS_DUAL(2x) and SPI_NBITS_QUAD(4x) to support these three transfer.
 *
D
David Brownell 已提交
740 741 742
 * The code that submits an spi_message (and its spi_transfers)
 * to the lower layers is responsible for managing its memory.
 * Zero-initialize every field you don't set up explicitly, to
743 744
 * insulate against future API updates.  After you submit a message
 * and its transfers, ignore them until its completion callback.
745 746 747 748
 */
struct spi_transfer {
	/* it's ok if tx_buf == rx_buf (right?)
	 * for MicroWire, one buffer must be null
D
David Brownell 已提交
749 750
	 * buffers must work with dma_*map_single() calls, unless
	 *   spi_message.is_dma_mapped reports a pre-existing mapping
751 752 753 754 755 756 757
	 */
	const void	*tx_buf;
	void		*rx_buf;
	unsigned	len;

	dma_addr_t	tx_dma;
	dma_addr_t	rx_dma;
758 759
	struct sg_table tx_sg;
	struct sg_table rx_sg;
760 761

	unsigned	cs_change:1;
762 763
	unsigned	tx_nbits:3;
	unsigned	rx_nbits:3;
W
wangyuhang 已提交
764 765 766
#define	SPI_NBITS_SINGLE	0x01 /* 1bit transfer */
#define	SPI_NBITS_DUAL		0x02 /* 2bits transfer */
#define	SPI_NBITS_QUAD		0x04 /* 4bits transfer */
767
	u8		bits_per_word;
768
	u16		delay_usecs;
769
	u32		speed_hz;
770 771

	struct list_head transfer_list;
772 773 774 775
};

/**
 * struct spi_message - one multi-segment SPI transaction
776
 * @transfers: list of transfer segments in this transaction
777 778 779 780 781
 * @spi: SPI device to which the transaction is queued
 * @is_dma_mapped: if true, the caller provided both dma and cpu virtual
 *	addresses for each transfer buffer
 * @complete: called to report transaction completions
 * @context: the argument to complete() when it's called
T
Thierry Reding 已提交
782
 * @frame_length: the total number of bytes in the message
783 784
 * @actual_length: the total number of bytes that were transferred in all
 *	successful segments
785 786 787
 * @status: zero for success, else negative errno
 * @queue: for use by whichever driver currently owns the message
 * @state: for use by whichever driver currently owns the message
788
 * @resources: for resource management when the spi message is processed
D
David Brownell 已提交
789
 *
D
David Brownell 已提交
790
 * A @spi_message is used to execute an atomic sequence of data transfers,
791 792 793 794 795
 * each represented by a struct spi_transfer.  The sequence is "atomic"
 * in the sense that no other spi_message may use that SPI bus until that
 * sequence completes.  On some systems, many such sequences can execute as
 * as single programmed DMA transfer.  On all systems, these messages are
 * queued, and might complete after transactions to other devices.  Messages
M
Marcin Bis 已提交
796
 * sent to a given spi_device are always executed in FIFO order.
797
 *
D
David Brownell 已提交
798 799 800
 * The code that submits an spi_message (and its spi_transfers)
 * to the lower layers is responsible for managing its memory.
 * Zero-initialize every field you don't set up explicitly, to
801 802
 * insulate against future API updates.  After you submit a message
 * and its transfers, ignore them until its completion callback.
803 804
 */
struct spi_message {
805
	struct list_head	transfers;
806 807 808 809 810 811 812 813 814 815 816 817

	struct spi_device	*spi;

	unsigned		is_dma_mapped:1;

	/* REVISIT:  we might want a flag affecting the behavior of the
	 * last transfer ... allowing things like "read 16 bit length L"
	 * immediately followed by "read L bytes".  Basically imposing
	 * a specific message scheduling algorithm.
	 *
	 * Some controller drivers (message-at-a-time queue processing)
	 * could provide that as their default scheduling algorithm.  But
818
	 * others (with multi-message pipelines) could need a flag to
819 820 821 822
	 * tell them about such special cases.
	 */

	/* completion is reported through a callback */
823
	void			(*complete)(void *context);
824
	void			*context;
825
	unsigned		frame_length;
826 827 828 829 830 831 832 833 834
	unsigned		actual_length;
	int			status;

	/* for optional use by whatever driver currently owns the
	 * spi_message ...  between calls to spi_async and then later
	 * complete(), that's the spi_master controller driver.
	 */
	struct list_head	queue;
	void			*state;
835 836 837

	/* list of spi_res reources when the spi message is processed */
	struct list_head        resources;
838 839
};

840 841 842
static inline void spi_message_init_no_memset(struct spi_message *m)
{
	INIT_LIST_HEAD(&m->transfers);
843
	INIT_LIST_HEAD(&m->resources);
844 845
}

846 847 848
static inline void spi_message_init(struct spi_message *m)
{
	memset(m, 0, sizeof *m);
849
	spi_message_init_no_memset(m);
850 851 852 853 854 855 856 857 858 859 860 861 862 863
}

static inline void
spi_message_add_tail(struct spi_transfer *t, struct spi_message *m)
{
	list_add_tail(&t->transfer_list, &m->transfers);
}

static inline void
spi_transfer_del(struct spi_transfer *t)
{
	list_del(&t->transfer_list);
}

864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883
/**
 * spi_message_init_with_transfers - Initialize spi_message and append transfers
 * @m: spi_message to be initialized
 * @xfers: An array of spi transfers
 * @num_xfers: Number of items in the xfer array
 *
 * This function initializes the given spi_message and adds each spi_transfer in
 * the given array to the message.
 */
static inline void
spi_message_init_with_transfers(struct spi_message *m,
struct spi_transfer *xfers, unsigned int num_xfers)
{
	unsigned int i;

	spi_message_init(m);
	for (i = 0; i < num_xfers; ++i)
		spi_message_add_tail(&xfers[i], m);
}

D
David Brownell 已提交
884 885 886 887 888 889 890 891 892 893 894 895
/* It's fine to embed message and transaction structures in other data
 * structures so long as you don't free them while they're in use.
 */

static inline struct spi_message *spi_message_alloc(unsigned ntrans, gfp_t flags)
{
	struct spi_message *m;

	m = kzalloc(sizeof(struct spi_message)
			+ ntrans * sizeof(struct spi_transfer),
			flags);
	if (m) {
S
Shubhrajyoti D 已提交
896
		unsigned i;
897 898
		struct spi_transfer *t = (struct spi_transfer *)(m + 1);

899
		spi_message_init_no_memset(m);
900 901
		for (i = 0; i < ntrans; i++, t++)
			spi_message_add_tail(t, m);
D
David Brownell 已提交
902 903 904 905 906 907 908 909 910
	}
	return m;
}

static inline void spi_message_free(struct spi_message *m)
{
	kfree(m);
}

911
extern int spi_setup(struct spi_device *spi);
D
David Brownell 已提交
912
extern int spi_async(struct spi_device *spi, struct spi_message *message);
913 914
extern int spi_async_locked(struct spi_device *spi,
			    struct spi_message *message);
915

916
static inline size_t
917
spi_max_message_size(struct spi_device *spi)
918 919
{
	struct spi_master *master = spi->master;
920
	if (!master->max_message_size)
921
		return SIZE_MAX;
922 923 924 925 926 927 928 929 930 931 932 933 934 935 936
	return master->max_message_size(spi);
}

static inline size_t
spi_max_transfer_size(struct spi_device *spi)
{
	struct spi_master *master = spi->master;
	size_t tr_max = SIZE_MAX;
	size_t msg_max = spi_max_message_size(spi);

	if (master->max_transfer_size)
		tr_max = master->max_transfer_size(spi);

	/* transfer size limit must not be greater than messsage size limit */
	return min(tr_max, msg_max);
937 938
}

939 940
/*---------------------------------------------------------------------------*/

941 942
/* SPI transfer replacement methods which make use of spi_res */

943 944 945 946
struct spi_replaced_transfers;
typedef void (*spi_replaced_release_t)(struct spi_master *master,
				       struct spi_message *msg,
				       struct spi_replaced_transfers *res);
947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985
/**
 * struct spi_replaced_transfers - structure describing the spi_transfer
 *                                 replacements that have occurred
 *                                 so that they can get reverted
 * @release:            some extra release code to get executed prior to
 *                      relasing this structure
 * @extradata:          pointer to some extra data if requested or NULL
 * @replaced_transfers: transfers that have been replaced and which need
 *                      to get restored
 * @replaced_after:     the transfer after which the @replaced_transfers
 *                      are to get re-inserted
 * @inserted:           number of transfers inserted
 * @inserted_transfers: array of spi_transfers of array-size @inserted,
 *                      that have been replacing replaced_transfers
 *
 * note: that @extradata will point to @inserted_transfers[@inserted]
 * if some extra allocation is requested, so alignment will be the same
 * as for spi_transfers
 */
struct spi_replaced_transfers {
	spi_replaced_release_t release;
	void *extradata;
	struct list_head replaced_transfers;
	struct list_head *replaced_after;
	size_t inserted;
	struct spi_transfer inserted_transfers[];
};

extern struct spi_replaced_transfers *spi_replace_transfers(
	struct spi_message *msg,
	struct spi_transfer *xfer_first,
	size_t remove,
	size_t insert,
	spi_replaced_release_t release,
	size_t extradatasize,
	gfp_t gfp);

/*---------------------------------------------------------------------------*/

986 987 988 989 990 991 992 993 994
/* SPI transfer transformation methods */

extern int spi_split_transfers_maxsize(struct spi_master *master,
				       struct spi_message *msg,
				       size_t maxsize,
				       gfp_t gfp);

/*---------------------------------------------------------------------------*/

995 996 997 998 999 1000
/* All these synchronous SPI transfer routines are utilities layered
 * over the core async transfer primitive.  Here, "synchronous" means
 * they will sleep uninterruptibly until the async transfer completes.
 */

extern int spi_sync(struct spi_device *spi, struct spi_message *message);
1001 1002 1003
extern int spi_sync_locked(struct spi_device *spi, struct spi_message *message);
extern int spi_bus_lock(struct spi_master *master);
extern int spi_bus_unlock(struct spi_master *master);
1004

1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
/**
 * spi_sync_transfer - synchronous SPI data transfer
 * @spi: device with which data will be exchanged
 * @xfers: An array of spi_transfers
 * @num_xfers: Number of items in the xfer array
 * Context: can sleep
 *
 * Does a synchronous SPI data transfer of the given spi_transfer array.
 *
 * For more specific semantics see spi_sync().
 *
 * Return: Return: zero on success, else a negative error code.
 */
static inline int
spi_sync_transfer(struct spi_device *spi, struct spi_transfer *xfers,
	unsigned int num_xfers)
{
	struct spi_message msg;

	spi_message_init_with_transfers(&msg, xfers, num_xfers);

	return spi_sync(spi, &msg);
}

1029 1030 1031 1032 1033
/**
 * spi_write - SPI synchronous write
 * @spi: device to which data will be written
 * @buf: data buffer
 * @len: data buffer size
D
David Brownell 已提交
1034
 * Context: can sleep
1035
 *
1036
 * This function writes the buffer @buf.
1037
 * Callable only from contexts that can sleep.
1038 1039
 *
 * Return: zero on success, else a negative error code.
1040 1041
 */
static inline int
1042
spi_write(struct spi_device *spi, const void *buf, size_t len)
1043 1044 1045 1046 1047 1048
{
	struct spi_transfer	t = {
			.tx_buf		= buf,
			.len		= len,
		};

1049
	return spi_sync_transfer(spi, &t, 1);
1050 1051 1052 1053 1054 1055 1056
}

/**
 * spi_read - SPI synchronous read
 * @spi: device from which data will be read
 * @buf: data buffer
 * @len: data buffer size
D
David Brownell 已提交
1057
 * Context: can sleep
1058
 *
1059
 * This function reads the buffer @buf.
1060
 * Callable only from contexts that can sleep.
1061 1062
 *
 * Return: zero on success, else a negative error code.
1063 1064
 */
static inline int
1065
spi_read(struct spi_device *spi, void *buf, size_t len)
1066 1067 1068 1069 1070 1071
{
	struct spi_transfer	t = {
			.rx_buf		= buf,
			.len		= len,
		};

1072
	return spi_sync_transfer(spi, &t, 1);
1073 1074
}

D
David Brownell 已提交
1075
/* this copies txbuf and rxbuf data; for small transfers only! */
1076
extern int spi_write_then_read(struct spi_device *spi,
1077 1078
		const void *txbuf, unsigned n_tx,
		void *rxbuf, unsigned n_rx);
1079 1080 1081 1082 1083

/**
 * spi_w8r8 - SPI synchronous 8 bit write followed by 8 bit read
 * @spi: device with which data will be exchanged
 * @cmd: command to be written before data is read back
D
David Brownell 已提交
1084
 * Context: can sleep
1085
 *
1086 1087 1088 1089
 * Callable only from contexts that can sleep.
 *
 * Return: the (unsigned) eight bit number returned by the
 * device, or else a negative error code.
1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
 */
static inline ssize_t spi_w8r8(struct spi_device *spi, u8 cmd)
{
	ssize_t			status;
	u8			result;

	status = spi_write_then_read(spi, &cmd, 1, &result, 1);

	/* return negative errno or unsigned value */
	return (status < 0) ? status : result;
}

/**
 * spi_w8r16 - SPI synchronous 8 bit write followed by 16 bit read
 * @spi: device with which data will be exchanged
 * @cmd: command to be written before data is read back
D
David Brownell 已提交
1106
 * Context: can sleep
1107 1108 1109
 *
 * The number is returned in wire-order, which is at least sometimes
 * big-endian.
1110 1111 1112 1113 1114
 *
 * Callable only from contexts that can sleep.
 *
 * Return: the (unsigned) sixteen bit number returned by the
 * device, or else a negative error code.
1115 1116 1117 1118 1119 1120
 */
static inline ssize_t spi_w8r16(struct spi_device *spi, u8 cmd)
{
	ssize_t			status;
	u16			result;

1121
	status = spi_write_then_read(spi, &cmd, 1, &result, 2);
1122 1123 1124 1125 1126

	/* return negative errno or unsigned value */
	return (status < 0) ? status : result;
}

1127 1128 1129 1130 1131 1132 1133 1134 1135
/**
 * spi_w8r16be - SPI synchronous 8 bit write followed by 16 bit big-endian read
 * @spi: device with which data will be exchanged
 * @cmd: command to be written before data is read back
 * Context: can sleep
 *
 * This function is similar to spi_w8r16, with the exception that it will
 * convert the read 16 bit data word from big-endian to native endianness.
 *
1136 1137 1138 1139
 * Callable only from contexts that can sleep.
 *
 * Return: the (unsigned) sixteen bit number returned by the device in cpu
 * endianness, or else a negative error code.
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
 */
static inline ssize_t spi_w8r16be(struct spi_device *spi, u8 cmd)

{
	ssize_t status;
	__be16 result;

	status = spi_write_then_read(spi, &cmd, 1, &result, 2);
	if (status < 0)
		return status;

	return be16_to_cpu(result);
}

1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
/**
 * struct spi_flash_read_message - flash specific information for
 * spi-masters that provide accelerated flash read interfaces
 * @buf: buffer to read data
 * @from: offset within the flash from where data is to be read
 * @len: length of data to be read
 * @retlen: actual length of data read
 * @read_opcode: read_opcode to be used to communicate with flash
 * @addr_width: number of address bytes
 * @dummy_bytes: number of dummy bytes
 * @opcode_nbits: number of lines to send opcode
 * @addr_nbits: number of lines to send address
 * @data_nbits: number of lines for data
1167 1168
 * @rx_sg: Scatterlist for receive data read from flash
 * @cur_msg_mapped: message has been mapped for DMA
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
 */
struct spi_flash_read_message {
	void *buf;
	loff_t from;
	size_t len;
	size_t retlen;
	u8 read_opcode;
	u8 addr_width;
	u8 dummy_bytes;
	u8 opcode_nbits;
	u8 addr_nbits;
	u8 data_nbits;
1181 1182
	struct sg_table rx_sg;
	bool cur_msg_mapped;
1183 1184 1185 1186 1187
};

/* SPI core interface for flash read support */
static inline bool spi_flash_read_supported(struct spi_device *spi)
{
1188 1189 1190
	return spi->master->spi_flash_read &&
	       (!spi->master->flash_read_supported ||
	       spi->master->flash_read_supported(spi));
1191 1192 1193 1194 1195
}

int spi_flash_read(struct spi_device *spi,
		   struct spi_flash_read_message *msg);

1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
/*---------------------------------------------------------------------------*/

/*
 * INTERFACE between board init code and SPI infrastructure.
 *
 * No SPI driver ever sees these SPI device table segments, but
 * it's how the SPI core (or adapters that get hotplugged) grows
 * the driver model tree.
 *
 * As a rule, SPI devices can't be probed.  Instead, board init code
 * provides a table listing the devices which are present, with enough
 * information to bind and set up the device's driver.  There's basic
 * support for nonstatic configurations too; enough to handle adding
 * parport adapters, or microcontrollers acting as USB-to-SPI bridges.
 */

D
David Brownell 已提交
1212 1213 1214 1215 1216
/**
 * struct spi_board_info - board-specific template for a SPI device
 * @modalias: Initializes spi_device.modalias; identifies the driver.
 * @platform_data: Initializes spi_device.platform_data; the particular
 *	data stored there is driver-specific.
1217
 * @properties: Additional device properties for the device.
D
David Brownell 已提交
1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243
 * @controller_data: Initializes spi_device.controller_data; some
 *	controllers need hints about hardware setup, e.g. for DMA.
 * @irq: Initializes spi_device.irq; depends on how the board is wired.
 * @max_speed_hz: Initializes spi_device.max_speed_hz; based on limits
 *	from the chip datasheet and board-specific signal quality issues.
 * @bus_num: Identifies which spi_master parents the spi_device; unused
 *	by spi_new_device(), and otherwise depends on board wiring.
 * @chip_select: Initializes spi_device.chip_select; depends on how
 *	the board is wired.
 * @mode: Initializes spi_device.mode; based on the chip datasheet, board
 *	wiring (some devices support both 3WIRE and standard modes), and
 *	possibly presence of an inverter in the chipselect path.
 *
 * When adding new SPI devices to the device tree, these structures serve
 * as a partial device template.  They hold information which can't always
 * be determined by drivers.  Information that probe() can establish (such
 * as the default transfer wordsize) is not included here.
 *
 * These structures are used in two places.  Their primary role is to
 * be stored in tables of board-specific device descriptors, which are
 * declared early in board initialization and then used (much later) to
 * populate a controller's device tree after the that controller's driver
 * initializes.  A secondary (and atypical) role is as a parameter to
 * spi_new_device() call, which happens after those controller drivers
 * are active in some dynamic board configuration models.
 */
1244 1245 1246 1247 1248
struct spi_board_info {
	/* the device name and module name are coupled, like platform_bus;
	 * "modalias" is normally the driver name.
	 *
	 * platform_data goes to spi_device.dev.platform_data,
1249
	 * controller_data goes to spi_device.controller_data,
1250
	 * device properties are copied and attached to spi_device,
1251 1252
	 * irq is copied too
	 */
1253
	char		modalias[SPI_NAME_SIZE];
1254
	const void	*platform_data;
1255
	const struct property_entry *properties;
1256
	void		*controller_data;
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
	int		irq;

	/* slower signaling on noisy or low voltage boards */
	u32		max_speed_hz;


	/* bus_num is board specific and matches the bus_num of some
	 * spi_master that will probably be registered later.
	 *
	 * chip_select reflects how this chip is wired to that master;
	 * it's less than num_chipselect.
	 */
	u16		bus_num;
	u16		chip_select;

1272 1273 1274
	/* mode becomes spi_device.mode, and is essential for chips
	 * where the default of SPI_CS_HIGH = 0 is wrong.
	 */
W
wangyuhang 已提交
1275
	u16		mode;
1276

1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
	/* ... may need additional spi_device chip config data here.
	 * avoid stuff protocol drivers can set; but include stuff
	 * needed to behave without being bound to a driver:
	 *  - quirks like clock rate mattering when not selected
	 */
};

#ifdef	CONFIG_SPI
extern int
spi_register_board_info(struct spi_board_info const *info, unsigned n);
#else
/* board init code may ignore whether SPI is configured or not */
static inline int
spi_register_board_info(struct spi_board_info const *info, unsigned n)
	{ return 0; }
#endif


/* If you're hotplugging an adapter with devices (parport, usb, etc)
D
David Brownell 已提交
1296 1297 1298
 * use spi_new_device() to describe each device.  You can also call
 * spi_unregister_device() to start making that device vanish, but
 * normally that would be handled by spi_unregister_master().
1299 1300 1301 1302 1303 1304
 *
 * You can also use spi_alloc_device() and spi_add_device() to use a two
 * stage registration sequence for each spi_device.  This gives the caller
 * some more control over the spi_device structure before it is registered,
 * but requires that caller to initialize fields that would otherwise
 * be defined using the board info.
1305
 */
1306 1307 1308 1309 1310 1311
extern struct spi_device *
spi_alloc_device(struct spi_master *master);

extern int
spi_add_device(struct spi_device *spi);

1312 1313 1314
extern struct spi_device *
spi_new_device(struct spi_master *, struct spi_board_info *);

1315
extern void spi_unregister_device(struct spi_device *spi);
1316

1317 1318 1319
extern const struct spi_device_id *
spi_get_device_id(const struct spi_device *sdev);

1320 1321 1322 1323 1324 1325
static inline bool
spi_transfer_is_last(struct spi_master *master, struct spi_transfer *xfer)
{
	return list_is_last(&xfer->transfer_list, &master->cur_msg->transfers);
}

1326
#endif /* __LINUX_SPI_H */