sata_mv.c 63.4 KB
Newer Older
1 2 3
/*
 * sata_mv.c - Marvell SATA support
 *
4
 * Copyright 2005: EMC Corporation, all rights reserved.
5
 * Copyright 2005 Red Hat, Inc.  All rights reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
 *
 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
#include <linux/dma-mapping.h>
32
#include <linux/device.h>
33
#include <scsi/scsi_host.h>
34
#include <scsi/scsi_cmnd.h>
35 36 37
#include <linux/libata.h>

#define DRV_NAME	"sata_mv"
J
Jeff Garzik 已提交
38
#define DRV_VERSION	"0.8"
39 40 41 42 43 44 45 46 47 48 49 50

enum {
	/* BAR's are enumerated in terms of pci_resource_start() terms */
	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */

	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */

	MV_PCI_REG_BASE		= 0,
	MV_IRQ_COAL_REG_BASE	= 0x18000,	/* 6xxx part only */
51 52 53 54 55 56
	MV_IRQ_COAL_CAUSE		= (MV_IRQ_COAL_REG_BASE + 0x08),
	MV_IRQ_COAL_CAUSE_LO		= (MV_IRQ_COAL_REG_BASE + 0x88),
	MV_IRQ_COAL_CAUSE_HI		= (MV_IRQ_COAL_REG_BASE + 0x8c),
	MV_IRQ_COAL_THRESHOLD		= (MV_IRQ_COAL_REG_BASE + 0xcc),
	MV_IRQ_COAL_TIME_THRESHOLD	= (MV_IRQ_COAL_REG_BASE + 0xd0),

57
	MV_SATAHC0_REG_BASE	= 0x20000,
58
	MV_FLASH_CTL		= 0x1046c,
59 60
	MV_GPIO_PORT_CTL	= 0x104f0,
	MV_RESET_CFG		= 0x180d8,
61 62 63 64 65 66

	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,

67
	MV_USE_Q_DEPTH		= ATA_DEF_QUEUE,
68

69 70 71 72 73 74 75 76 77 78 79 80 81 82
	MV_MAX_Q_DEPTH		= 32,
	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,

	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
	 * CRPB needs alignment on a 256B boundary. Size == 256B
	 * SG count of 176 leads to MV_PORT_PRIV_DMA_SZ == 4KB
	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
	 */
	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
	MV_MAX_SG_CT		= 176,
	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),
	MV_PORT_PRIV_DMA_SZ	= (MV_CRQB_Q_SZ + MV_CRPB_Q_SZ + MV_SG_TBL_SZ),

83 84 85
	MV_PORTS_PER_HC		= 4,
	/* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */
	MV_PORT_HC_SHIFT	= 2,
86
	/* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */
87 88 89 90 91
	MV_PORT_MASK		= 3,

	/* Host Flags */
	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
	MV_FLAG_IRQ_COALESCE	= (1 << 29),  /* IRQ coalescing capability */
92
	MV_COMMON_FLAGS		= (ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
93
				   ATA_FLAG_SATA_RESET | ATA_FLAG_MMIO |
94
				   ATA_FLAG_NO_ATAPI | ATA_FLAG_PIO_POLLING),
95
	MV_6XXX_FLAGS		= MV_FLAG_IRQ_COALESCE,
96

97 98 99 100 101 102 103 104 105 106
	CRQB_FLAG_READ		= (1 << 0),
	CRQB_TAG_SHIFT		= 1,
	CRQB_CMD_ADDR_SHIFT	= 8,
	CRQB_CMD_CS		= (0x2 << 11),
	CRQB_CMD_LAST		= (1 << 15),

	CRPB_FLAG_STATUS_SHIFT	= 8,

	EPRD_FLAG_END_OF_TBL	= (1 << 31),

107 108
	/* PCI interface registers */

109 110
	PCI_COMMAND_OFS		= 0xc00,

111 112 113 114 115
	PCI_MAIN_CMD_STS_OFS	= 0xd30,
	STOP_PCI_MASTER		= (1 << 2),
	PCI_MASTER_EMPTY	= (1 << 3),
	GLOB_SFT_RST		= (1 << 4),

116 117 118 119 120 121 122 123 124 125 126 127 128
	MV_PCI_MODE		= 0xd00,
	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
	MV_PCI_DISC_TIMER	= 0xd04,
	MV_PCI_MSI_TRIGGER	= 0xc38,
	MV_PCI_SERR_MASK	= 0xc28,
	MV_PCI_XBAR_TMOUT	= 0x1d04,
	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
	MV_PCI_ERR_COMMAND	= 0x1d50,

	PCI_IRQ_CAUSE_OFS		= 0x1d58,
	PCI_IRQ_MASK_OFS		= 0x1d5c,
129 130 131 132 133 134 135 136 137 138 139
	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */

	HC_MAIN_IRQ_CAUSE_OFS	= 0x1d60,
	HC_MAIN_IRQ_MASK_OFS	= 0x1d64,
	PORT0_ERR		= (1 << 0),	/* shift by port # */
	PORT0_DONE		= (1 << 1),	/* shift by port # */
	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
	PCI_ERR			= (1 << 18),
	TRAN_LO_DONE		= (1 << 19),	/* 6xxx: IRQ coalescing */
	TRAN_HI_DONE		= (1 << 20),	/* 6xxx: IRQ coalescing */
140 141
	PORTS_0_3_COAL_DONE	= (1 << 8),
	PORTS_4_7_COAL_DONE	= (1 << 17),
142 143 144 145 146
	PORTS_0_7_COAL_DONE	= (1 << 21),	/* 6xxx: IRQ coalescing */
	GPIO_INT		= (1 << 22),
	SELF_INT		= (1 << 23),
	TWSI_INT		= (1 << 24),
	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
147
	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
148
	HC_MAIN_MASKED_IRQS	= (TRAN_LO_DONE | TRAN_HI_DONE |
149 150
				   PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
				   HC_MAIN_RSVD),
151 152
	HC_MAIN_MASKED_IRQS_5	= (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
				   HC_MAIN_RSVD_5),
153 154 155 156 157

	/* SATAHC registers */
	HC_CFG_OFS		= 0,

	HC_IRQ_CAUSE_OFS	= 0x14,
158
	CRPB_DMA_DONE		= (1 << 0),	/* shift by port # */
159 160 161 162
	HC_IRQ_COAL		= (1 << 4),	/* IRQ coalescing */
	DEV_IRQ			= (1 << 8),	/* shift by port # */

	/* Shadow block registers */
163 164
	SHD_BLK_OFS		= 0x100,
	SHD_CTL_AST_OFS		= 0x20,		/* ofs from SHD_BLK_OFS */
165 166 167 168

	/* SATA registers */
	SATA_STATUS_OFS		= 0x300,  /* ctrl, err regs follow status */
	SATA_ACTIVE_OFS		= 0x350,
169
	PHY_MODE3		= 0x310,
170 171
	PHY_MODE4		= 0x314,
	PHY_MODE2		= 0x330,
172 173 174
	MV5_PHY_MODE		= 0x74,
	MV5_LT_MODE		= 0x30,
	MV5_PHY_CTL		= 0x0C,
175 176 177
	SATA_INTERFACE_CTL	= 0x050,

	MV_M2_PREAMP_MASK	= 0x7e0,
178 179 180

	/* Port registers */
	EDMA_CFG_OFS		= 0,
181 182 183 184 185
	EDMA_CFG_Q_DEPTH	= 0,			/* queueing disabled */
	EDMA_CFG_NCQ		= (1 << 5),
	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),		/* continue on error */
	EDMA_CFG_RD_BRST_EXT	= (1 << 11),		/* read burst 512B */
	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),		/* write buffer 512B */
186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206

	EDMA_ERR_IRQ_CAUSE_OFS	= 0x8,
	EDMA_ERR_IRQ_MASK_OFS	= 0xc,
	EDMA_ERR_D_PAR		= (1 << 0),
	EDMA_ERR_PRD_PAR	= (1 << 1),
	EDMA_ERR_DEV		= (1 << 2),
	EDMA_ERR_DEV_DCON	= (1 << 3),
	EDMA_ERR_DEV_CON	= (1 << 4),
	EDMA_ERR_SERR		= (1 << 5),
	EDMA_ERR_SELF_DIS	= (1 << 7),
	EDMA_ERR_BIST_ASYNC	= (1 << 8),
	EDMA_ERR_CRBQ_PAR	= (1 << 9),
	EDMA_ERR_CRPB_PAR	= (1 << 10),
	EDMA_ERR_INTRL_PAR	= (1 << 11),
	EDMA_ERR_IORDY		= (1 << 12),
	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),
	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),
	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),
	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),
	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),
	EDMA_ERR_TRANS_PROTO	= (1 << 31),
207
	EDMA_ERR_FATAL		= (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
208 209
				   EDMA_ERR_DEV_DCON | EDMA_ERR_CRBQ_PAR |
				   EDMA_ERR_CRPB_PAR | EDMA_ERR_INTRL_PAR |
210
				   EDMA_ERR_IORDY | EDMA_ERR_LNK_CTRL_RX_2 |
211
				   EDMA_ERR_LNK_DATA_RX |
212
				   EDMA_ERR_LNK_DATA_TX |
213 214
				   EDMA_ERR_TRANS_PROTO),

215 216 217 218 219 220 221 222 223 224 225
	EDMA_REQ_Q_BASE_HI_OFS	= 0x10,
	EDMA_REQ_Q_IN_PTR_OFS	= 0x14,		/* also contains BASE_LO */

	EDMA_REQ_Q_OUT_PTR_OFS	= 0x18,
	EDMA_REQ_Q_PTR_SHIFT	= 5,

	EDMA_RSP_Q_BASE_HI_OFS	= 0x1c,
	EDMA_RSP_Q_IN_PTR_OFS	= 0x20,
	EDMA_RSP_Q_OUT_PTR_OFS	= 0x24,		/* also contains BASE_LO */
	EDMA_RSP_Q_PTR_SHIFT	= 3,

226 227 228 229 230
	EDMA_CMD_OFS		= 0x28,
	EDMA_EN			= (1 << 0),
	EDMA_DS			= (1 << 1),
	ATA_RST			= (1 << 2),

231
	EDMA_IORDY_TMOUT	= 0x34,
232 233
	EDMA_ARB_CFG		= 0x38,

234 235
	/* Host private flags (hp_flags) */
	MV_HP_FLAG_MSI		= (1 << 0),
236 237 238 239
	MV_HP_ERRATA_50XXB0	= (1 << 1),
	MV_HP_ERRATA_50XXB2	= (1 << 2),
	MV_HP_ERRATA_60X1B2	= (1 << 3),
	MV_HP_ERRATA_60X1C0	= (1 << 4),
240 241 242
	MV_HP_ERRATA_XX42A0	= (1 << 5),
	MV_HP_50XX		= (1 << 6),
	MV_HP_GEN_IIE		= (1 << 7),
243

244 245 246
	/* Port private flags (pp_flags) */
	MV_PP_FLAG_EDMA_EN	= (1 << 0),
	MV_PP_FLAG_EDMA_DS_ACT	= (1 << 1),
247 248
};

249
#define IS_50XX(hpriv) ((hpriv)->hp_flags & MV_HP_50XX)
250
#define IS_60XX(hpriv) (((hpriv)->hp_flags & MV_HP_50XX) == 0)
251 252 253
#define IS_GEN_I(hpriv) IS_50XX(hpriv)
#define IS_GEN_II(hpriv) IS_60XX(hpriv)
#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
254

J
Jeff Garzik 已提交
255
enum {
256
	MV_DMA_BOUNDARY		= 0xffffffffU,
J
Jeff Garzik 已提交
257 258 259 260 261 262

	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,

	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
};

263 264 265 266 267 268
enum chip_type {
	chip_504x,
	chip_508x,
	chip_5080,
	chip_604x,
	chip_608x,
269 270
	chip_6042,
	chip_7042,
271 272
};

273 274
/* Command ReQuest Block: 32B */
struct mv_crqb {
M
Mark Lord 已提交
275 276 277 278
	__le32			sg_addr;
	__le32			sg_addr_hi;
	__le16			ctrl_flags;
	__le16			ata_cmd[11];
279
};
280

281
struct mv_crqb_iie {
M
Mark Lord 已提交
282 283 284 285 286
	__le32			addr;
	__le32			addr_hi;
	__le32			flags;
	__le32			len;
	__le32			ata_cmd[4];
287 288
};

289 290
/* Command ResPonse Block: 8B */
struct mv_crpb {
M
Mark Lord 已提交
291 292 293
	__le16			id;
	__le16			flags;
	__le32			tmstmp;
294 295
};

296 297
/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
struct mv_sg {
M
Mark Lord 已提交
298 299 300 301
	__le32			addr;
	__le32			flags_size;
	__le32			addr_hi;
	__le32			reserved;
302
};
303

304 305 306 307 308 309 310 311 312 313
struct mv_port_priv {
	struct mv_crqb		*crqb;
	dma_addr_t		crqb_dma;
	struct mv_crpb		*crpb;
	dma_addr_t		crpb_dma;
	struct mv_sg		*sg_tbl;
	dma_addr_t		sg_tbl_dma;
	u32			pp_flags;
};

314 315 316 317 318
struct mv_port_signal {
	u32			amps;
	u32			pre;
};

319 320
struct mv_host_priv;
struct mv_hw_ops {
321 322
	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
323 324 325
	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
326 327
	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
328 329
	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
	void (*reset_bus)(struct pci_dev *pdev, void __iomem *mmio);
330 331
};

332 333
struct mv_host_priv {
	u32			hp_flags;
334
	struct mv_port_signal	signal[8];
335
	const struct mv_hw_ops	*ops;
336 337 338 339 340
};

static void mv_irq_clear(struct ata_port *ap);
static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
341 342
static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
343
static void mv_phy_reset(struct ata_port *ap);
344
static void __mv_phy_reset(struct ata_port *ap, int can_sleep);
345 346 347
static int mv_port_start(struct ata_port *ap);
static void mv_port_stop(struct ata_port *ap);
static void mv_qc_prep(struct ata_queued_cmd *qc);
348
static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
349
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
350
static irqreturn_t mv_interrupt(int irq, void *dev_instance);
351
static void mv_eng_timeout(struct ata_port *ap);
352 353
static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);

354 355
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
356 357 358
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
359 360
static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
361 362
static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio);
363

364 365
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
366 367 368
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
369 370
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
371 372
static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio);
373 374 375
static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port_no);
static void mv_stop_and_reset(struct ata_port *ap);
376

377
static struct scsi_host_template mv_sht = {
378 379 380 381
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
382
	.can_queue		= MV_USE_Q_DEPTH,
383
	.this_id		= ATA_SHT_THIS_ID,
384
	.sg_tablesize		= MV_MAX_SG_CT,
385 386
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
387
	.use_clustering		= 1,
388 389 390
	.proc_name		= DRV_NAME,
	.dma_boundary		= MV_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
391
	.slave_destroy		= ata_scsi_slave_destroy,
392 393 394
	.bios_param		= ata_std_bios_param,
};

395 396 397 398 399 400 401 402 403 404 405 406 407
static const struct ata_port_operations mv5_ops = {
	.port_disable		= ata_port_disable,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.phy_reset		= mv_phy_reset,

	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,
T
Tejun Heo 已提交
408
	.data_xfer		= ata_data_xfer,
409 410 411 412 413

	.eng_timeout		= mv_eng_timeout,

	.irq_handler		= mv_interrupt,
	.irq_clear		= mv_irq_clear,
414 415
	.irq_on			= ata_irq_on,
	.irq_ack		= ata_irq_ack,
416 417 418 419 420 421 422 423 424

	.scr_read		= mv5_scr_read,
	.scr_write		= mv5_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
};

static const struct ata_port_operations mv6_ops = {
425 426 427 428 429 430 431 432 433 434
	.port_disable		= ata_port_disable,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.phy_reset		= mv_phy_reset,

435 436
	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,
T
Tejun Heo 已提交
437
	.data_xfer		= ata_data_xfer,
438

439
	.eng_timeout		= mv_eng_timeout,
440 441 442

	.irq_handler		= mv_interrupt,
	.irq_clear		= mv_irq_clear,
443 444
	.irq_on			= ata_irq_on,
	.irq_ack		= ata_irq_ack,
445 446 447 448

	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,

449 450
	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
451 452
};

453 454 455 456 457 458 459 460 461 462 463 464 465
static const struct ata_port_operations mv_iie_ops = {
	.port_disable		= ata_port_disable,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.phy_reset		= mv_phy_reset,

	.qc_prep		= mv_qc_prep_iie,
	.qc_issue		= mv_qc_issue,
T
Tejun Heo 已提交
466
	.data_xfer		= ata_data_xfer,
467 468 469 470 471

	.eng_timeout		= mv_eng_timeout,

	.irq_handler		= mv_interrupt,
	.irq_clear		= mv_irq_clear,
472 473
	.irq_on			= ata_irq_on,
	.irq_ack		= ata_irq_ack,
474 475 476 477 478 479 480 481

	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
};

482
static const struct ata_port_info mv_port_info[] = {
483 484
	{  /* chip_504x */
		.sht		= &mv_sht,
J
Jeff Garzik 已提交
485
		.flags		= MV_COMMON_FLAGS,
486
		.pio_mask	= 0x1f,	/* pio0-4 */
487 488
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &mv5_ops,
489 490 491
	},
	{  /* chip_508x */
		.sht		= &mv_sht,
J
Jeff Garzik 已提交
492
		.flags		= (MV_COMMON_FLAGS | MV_FLAG_DUAL_HC),
493
		.pio_mask	= 0x1f,	/* pio0-4 */
494 495
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &mv5_ops,
496
	},
497 498
	{  /* chip_5080 */
		.sht		= &mv_sht,
J
Jeff Garzik 已提交
499
		.flags		= (MV_COMMON_FLAGS | MV_FLAG_DUAL_HC),
500
		.pio_mask	= 0x1f,	/* pio0-4 */
501 502
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &mv5_ops,
503
	},
504 505
	{  /* chip_604x */
		.sht		= &mv_sht,
J
Jeff Garzik 已提交
506
		.flags		= (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
507 508
		.pio_mask	= 0x1f,	/* pio0-4 */
		.udma_mask	= 0x7f,	/* udma0-6 */
509
		.port_ops	= &mv6_ops,
510 511 512
	},
	{  /* chip_608x */
		.sht		= &mv_sht,
J
Jeff Garzik 已提交
513
		.flags		= (MV_COMMON_FLAGS | MV_6XXX_FLAGS |
514 515 516
				   MV_FLAG_DUAL_HC),
		.pio_mask	= 0x1f,	/* pio0-4 */
		.udma_mask	= 0x7f,	/* udma0-6 */
517
		.port_ops	= &mv6_ops,
518
	},
519 520
	{  /* chip_6042 */
		.sht		= &mv_sht,
J
Jeff Garzik 已提交
521
		.flags		= (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
522 523 524 525 526 527
		.pio_mask	= 0x1f,	/* pio0-4 */
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &mv_iie_ops,
	},
	{  /* chip_7042 */
		.sht		= &mv_sht,
528
		.flags		= (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
529 530 531 532
		.pio_mask	= 0x1f,	/* pio0-4 */
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &mv_iie_ops,
	},
533 534
};

535
static const struct pci_device_id mv_pci_tbl[] = {
536 537 538 539 540 541 542 543 544 545 546 547 548
	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },

	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },

	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },

549 550
	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },

M
Morrison, Tom 已提交
551 552 553
	/* add Marvell 7042 support */
	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },

554
	{ }			/* terminate list */
555 556 557 558 559 560 561 562 563
};

static struct pci_driver mv_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= mv_pci_tbl,
	.probe			= mv_init_one,
	.remove			= ata_pci_remove_one,
};

564 565 566 567 568
static const struct mv_hw_ops mv5xxx_ops = {
	.phy_errata		= mv5_phy_errata,
	.enable_leds		= mv5_enable_leds,
	.read_preamp		= mv5_read_preamp,
	.reset_hc		= mv5_reset_hc,
569 570
	.reset_flash		= mv5_reset_flash,
	.reset_bus		= mv5_reset_bus,
571 572 573 574 575 576 577
};

static const struct mv_hw_ops mv6xxx_ops = {
	.phy_errata		= mv6_phy_errata,
	.enable_leds		= mv6_enable_leds,
	.read_preamp		= mv6_read_preamp,
	.reset_hc		= mv6_reset_hc,
578 579
	.reset_flash		= mv6_reset_flash,
	.reset_bus		= mv_reset_pci_bus,
580 581
};

582 583 584 585 586 587
/*
 * module options
 */
static int msi;	      /* Use PCI msi; either zero (off, default) or non-zero */


588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620
/* move to PCI layer or libata core? */
static int pci_go_64(struct pci_dev *pdev)
{
	int rc;

	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
				return rc;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
			return rc;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
			return rc;
		}
	}

	return rc;
}

621 622 623 624 625 626 627 628 629 630 631 632 633 634 635
/*
 * Functions
 */

static inline void writelfl(unsigned long data, void __iomem *addr)
{
	writel(data, addr);
	(void) readl(addr);	/* flush to avoid PCI posted write */
}

static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
{
	return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
}

636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
static inline unsigned int mv_hc_from_port(unsigned int port)
{
	return port >> MV_PORT_HC_SHIFT;
}

static inline unsigned int mv_hardport_from_port(unsigned int port)
{
	return port & MV_PORT_MASK;
}

static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
						 unsigned int port)
{
	return mv_hc_base(base, mv_hc_from_port(port));
}

652 653
static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
{
654
	return  mv_hc_base_from_port(base, port) +
655
		MV_SATAHC_ARBTR_REG_SZ +
656
		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
657 658 659 660
}

static inline void __iomem *mv_ap_base(struct ata_port *ap)
{
T
Tejun Heo 已提交
661
	return mv_port_base(ap->host->iomap[MV_PRIMARY_BAR], ap->port_no);
662 663
}

J
Jeff Garzik 已提交
664
static inline int mv_get_hc_count(unsigned long port_flags)
665
{
J
Jeff Garzik 已提交
666
	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
667 668 669
}

static void mv_irq_clear(struct ata_port *ap)
670 671 672
{
}

673 674 675 676 677
/**
 *      mv_start_dma - Enable eDMA engine
 *      @base: port base address
 *      @pp: port private data
 *
678 679
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
680 681 682 683
 *
 *      LOCKING:
 *      Inherited from caller.
 */
684
static void mv_start_dma(void __iomem *base, struct mv_port_priv *pp)
685
{
686 687 688 689
	if (!(MV_PP_FLAG_EDMA_EN & pp->pp_flags)) {
		writelfl(EDMA_EN, base + EDMA_CMD_OFS);
		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
	}
690
	WARN_ON(!(EDMA_EN & readl(base + EDMA_CMD_OFS)));
691 692
}

693 694 695 696
/**
 *      mv_stop_dma - Disable eDMA engine
 *      @ap: ATA channel to manipulate
 *
697 698
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
699 700 701 702
 *
 *      LOCKING:
 *      Inherited from caller.
 */
703
static void mv_stop_dma(struct ata_port *ap)
704
{
705 706 707 708 709
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp	= ap->private_data;
	u32 reg;
	int i;

710 711
	if (MV_PP_FLAG_EDMA_EN & pp->pp_flags) {
		/* Disable EDMA if active.   The disable bit auto clears.
712 713 714
		 */
		writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
		pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
715
	} else {
716
		WARN_ON(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS));
717
  	}
718

719 720 721 722 723 724 725 726 727 728
	/* now properly wait for the eDMA to stop */
	for (i = 1000; i > 0; i--) {
		reg = readl(port_mmio + EDMA_CMD_OFS);
		if (!(EDMA_EN & reg)) {
			break;
		}
		udelay(100);
	}

	if (EDMA_EN & reg) {
729
		ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
730
		/* FIXME: Consider doing a reset here to recover */
731
	}
732 733
}

J
Jeff Garzik 已提交
734
#ifdef ATA_DEBUG
735
static void mv_dump_mem(void __iomem *start, unsigned bytes)
736
{
737 738 739 740 741 742 743 744 745 746
	int b, w;
	for (b = 0; b < bytes; ) {
		DPRINTK("%p: ", start + b);
		for (w = 0; b < bytes && w < 4; w++) {
			printk("%08x ",readl(start + b));
			b += sizeof(u32);
		}
		printk("\n");
	}
}
J
Jeff Garzik 已提交
747 748
#endif

749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768
static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
{
#ifdef ATA_DEBUG
	int b, w;
	u32 dw;
	for (b = 0; b < bytes; ) {
		DPRINTK("%02x: ", b);
		for (w = 0; b < bytes && w < 4; w++) {
			(void) pci_read_config_dword(pdev,b,&dw);
			printk("%08x ",dw);
			b += sizeof(u32);
		}
		printk("\n");
	}
#endif
}
static void mv_dump_all_regs(void __iomem *mmio_base, int port,
			     struct pci_dev *pdev)
{
#ifdef ATA_DEBUG
769
	void __iomem *hc_base = mv_hc_base(mmio_base,
770 771 772 773 774 775 776 777 778 779 780 781 782
					   port >> MV_PORT_HC_SHIFT);
	void __iomem *port_base;
	int start_port, num_ports, p, start_hc, num_hcs, hc;

	if (0 > port) {
		start_hc = start_port = 0;
		num_ports = 8;		/* shld be benign for 4 port devs */
		num_hcs = 2;
	} else {
		start_hc = port >> MV_PORT_HC_SHIFT;
		start_port = port;
		num_ports = num_hcs = 1;
	}
783
	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
784 785 786 787 788 789 790 791 792 793 794 795
		num_ports > 1 ? num_ports - 1 : start_port);

	if (NULL != pdev) {
		DPRINTK("PCI config space regs:\n");
		mv_dump_pci_cfg(pdev, 0x68);
	}
	DPRINTK("PCI regs:\n");
	mv_dump_mem(mmio_base+0xc00, 0x3c);
	mv_dump_mem(mmio_base+0xd00, 0x34);
	mv_dump_mem(mmio_base+0xf00, 0x4);
	mv_dump_mem(mmio_base+0x1d00, 0x6c);
	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
796
		hc_base = mv_hc_base(mmio_base, hc);
797 798 799 800 801 802 803 804 805 806 807
		DPRINTK("HC regs (HC %i):\n", hc);
		mv_dump_mem(hc_base, 0x1c);
	}
	for (p = start_port; p < start_port + num_ports; p++) {
		port_base = mv_port_base(mmio_base, p);
		DPRINTK("EDMA regs (port %i):\n",p);
		mv_dump_mem(port_base, 0x54);
		DPRINTK("SATA regs (port %i):\n",p);
		mv_dump_mem(port_base+0x300, 0x60);
	}
#endif
808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833
}

static unsigned int mv_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_CONTROL:
	case SCR_ERROR:
		ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
		break;
	case SCR_ACTIVE:
		ofs = SATA_ACTIVE_OFS;   /* active is not with the others */
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

834
	if (0xffffffffU != ofs)
835
		return readl(mv_ap_base(ap) + ofs);
836
	else
837 838 839 840 841 842 843
		return (u32) ofs;
}

static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

844
	if (0xffffffffU != ofs)
845 846 847
		writelfl(val, mv_ap_base(ap) + ofs);
}

848 849 850 851 852 853 854
static void mv_edma_cfg(struct mv_host_priv *hpriv, void __iomem *port_mmio)
{
	u32 cfg = readl(port_mmio + EDMA_CFG_OFS);

	/* set up non-NCQ EDMA configuration */
	cfg &= ~(1 << 9);	/* disable equeue */

855 856
	if (IS_GEN_I(hpriv)) {
		cfg &= ~0x1f;		/* clear queue depth */
857
		cfg |= (1 << 8);	/* enab config burst size mask */
858
	}
859

860 861
	else if (IS_GEN_II(hpriv)) {
		cfg &= ~0x1f;		/* clear queue depth */
862
		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
863 864
		cfg &= ~(EDMA_CFG_NCQ | EDMA_CFG_NCQ_GO_ON_ERR); /* clear NCQ */
	}
865 866

	else if (IS_GEN_IIE(hpriv)) {
867 868
		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
		cfg |= (1 << 22);	/* enab 4-entry host queue cache */
869 870
		cfg &= ~(1 << 19);	/* dis 128-entry queue (for now?) */
		cfg |= (1 << 18);	/* enab early completion */
871 872 873
		cfg |= (1 << 17);	/* enab cut-through (dis stor&forwrd) */
		cfg &= ~(1 << 16);	/* dis FIS-based switching (for now) */
		cfg &= ~(EDMA_CFG_NCQ | EDMA_CFG_NCQ_GO_ON_ERR); /* clear NCQ */
874 875 876 877 878
	}

	writelfl(cfg, port_mmio + EDMA_CFG_OFS);
}

879 880 881 882 883 884 885 886 887 888
/**
 *      mv_port_start - Port specific init/start routine.
 *      @ap: ATA channel to manipulate
 *
 *      Allocate and point to DMA memory, init port private memory,
 *      zero indices.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
889 890
static int mv_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
891 892
	struct device *dev = ap->host->dev;
	struct mv_host_priv *hpriv = ap->host->private_data;
893 894 895 896
	struct mv_port_priv *pp;
	void __iomem *port_mmio = mv_ap_base(ap);
	void *mem;
	dma_addr_t mem_dma;
897
	int rc;
898

899
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
900
	if (!pp)
901
		return -ENOMEM;
902

903 904
	mem = dmam_alloc_coherent(dev, MV_PORT_PRIV_DMA_SZ, &mem_dma,
				  GFP_KERNEL);
905
	if (!mem)
906
		return -ENOMEM;
907 908
	memset(mem, 0, MV_PORT_PRIV_DMA_SZ);

909 910
	rc = ata_pad_alloc(ap, dev);
	if (rc)
911
		return rc;
912

913
	/* First item in chunk of DMA memory:
914 915 916 917 918 919 920
	 * 32-slot command request table (CRQB), 32 bytes each in size
	 */
	pp->crqb = mem;
	pp->crqb_dma = mem_dma;
	mem += MV_CRQB_Q_SZ;
	mem_dma += MV_CRQB_Q_SZ;

921
	/* Second item:
922 923 924 925 926 927 928 929 930 931 932 933 934
	 * 32-slot command response table (CRPB), 8 bytes each in size
	 */
	pp->crpb = mem;
	pp->crpb_dma = mem_dma;
	mem += MV_CRPB_Q_SZ;
	mem_dma += MV_CRPB_Q_SZ;

	/* Third item:
	 * Table of scatter-gather descriptors (ePRD), 16 bytes each
	 */
	pp->sg_tbl = mem;
	pp->sg_tbl_dma = mem_dma;

935
	mv_edma_cfg(hpriv, port_mmio);
936 937

	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
938
	writelfl(pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK,
939 940
		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);

941 942 943 944 945
	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
		writelfl(pp->crqb_dma & 0xffffffff,
			 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
	else
		writelfl(0, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
946 947

	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
948 949 950 951 952 953 954

	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
		writelfl(pp->crpb_dma & 0xffffffff,
			 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
	else
		writelfl(0, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);

955
	writelfl(pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK,
956 957 958 959 960 961 962 963 964 965
		 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);

	/* Don't turn on EDMA here...do it before DMA commands only.  Else
	 * we'll be unable to send non-data, PIO, etc due to restricted access
	 * to shadow regs.
	 */
	ap->private_data = pp;
	return 0;
}

966 967 968 969 970 971 972
/**
 *      mv_port_stop - Port specific cleanup/stop routine.
 *      @ap: ATA channel to manipulate
 *
 *      Stop DMA, cleanup port memory.
 *
 *      LOCKING:
J
Jeff Garzik 已提交
973
 *      This routine uses the host lock to protect the DMA stop.
974
 */
975 976
static void mv_port_stop(struct ata_port *ap)
{
977
	unsigned long flags;
978

J
Jeff Garzik 已提交
979
	spin_lock_irqsave(&ap->host->lock, flags);
980
	mv_stop_dma(ap);
J
Jeff Garzik 已提交
981
	spin_unlock_irqrestore(&ap->host->lock, flags);
982 983
}

984 985 986 987 988 989 990 991 992
/**
 *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
 *      @qc: queued command whose SG list to source from
 *
 *      Populate the SG list and mark the last entry.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
993
static unsigned int mv_fill_sg(struct ata_queued_cmd *qc)
994 995
{
	struct mv_port_priv *pp = qc->ap->private_data;
996
	unsigned int n_sg = 0;
997
	struct scatterlist *sg;
998
	struct mv_sg *mv_sg;
999

1000
	mv_sg = pp->sg_tbl;
1001
	ata_for_each_sg(sg, qc) {
1002 1003
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);
1004

1005 1006 1007
		mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
		mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
		mv_sg->flags_size = cpu_to_le32(sg_len & 0xffff);
1008

1009 1010
		if (ata_sg_is_last(sg, qc))
			mv_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
1011

1012 1013
		mv_sg++;
		n_sg++;
1014
	}
1015 1016

	return n_sg;
1017 1018
}

1019
static inline unsigned mv_inc_q_index(unsigned index)
1020
{
1021
	return (index + 1) & MV_MAX_Q_DEPTH_MASK;
1022 1023
}

M
Mark Lord 已提交
1024
static inline void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1025
{
M
Mark Lord 已提交
1026
	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1027
		(last ? CRQB_CMD_LAST : 0);
M
Mark Lord 已提交
1028
	*cmdw = cpu_to_le16(tmp);
1029 1030
}

1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042
/**
 *      mv_qc_prep - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1043 1044 1045 1046
static void mv_qc_prep(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
M
Mark Lord 已提交
1047
	__le16 *cw;
1048 1049
	struct ata_taskfile *tf;
	u16 flags = 0;
1050
	unsigned in_index;
1051

1052
 	if (ATA_PROT_DMA != qc->tf.protocol)
1053
		return;
1054

1055 1056
	/* Fill in command request block
	 */
1057
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1058
		flags |= CRQB_FLAG_READ;
1059
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1060 1061
	flags |= qc->tag << CRQB_TAG_SHIFT;

1062 1063 1064 1065 1066
	/* get current queue index from hardware */
	in_index = (readl(mv_ap_base(ap) + EDMA_REQ_Q_IN_PTR_OFS)
			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;

	pp->crqb[in_index].sg_addr =
1067
		cpu_to_le32(pp->sg_tbl_dma & 0xffffffff);
1068
	pp->crqb[in_index].sg_addr_hi =
1069
		cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16);
1070
	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1071

1072
	cw = &pp->crqb[in_index].ata_cmd[0];
1073 1074 1075 1076 1077 1078 1079
	tf = &qc->tf;

	/* Sadly, the CRQB cannot accomodate all registers--there are
	 * only 11 bytes...so we must pick and choose required
	 * registers based on the command.  So, we drop feature and
	 * hob_feature for [RW] DMA commands, but they are needed for
	 * NCQ.  NCQ will drop hob_nsect.
1080
	 */
1081 1082 1083 1084 1085
	switch (tf->command) {
	case ATA_CMD_READ:
	case ATA_CMD_READ_EXT:
	case ATA_CMD_WRITE:
	case ATA_CMD_WRITE_EXT:
1086
	case ATA_CMD_WRITE_FUA_EXT:
1087 1088 1089 1090 1091
		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
		break;
#ifdef LIBATA_NCQ		/* FIXME: remove this line when NCQ added */
	case ATA_CMD_FPDMA_READ:
	case ATA_CMD_FPDMA_WRITE:
1092
		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
		break;
#endif				/* FIXME: remove this line when NCQ added */
	default:
		/* The only other commands EDMA supports in non-queued and
		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
		 * of which are defined/used by Linux.  If we get here, this
		 * driver needs work.
		 *
		 * FIXME: modify libata to give qc_prep a return value and
		 * return error here.
		 */
		BUG_ON(tf->command);
		break;
	}
	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */

1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
		return;
	mv_fill_sg(qc);
}

/**
 *      mv_qc_prep_iie - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
	struct mv_crqb_iie *crqb;
	struct ata_taskfile *tf;
1141
	unsigned in_index;
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
	u32 flags = 0;

 	if (ATA_PROT_DMA != qc->tf.protocol)
		return;

	/* Fill in Gen IIE command request block
	 */
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
		flags |= CRQB_FLAG_READ;

1152
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1153 1154
	flags |= qc->tag << CRQB_TAG_SHIFT;

1155 1156 1157 1158 1159
	/* get current queue index from hardware */
	in_index = (readl(mv_ap_base(ap) + EDMA_REQ_Q_IN_PTR_OFS)
			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;

	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
	crqb->addr = cpu_to_le32(pp->sg_tbl_dma & 0xffffffff);
	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16);
	crqb->flags = cpu_to_le32(flags);

	tf = &qc->tf;
	crqb->ata_cmd[0] = cpu_to_le32(
			(tf->command << 16) |
			(tf->feature << 24)
		);
	crqb->ata_cmd[1] = cpu_to_le32(
			(tf->lbal << 0) |
			(tf->lbam << 8) |
			(tf->lbah << 16) |
			(tf->device << 24)
		);
	crqb->ata_cmd[2] = cpu_to_le32(
			(tf->hob_lbal << 0) |
			(tf->hob_lbam << 8) |
			(tf->hob_lbah << 16) |
			(tf->hob_feature << 24)
		);
	crqb->ata_cmd[3] = cpu_to_le32(
			(tf->nsect << 0) |
			(tf->hob_nsect << 8)
		);

	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1187 1188 1189 1190
		return;
	mv_fill_sg(qc);
}

1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
/**
 *      mv_qc_issue - Initiate a command to the host
 *      @qc: queued command to start
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it sanity checks our local
 *      caches of the request producer/consumer indices then enables
 *      DMA and bumps the request producer index.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1203
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
1204 1205 1206
{
	void __iomem *port_mmio = mv_ap_base(qc->ap);
	struct mv_port_priv *pp = qc->ap->private_data;
1207
	unsigned in_index;
1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
	u32 in_ptr;

	if (ATA_PROT_DMA != qc->tf.protocol) {
		/* We're about to send a non-EDMA capable command to the
		 * port.  Turn off EDMA so there won't be problems accessing
		 * shadow block, etc registers.
		 */
		mv_stop_dma(qc->ap);
		return ata_qc_issue_prot(qc);
	}

1219 1220
	in_ptr   = readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
	in_index = (in_ptr >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1221 1222

	/* until we do queuing, the queue should be empty at this point */
1223 1224
	WARN_ON(in_index != ((readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS)
		>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK));
1225

1226
	in_index = mv_inc_q_index(in_index);	/* now incr producer index */
1227

1228
	mv_start_dma(port_mmio, pp);
1229 1230 1231

	/* and write the request in pointer to kick the EDMA to life */
	in_ptr &= EDMA_REQ_Q_BASE_LO_MASK;
1232
	in_ptr |= in_index << EDMA_REQ_Q_PTR_SHIFT;
1233 1234 1235 1236 1237
	writelfl(in_ptr, port_mmio + EDMA_REQ_Q_IN_PTR_OFS);

	return 0;
}

1238 1239 1240 1241 1242 1243
/**
 *      mv_get_crpb_status - get status from most recently completed cmd
 *      @ap: ATA channel to manipulate
 *
 *      This routine is for use when the port is in DMA mode, when it
 *      will be using the CRPB (command response block) method of
1244
 *      returning command completion information.  We check indices
1245 1246 1247 1248 1249 1250
 *      are good, grab status, and bump the response consumer index to
 *      prove that we're up to date.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1251 1252 1253 1254
static u8 mv_get_crpb_status(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;
1255
	unsigned out_index;
1256
	u32 out_ptr;
M
Mark Lord 已提交
1257
	u8 ata_status;
1258

1259 1260
	out_ptr   = readl(port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
	out_index = (out_ptr >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1261

1262 1263
	ata_status = le16_to_cpu(pp->crpb[out_index].flags)
					>> CRPB_FLAG_STATUS_SHIFT;
M
Mark Lord 已提交
1264

1265
	/* increment our consumer index... */
1266
	out_index = mv_inc_q_index(out_index);
1267

1268
	/* and, until we do NCQ, there should only be 1 CRPB waiting */
1269 1270
	WARN_ON(out_index != ((readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
		>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK));
1271 1272 1273

	/* write out our inc'd consumer index so EDMA knows we're caught up */
	out_ptr &= EDMA_RSP_Q_BASE_LO_MASK;
1274
	out_ptr |= out_index << EDMA_RSP_Q_PTR_SHIFT;
1275 1276 1277
	writelfl(out_ptr, port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);

	/* Return ATA status register for completed CRPB */
M
Mark Lord 已提交
1278
	return ata_status;
1279 1280
}

1281 1282 1283
/**
 *      mv_err_intr - Handle error interrupts on the port
 *      @ap: ATA channel to manipulate
1284
 *      @reset_allowed: bool: 0 == don't trigger from reset here
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
 *
 *      In most cases, just clear the interrupt and move on.  However,
 *      some cases require an eDMA reset, which is done right before
 *      the COMRESET in mv_phy_reset().  The SERR case requires a
 *      clear of pending errors in the SATA SERROR register.  Finally,
 *      if the port disabled DMA, update our cached copy to match.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1295
static void mv_err_intr(struct ata_port *ap, int reset_allowed)
1296 1297 1298
{
	void __iomem *port_mmio = mv_ap_base(ap);
	u32 edma_err_cause, serr = 0;
1299 1300 1301 1302

	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	if (EDMA_ERR_SERR & edma_err_cause) {
1303 1304
		sata_scr_read(ap, SCR_ERROR, &serr);
		sata_scr_write_flush(ap, SCR_ERROR, serr);
1305
	}
1306 1307 1308 1309 1310
	if (EDMA_ERR_SELF_DIS & edma_err_cause) {
		struct mv_port_priv *pp	= ap->private_data;
		pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
	}
	DPRINTK(KERN_ERR "ata%u: port error; EDMA err cause: 0x%08x "
T
Tejun Heo 已提交
1311
		"SERR: 0x%08x\n", ap->print_id, edma_err_cause, serr);
1312 1313 1314 1315 1316

	/* Clear EDMA now that SERR cleanup done */
	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	/* check for fatal here and recover if needed */
1317
	if (reset_allowed && (EDMA_ERR_FATAL & edma_err_cause))
1318
		mv_stop_and_reset(ap);
1319 1320
}

1321 1322
/**
 *      mv_host_intr - Handle all interrupts on the given host controller
J
Jeff Garzik 已提交
1323
 *      @host: host specific structure
1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
 *      @relevant: port error bits relevant to this host controller
 *      @hc: which host controller we're to look at
 *
 *      Read then write clear the HC interrupt status then walk each
 *      port connected to the HC and see if it needs servicing.  Port
 *      success ints are reported in the HC interrupt status reg, the
 *      port error ints are reported in the higher level main
 *      interrupt status register and thus are passed in via the
 *      'relevant' argument.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
1337
static void mv_host_intr(struct ata_host *host, u32 relevant, unsigned int hc)
1338
{
T
Tejun Heo 已提交
1339
	void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
1340 1341 1342
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	struct ata_queued_cmd *qc;
	u32 hc_irq_cause;
1343
	int shift, port, port0, hard_port, handled;
1344
	unsigned int err_mask;
1345

1346
	if (hc == 0)
1347
		port0 = 0;
1348
	else
1349 1350 1351 1352
		port0 = MV_PORTS_PER_HC;

	/* we'll need the HC success int register in most cases */
	hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
1353
	if (hc_irq_cause)
1354
		writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
1355 1356 1357 1358 1359

	VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n",
		hc,relevant,hc_irq_cause);

	for (port = port0; port < port0 + MV_PORTS_PER_HC; port++) {
1360
		u8 ata_status = 0;
J
Jeff Garzik 已提交
1361
		struct ata_port *ap = host->ports[port];
M
Mark Lord 已提交
1362
		struct mv_port_priv *pp = ap->private_data;
J
Jeff Garzik 已提交
1363

1364
		hard_port = mv_hardport_from_port(port); /* range 0..3 */
1365
		handled = 0;	/* ensure ata_status is set if handled++ */
1366

M
Mark Lord 已提交
1367
		/* Note that DEV_IRQ might happen spuriously during EDMA,
1368 1369
		 * and should be ignored in such cases.
		 * The cause of this is still under investigation.
1370
		 */
M
Mark Lord 已提交
1371 1372 1373 1374 1375 1376 1377 1378 1379
		if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
			/* EDMA: check for response queue interrupt */
			if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause) {
				ata_status = mv_get_crpb_status(ap);
				handled = 1;
			}
		} else {
			/* PIO: check for device (drive) interrupt */
			if ((DEV_IRQ << hard_port) & hc_irq_cause) {
T
Tejun Heo 已提交
1380
				ata_status = readb(ap->ioaddr.status_addr);
M
Mark Lord 已提交
1381
				handled = 1;
1382 1383 1384 1385 1386
				/* ignore spurious intr if drive still BUSY */
				if (ata_status & ATA_BUSY) {
					ata_status = 0;
					handled = 0;
				}
M
Mark Lord 已提交
1387
			}
1388 1389
		}

J
Jeff Garzik 已提交
1390
		if (ap && (ap->flags & ATA_FLAG_DISABLED))
1391 1392
			continue;

1393 1394
		err_mask = ac_err_mask(ata_status);

1395
		shift = port << 1;		/* (port * 2) */
1396 1397 1398 1399
		if (port >= MV_PORTS_PER_HC) {
			shift++;	/* skip bit 8 in the HC Main IRQ reg */
		}
		if ((PORT0_ERR << shift) & relevant) {
1400
			mv_err_intr(ap, 1);
1401
			err_mask |= AC_ERR_OTHER;
M
Mark Lord 已提交
1402
			handled = 1;
1403
		}
1404

M
Mark Lord 已提交
1405
		if (handled) {
1406
			qc = ata_qc_from_tag(ap, ap->active_tag);
M
Mark Lord 已提交
1407
			if (qc && (qc->flags & ATA_QCFLAG_ACTIVE)) {
1408 1409 1410
				VPRINTK("port %u IRQ found for qc, "
					"ata_status 0x%x\n", port,ata_status);
				/* mark qc status appropriately */
J
Jeff Garzik 已提交
1411
				if (!(qc->tf.flags & ATA_TFLAG_POLLING)) {
1412 1413 1414
					qc->err_mask |= err_mask;
					ata_qc_complete(qc);
				}
1415 1416 1417 1418 1419 1420
			}
		}
	}
	VPRINTK("EXIT\n");
}

1421
/**
1422
 *      mv_interrupt -
1423 1424 1425 1426 1427 1428 1429 1430 1431
 *      @irq: unused
 *      @dev_instance: private data; in this case the host structure
 *      @regs: unused
 *
 *      Read the read only register to determine if any host
 *      controllers have pending interrupts.  If so, call lower level
 *      routine to handle.  Also check for PCI errors which are only
 *      reported here.
 *
1432
 *      LOCKING:
J
Jeff Garzik 已提交
1433
 *      This routine holds the host lock while processing pending
1434 1435
 *      interrupts.
 */
1436
static irqreturn_t mv_interrupt(int irq, void *dev_instance)
1437
{
J
Jeff Garzik 已提交
1438
	struct ata_host *host = dev_instance;
1439
	unsigned int hc, handled = 0, n_hcs;
T
Tejun Heo 已提交
1440
	void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
1441
	struct mv_host_priv *hpriv;
1442 1443 1444 1445 1446 1447 1448
	u32 irq_stat;

	irq_stat = readl(mmio + HC_MAIN_IRQ_CAUSE_OFS);

	/* check the cases where we either have nothing pending or have read
	 * a bogus register value which can indicate HW removal or PCI fault
	 */
1449
	if (!irq_stat || (0xffffffffU == irq_stat))
1450 1451
		return IRQ_NONE;

J
Jeff Garzik 已提交
1452 1453
	n_hcs = mv_get_hc_count(host->ports[0]->flags);
	spin_lock(&host->lock);
1454 1455 1456 1457

	for (hc = 0; hc < n_hcs; hc++) {
		u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT));
		if (relevant) {
J
Jeff Garzik 已提交
1458
			mv_host_intr(host, relevant, hc);
1459
			handled++;
1460 1461
		}
	}
1462

J
Jeff Garzik 已提交
1463
	hpriv = host->private_data;
1464 1465 1466 1467 1468 1469 1470 1471 1472
	if (IS_60XX(hpriv)) {
		/* deal with the interrupt coalescing bits */
		if (irq_stat & (TRAN_LO_DONE | TRAN_HI_DONE | PORTS_0_7_COAL_DONE)) {
			writelfl(0, mmio + MV_IRQ_COAL_CAUSE_LO);
			writelfl(0, mmio + MV_IRQ_COAL_CAUSE_HI);
			writelfl(0, mmio + MV_IRQ_COAL_CAUSE);
		}
	}

1473
	if (PCI_ERR & irq_stat) {
1474 1475 1476
		printk(KERN_ERR DRV_NAME ": PCI ERROR; PCI IRQ cause=0x%08x\n",
		       readl(mmio + PCI_IRQ_CAUSE_OFS));

1477
		DPRINTK("All regs @ PCI error\n");
J
Jeff Garzik 已提交
1478
		mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
1479

1480 1481 1482
		writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);
		handled++;
	}
J
Jeff Garzik 已提交
1483
	spin_unlock(&host->lock);
1484 1485 1486 1487

	return IRQ_RETVAL(handled);
}

1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
{
	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;

	return hc_mmio + ofs;
}

static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_ERROR:
	case SCR_CONTROL:
		ofs = sc_reg_in * sizeof(u32);
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
{
T
Tejun Heo 已提交
1515 1516
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
1517 1518 1519
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

	if (ofs != 0xffffffffU)
T
Tejun Heo 已提交
1520
		return readl(addr + ofs);
1521 1522 1523 1524 1525 1526
	else
		return (u32) ofs;
}

static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
{
T
Tejun Heo 已提交
1527 1528
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
1529 1530 1531
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

	if (ofs != 0xffffffffU)
T
Tejun Heo 已提交
1532
		writelfl(val, addr + ofs);
1533 1534
}

1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio)
{
	u8 rev_id;
	int early_5080;

	pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);

	early_5080 = (pdev->device == 0x5080) && (rev_id == 0);

	if (!early_5080) {
		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
		tmp |= (1 << 0);
		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
	}

	mv_reset_pci_bus(pdev, mmio);
}

static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	writel(0x0fcfffff, mmio + MV_FLASH_CTL);
}

1558
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
1559 1560
			   void __iomem *mmio)
{
1561 1562 1563 1564 1565 1566 1567
	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
	u32 tmp;

	tmp = readl(phy_mmio + MV5_PHY_MODE);

	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
J
Jeff Garzik 已提交
1568 1569
}

1570
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
1571
{
1572 1573 1574 1575 1576 1577 1578 1579 1580
	u32 tmp;

	writel(0, mmio + MV_GPIO_PORT_CTL);

	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */

	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
	tmp |= ~(1 << 0);
	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
J
Jeff Garzik 已提交
1581 1582
}

1583 1584
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port)
1585
{
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
	u32 tmp;
	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);

	if (fix_apm_sq) {
		tmp = readl(phy_mmio + MV5_LT_MODE);
		tmp |= (1 << 19);
		writel(tmp, phy_mmio + MV5_LT_MODE);

		tmp = readl(phy_mmio + MV5_PHY_CTL);
		tmp &= ~0x3;
		tmp |= 0x1;
		writel(tmp, phy_mmio + MV5_PHY_CTL);
	}

	tmp = readl(phy_mmio + MV5_PHY_MODE);
	tmp &= ~mask;
	tmp |= hpriv->signal[port].pre;
	tmp |= hpriv->signal[port].amps;
	writel(tmp, phy_mmio + MV5_PHY_MODE);
1607 1608
}

1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639

#undef ZERO
#define ZERO(reg) writel(0, port_mmio + (reg))
static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);

	writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);

	mv_channel_reset(hpriv, mmio, port);

	ZERO(0x028);	/* command */
	writel(0x11f, port_mmio + EDMA_CFG_OFS);
	ZERO(0x004);	/* timer */
	ZERO(0x008);	/* irq err cause */
	ZERO(0x00c);	/* irq err mask */
	ZERO(0x010);	/* rq bah */
	ZERO(0x014);	/* rq inp */
	ZERO(0x018);	/* rq outp */
	ZERO(0x01c);	/* respq bah */
	ZERO(0x024);	/* respq outp */
	ZERO(0x020);	/* respq inp */
	ZERO(0x02c);	/* test control */
	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
}
#undef ZERO

#define ZERO(reg) writel(0, hc_mmio + (reg))
static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int hc)
1640
{
1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	u32 tmp;

	ZERO(0x00c);
	ZERO(0x010);
	ZERO(0x014);
	ZERO(0x018);

	tmp = readl(hc_mmio + 0x20);
	tmp &= 0x1c1c1c1c;
	tmp |= 0x03030303;
	writel(tmp, hc_mmio + 0x20);
}
#undef ZERO

static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
{
	unsigned int hc, port;

	for (hc = 0; hc < n_hc; hc++) {
		for (port = 0; port < MV_PORTS_PER_HC; port++)
			mv5_reset_hc_port(hpriv, mmio,
					  (hc * MV_PORTS_PER_HC) + port);

		mv5_reset_one_hc(hpriv, mmio, hc);
	}

	return 0;
1670 1671
}

J
Jeff Garzik 已提交
1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716
#undef ZERO
#define ZERO(reg) writel(0, mmio + (reg))
static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio)
{
	u32 tmp;

	tmp = readl(mmio + MV_PCI_MODE);
	tmp &= 0xff00ffff;
	writel(tmp, mmio + MV_PCI_MODE);

	ZERO(MV_PCI_DISC_TIMER);
	ZERO(MV_PCI_MSI_TRIGGER);
	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
	ZERO(HC_MAIN_IRQ_MASK_OFS);
	ZERO(MV_PCI_SERR_MASK);
	ZERO(PCI_IRQ_CAUSE_OFS);
	ZERO(PCI_IRQ_MASK_OFS);
	ZERO(MV_PCI_ERR_LOW_ADDRESS);
	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
	ZERO(MV_PCI_ERR_ATTRIBUTE);
	ZERO(MV_PCI_ERR_COMMAND);
}
#undef ZERO

static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	u32 tmp;

	mv5_reset_flash(hpriv, mmio);

	tmp = readl(mmio + MV_GPIO_PORT_CTL);
	tmp &= 0x3;
	tmp |= (1 << 5) | (1 << 6);
	writel(tmp, mmio + MV_GPIO_PORT_CTL);
}

/**
 *      mv6_reset_hc - Perform the 6xxx global soft reset
 *      @mmio: base address of the HBA
 *
 *      This routine only applies to 6xxx parts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1717 1718
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
J
Jeff Garzik 已提交
1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772
{
	void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
	int i, rc = 0;
	u32 t;

	/* Following procedure defined in PCI "main command and status
	 * register" table.
	 */
	t = readl(reg);
	writel(t | STOP_PCI_MASTER, reg);

	for (i = 0; i < 1000; i++) {
		udelay(1);
		t = readl(reg);
		if (PCI_MASTER_EMPTY & t) {
			break;
		}
	}
	if (!(PCI_MASTER_EMPTY & t)) {
		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
		rc = 1;
		goto done;
	}

	/* set reset */
	i = 5;
	do {
		writel(t | GLOB_SFT_RST, reg);
		t = readl(reg);
		udelay(1);
	} while (!(GLOB_SFT_RST & t) && (i-- > 0));

	if (!(GLOB_SFT_RST & t)) {
		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
		rc = 1;
		goto done;
	}

	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
	i = 5;
	do {
		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
		t = readl(reg);
		udelay(1);
	} while ((GLOB_SFT_RST & t) && (i-- > 0));

	if (GLOB_SFT_RST & t) {
		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
		rc = 1;
	}
done:
	return rc;
}

1773
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
1774 1775 1776 1777 1778 1779 1780
			   void __iomem *mmio)
{
	void __iomem *port_mmio;
	u32 tmp;

	tmp = readl(mmio + MV_RESET_CFG);
	if ((tmp & (1 << 0)) == 0) {
1781
		hpriv->signal[idx].amps = 0x7 << 8;
J
Jeff Garzik 已提交
1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
		hpriv->signal[idx].pre = 0x1 << 5;
		return;
	}

	port_mmio = mv_port_base(mmio, idx);
	tmp = readl(port_mmio + PHY_MODE2);

	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
}

1793
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
1794
{
1795
	writel(0x00000060, mmio + MV_GPIO_PORT_CTL);
J
Jeff Garzik 已提交
1796 1797
}

1798
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
1799
			   unsigned int port)
1800
{
1801 1802
	void __iomem *port_mmio = mv_port_base(mmio, port);

1803
	u32 hp_flags = hpriv->hp_flags;
1804 1805
	int fix_phy_mode2 =
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
1806
	int fix_phy_mode4 =
1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
	u32 m2, tmp;

	if (fix_phy_mode2) {
		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~(1 << 16);
		m2 |= (1 << 31);
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);

		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~((1 << 16) | (1 << 31));
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);
	}

	/* who knows what this magic does */
	tmp = readl(port_mmio + PHY_MODE3);
	tmp &= ~0x7F800000;
	tmp |= 0x2A800000;
	writel(tmp, port_mmio + PHY_MODE3);
1830 1831

	if (fix_phy_mode4) {
1832
		u32 m4;
1833 1834

		m4 = readl(port_mmio + PHY_MODE4);
1835 1836 1837

		if (hp_flags & MV_HP_ERRATA_60X1B2)
			tmp = readl(port_mmio + 0x310);
1838 1839 1840 1841

		m4 = (m4 & ~(1 << 1)) | (1 << 0);

		writel(m4, port_mmio + PHY_MODE4);
1842 1843 1844

		if (hp_flags & MV_HP_ERRATA_60X1B2)
			writel(tmp, port_mmio + 0x310);
1845 1846 1847 1848 1849 1850
	}

	/* Revert values of pre-emphasis and signal amps to the saved ones */
	m2 = readl(port_mmio + PHY_MODE2);

	m2 &= ~MV_M2_PREAMP_MASK;
1851 1852
	m2 |= hpriv->signal[port].amps;
	m2 |= hpriv->signal[port].pre;
1853
	m2 &= ~(1 << 16);
1854

1855 1856 1857 1858 1859 1860
	/* according to mvSata 3.6.1, some IIE values are fixed */
	if (IS_GEN_IIE(hpriv)) {
		m2 &= ~0xC30FF01F;
		m2 |= 0x0000900F;
	}

1861 1862 1863
	writel(m2, port_mmio + PHY_MODE2);
}

1864 1865 1866 1867 1868 1869 1870 1871 1872
static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port_no)
{
	void __iomem *port_mmio = mv_port_base(mmio, port_no);

	writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS);

	if (IS_60XX(hpriv)) {
		u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
1873 1874
		ifctl |= (1 << 7);		/* enable gen2i speed */
		ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
		writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
	}

	udelay(25);		/* allow reset propagation */

	/* Spec never mentions clearing the bit.  Marvell's driver does
	 * clear the bit, however.
	 */
	writelfl(0, port_mmio + EDMA_CMD_OFS);

	hpriv->ops->phy_errata(hpriv, mmio, port_no);

	if (IS_50XX(hpriv))
		mdelay(1);
}

static void mv_stop_and_reset(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1893
	struct mv_host_priv *hpriv = ap->host->private_data;
T
Tejun Heo 已提交
1894
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
1895 1896 1897 1898 1899

	mv_stop_dma(ap);

	mv_channel_reset(hpriv, mmio, ap->port_no);

1900 1901 1902 1903 1904 1905 1906 1907 1908
	__mv_phy_reset(ap, 0);
}

static inline void __msleep(unsigned int msec, int can_sleep)
{
	if (can_sleep)
		msleep(msec);
	else
		mdelay(msec);
1909 1910
}

1911
/**
1912
 *      __mv_phy_reset - Perform eDMA reset followed by COMRESET
1913 1914 1915 1916 1917 1918 1919 1920
 *      @ap: ATA channel to manipulate
 *
 *      Part of this is taken from __sata_phy_reset and modified to
 *      not sleep since this routine gets called from interrupt level.
 *
 *      LOCKING:
 *      Inherited from caller.  This is coded to safe to call at
 *      interrupt level, i.e. it does not sleep.
1921
 */
1922
static void __mv_phy_reset(struct ata_port *ap, int can_sleep)
1923
{
J
Jeff Garzik 已提交
1924
	struct mv_port_priv *pp	= ap->private_data;
J
Jeff Garzik 已提交
1925
	struct mv_host_priv *hpriv = ap->host->private_data;
1926 1927 1928
	void __iomem *port_mmio = mv_ap_base(ap);
	struct ata_taskfile tf;
	struct ata_device *dev = &ap->device[0];
1929
	unsigned long timeout;
1930 1931
	int retry = 5;
	u32 sstatus;
1932 1933 1934

	VPRINTK("ENTER, port %u, mmio 0x%p\n", ap->port_no, port_mmio);

J
Jeff Garzik 已提交
1935
	DPRINTK("S-regs after ATA_RST: SStat 0x%08x SErr 0x%08x "
1936 1937
		"SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
		mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));
1938

1939 1940
	/* Issue COMRESET via SControl */
comreset_retry:
1941
	sata_scr_write_flush(ap, SCR_CONTROL, 0x301);
1942 1943
	__msleep(1, can_sleep);

1944
	sata_scr_write_flush(ap, SCR_CONTROL, 0x300);
1945 1946 1947
	__msleep(20, can_sleep);

	timeout = jiffies + msecs_to_jiffies(200);
1948
	do {
1949
		sata_scr_read(ap, SCR_STATUS, &sstatus);
1950
		if (((sstatus & 0x3) == 3) || ((sstatus & 0x3) == 0))
1951
			break;
1952 1953

		__msleep(1, can_sleep);
1954
	} while (time_before(jiffies, timeout));
1955

1956 1957 1958 1959 1960
	/* work around errata */
	if (IS_60XX(hpriv) &&
	    (sstatus != 0x0) && (sstatus != 0x113) && (sstatus != 0x123) &&
	    (retry-- > 0))
		goto comreset_retry;
J
Jeff Garzik 已提交
1961 1962

	DPRINTK("S-regs after PHY wake: SStat 0x%08x SErr 0x%08x "
1963 1964 1965
		"SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
		mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));

1966
	if (ata_port_online(ap)) {
1967 1968
		ata_port_probe(ap);
	} else {
1969
		sata_scr_read(ap, SCR_STATUS, &sstatus);
1970 1971
		ata_port_printk(ap, KERN_INFO,
				"no device found (phy stat %08x)\n", sstatus);
1972
		ata_port_disable(ap);
1973 1974
		return;
	}
1975
	ap->cbl = ATA_CBL_SATA;
1976

1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
	/* even after SStatus reflects that device is ready,
	 * it seems to take a while for link to be fully
	 * established (and thus Status no longer 0x80/0x7F),
	 * so we poll a bit for that, here.
	 */
	retry = 20;
	while (1) {
		u8 drv_stat = ata_check_status(ap);
		if ((drv_stat != 0x80) && (drv_stat != 0x7f))
			break;
		__msleep(500, can_sleep);
		if (retry-- <= 0)
			break;
	}

T
Tejun Heo 已提交
1992 1993 1994 1995
	tf.lbah = readb(ap->ioaddr.lbah_addr);
	tf.lbam = readb(ap->ioaddr.lbam_addr);
	tf.lbal = readb(ap->ioaddr.lbal_addr);
	tf.nsect = readb(ap->ioaddr.nsect_addr);
1996 1997

	dev->class = ata_dev_classify(&tf);
1998
	if (!ata_dev_enabled(dev)) {
1999 2000 2001
		VPRINTK("Port disabled post-sig: No device present.\n");
		ata_port_disable(ap);
	}
J
Jeff Garzik 已提交
2002 2003 2004 2005 2006

	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;

2007
	VPRINTK("EXIT\n");
2008 2009
}

2010 2011 2012 2013 2014
static void mv_phy_reset(struct ata_port *ap)
{
	__mv_phy_reset(ap, 1);
}

2015 2016 2017 2018 2019 2020 2021 2022
/**
 *      mv_eng_timeout - Routine called by libata when SCSI times out I/O
 *      @ap: ATA channel to manipulate
 *
 *      Intent is to clear all pending error conditions, reset the
 *      chip/bus, fail the command, and move on.
 *
 *      LOCKING:
J
Jeff Garzik 已提交
2023
 *      This routine holds the host lock while failing the command.
2024
 */
2025 2026
static void mv_eng_timeout(struct ata_port *ap)
{
T
Tejun Heo 已提交
2027
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
2028
	struct ata_queued_cmd *qc;
2029
	unsigned long flags;
2030

2031
	ata_port_printk(ap, KERN_ERR, "Entering mv_eng_timeout\n");
2032
	DPRINTK("All regs @ start of eng_timeout\n");
T
Tejun Heo 已提交
2033
	mv_dump_all_regs(mmio, ap->port_no, to_pci_dev(ap->host->dev));
2034 2035 2036

	qc = ata_qc_from_tag(ap, ap->active_tag);
        printk(KERN_ERR "mmio_base %p ap %p qc %p scsi_cmnd %p &cmnd %p\n",
T
Tejun Heo 已提交
2037
	       mmio, ap, qc, qc->scsicmd, &qc->scsicmd->cmnd);
2038

J
Jeff Garzik 已提交
2039
	spin_lock_irqsave(&ap->host->lock, flags);
2040
	mv_err_intr(ap, 0);
2041
	mv_stop_and_reset(ap);
J
Jeff Garzik 已提交
2042
	spin_unlock_irqrestore(&ap->host->lock, flags);
2043

2044 2045 2046 2047 2048
	WARN_ON(!(qc->flags & ATA_QCFLAG_ACTIVE));
	if (qc->flags & ATA_QCFLAG_ACTIVE) {
		qc->err_mask |= AC_ERR_TIMEOUT;
		ata_eh_qc_complete(qc);
	}
2049 2050
}

2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062
/**
 *      mv_port_init - Perform some early initialization on a single port.
 *      @port: libata data structure storing shadow register addresses
 *      @port_mmio: base address of the port
 *
 *      Initialize shadow register mmio addresses, clear outstanding
 *      interrupts on the port, and unmask interrupts for the future
 *      start of the port.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2063
static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
2064
{
T
Tejun Heo 已提交
2065
	void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
2066 2067
	unsigned serr_ofs;

2068
	/* PIO related setup
2069 2070
	 */
	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
2071
	port->error_addr =
2072 2073 2074 2075 2076 2077
		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
2078
	port->status_addr =
2079 2080 2081 2082 2083
		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
	/* special case: control/altstatus doesn't have ATA_REG_ address */
	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;

	/* unused: */
R
Randy Dunlap 已提交
2084
	port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
2085

2086 2087 2088 2089 2090
	/* Clear any currently outstanding port interrupt conditions */
	serr_ofs = mv_scr_offset(SCR_ERROR);
	writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

2091
	/* unmask all EDMA error interrupts */
2092
	writelfl(~0, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
2093

2094
	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
2095 2096 2097
		readl(port_mmio + EDMA_CFG_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
2098 2099
}

2100
static int mv_chip_id(struct pci_dev *pdev, struct mv_host_priv *hpriv,
2101
		      unsigned int board_idx)
2102 2103 2104 2105 2106 2107 2108
{
	u8 rev_id;
	u32 hp_flags = hpriv->hp_flags;

	pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);

	switch(board_idx) {
2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127
	case chip_5080:
		hpriv->ops = &mv5xxx_ops;
		hp_flags |= MV_HP_50XX;

		switch (rev_id) {
		case 0x1:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 50XXB2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		}
		break;

2128 2129
	case chip_504x:
	case chip_508x:
2130
		hpriv->ops = &mv5xxx_ops;
2131 2132
		hp_flags |= MV_HP_50XX;

2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144
		switch (rev_id) {
		case 0x0:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
2145 2146 2147 2148 2149
		}
		break;

	case chip_604x:
	case chip_608x:
2150 2151
		hpriv->ops = &mv6xxx_ops;

2152
		switch (rev_id) {
2153 2154 2155 2156 2157
		case 0x7:
			hp_flags |= MV_HP_ERRATA_60X1B2;
			break;
		case 0x9:
			hp_flags |= MV_HP_ERRATA_60X1C0;
2158 2159 2160
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
2161 2162
				   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1B2;
2163 2164 2165 2166
			break;
		}
		break;

2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187
	case chip_7042:
	case chip_6042:
		hpriv->ops = &mv6xxx_ops;

		hp_flags |= MV_HP_GEN_IIE;

		switch (rev_id) {
		case 0x0:
			hp_flags |= MV_HP_ERRATA_XX42A0;
			break;
		case 0x1:
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 60X1C0 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		}
		break;

2188 2189 2190 2191 2192 2193 2194 2195 2196 2197
	default:
		printk(KERN_ERR DRV_NAME ": BUG: invalid board index %u\n", board_idx);
		return 1;
	}

	hpriv->hp_flags = hp_flags;

	return 0;
}

2198
/**
2199
 *      mv_init_host - Perform some early initialization of the host.
2200
 *	@pdev: host PCI device
2201 2202 2203 2204 2205 2206 2207 2208
 *      @probe_ent: early data struct representing the host
 *
 *      If possible, do an early global reset of the host.  Then do
 *      our port init and clear/unmask all/relevant host interrupts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2209
static int mv_init_host(struct pci_dev *pdev, struct ata_probe_ent *probe_ent,
2210
			unsigned int board_idx)
2211 2212
{
	int rc = 0, n_hc, port, hc;
T
Tejun Heo 已提交
2213
	void __iomem *mmio = probe_ent->iomap[MV_PRIMARY_BAR];
2214 2215
	struct mv_host_priv *hpriv = probe_ent->private_data;

2216 2217 2218 2219
	/* global interrupt mask */
	writel(0, mmio + HC_MAIN_IRQ_MASK_OFS);

	rc = mv_chip_id(pdev, hpriv, board_idx);
2220 2221 2222
	if (rc)
		goto done;

J
Jeff Garzik 已提交
2223
	n_hc = mv_get_hc_count(probe_ent->port_flags);
2224 2225
	probe_ent->n_ports = MV_PORTS_PER_HC * n_hc;

2226 2227
	for (port = 0; port < probe_ent->n_ports; port++)
		hpriv->ops->read_preamp(hpriv, port, mmio);
2228

2229
	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
2230
	if (rc)
2231 2232
		goto done;

2233 2234
	hpriv->ops->reset_flash(hpriv, mmio);
	hpriv->ops->reset_bus(pdev, mmio);
2235
	hpriv->ops->enable_leds(hpriv, mmio);
2236 2237

	for (port = 0; port < probe_ent->n_ports; port++) {
2238
		if (IS_60XX(hpriv)) {
2239 2240
			void __iomem *port_mmio = mv_port_base(mmio, port);

2241
			u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
2242 2243
			ifctl |= (1 << 7);		/* enable gen2i speed */
			ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
2244 2245 2246
			writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
		}

2247
		hpriv->ops->phy_errata(hpriv, mmio, port);
2248 2249 2250 2251
	}

	for (port = 0; port < probe_ent->n_ports; port++) {
		void __iomem *port_mmio = mv_port_base(mmio, port);
2252
		mv_port_init(&probe_ent->port[port], port_mmio);
2253 2254 2255
	}

	for (hc = 0; hc < n_hc; hc++) {
2256 2257 2258 2259 2260 2261 2262 2263 2264
		void __iomem *hc_mmio = mv_hc_base(mmio, hc);

		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
			"(before clear)=0x%08x\n", hc,
			readl(hc_mmio + HC_CFG_OFS),
			readl(hc_mmio + HC_IRQ_CAUSE_OFS));

		/* Clear any currently outstanding hc interrupt conditions */
		writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
2265 2266
	}

2267 2268 2269 2270 2271
	/* Clear any currently outstanding host interrupt conditions */
	writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);

	/* and unmask interrupt generation for host regs */
	writelfl(PCI_UNMASK_ALL_IRQS, mmio + PCI_IRQ_MASK_OFS);
2272 2273 2274 2275 2276

	if (IS_50XX(hpriv))
		writelfl(~HC_MAIN_MASKED_IRQS_5, mmio + HC_MAIN_IRQ_MASK_OFS);
	else
		writelfl(~HC_MAIN_MASKED_IRQS, mmio + HC_MAIN_IRQ_MASK_OFS);
2277 2278

	VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
2279
		"PCI int cause/mask=0x%08x/0x%08x\n",
2280 2281 2282 2283
		readl(mmio + HC_MAIN_IRQ_CAUSE_OFS),
		readl(mmio + HC_MAIN_IRQ_MASK_OFS),
		readl(mmio + PCI_IRQ_CAUSE_OFS),
		readl(mmio + PCI_IRQ_MASK_OFS));
2284

2285
done:
2286 2287 2288
	return rc;
}

2289 2290 2291 2292 2293 2294 2295 2296 2297
/**
 *      mv_print_info - Dump key info to kernel log for perusal.
 *      @probe_ent: early data struct representing the host
 *
 *      FIXME: complete this.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
static void mv_print_info(struct ata_probe_ent *probe_ent)
{
	struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
	struct mv_host_priv *hpriv = probe_ent->private_data;
	u8 rev_id, scc;
	const char *scc_s;

	/* Use this to determine the HW stepping of the chip so we know
	 * what errata to workaround
	 */
	pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);

	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
	if (scc == 0)
		scc_s = "SCSI";
	else if (scc == 0x01)
		scc_s = "RAID";
	else
		scc_s = "unknown";

2318 2319
	dev_printk(KERN_INFO, &pdev->dev,
	       "%u slots %u ports %s mode IRQ via %s\n",
2320
	       (unsigned)MV_MAX_Q_DEPTH, probe_ent->n_ports,
2321 2322 2323
	       scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
}

2324 2325 2326 2327 2328 2329 2330 2331
/**
 *      mv_init_one - handle a positive probe of a Marvell host
 *      @pdev: PCI device found
 *      @ent: PCI device ID entry for the matched host
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2332 2333 2334
static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	static int printed_version = 0;
2335 2336
	struct device *dev = &pdev->dev;
	struct ata_probe_ent *probe_ent;
2337 2338
	struct mv_host_priv *hpriv;
	unsigned int board_idx = (unsigned int)ent->driver_data;
2339
	int rc;
2340

2341 2342
	if (!printed_version++)
		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
2343

2344 2345
	rc = pcim_enable_device(pdev);
	if (rc)
2346
		return rc;
2347
	pci_set_master(pdev);
2348

T
Tejun Heo 已提交
2349 2350
	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
	if (rc == -EBUSY)
2351
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
2352
	if (rc)
2353
		return rc;
2354

2355 2356 2357 2358
	rc = pci_go_64(pdev);
	if (rc)
		return rc;

2359 2360 2361
	probe_ent = devm_kzalloc(dev, sizeof(*probe_ent), GFP_KERNEL);
	if (probe_ent == NULL)
		return -ENOMEM;
2362 2363 2364 2365

	probe_ent->dev = pci_dev_to_dev(pdev);
	INIT_LIST_HEAD(&probe_ent->node);

2366 2367 2368
	hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
	if (!hpriv)
		return -ENOMEM;
2369 2370

	probe_ent->sht = mv_port_info[board_idx].sht;
J
Jeff Garzik 已提交
2371
	probe_ent->port_flags = mv_port_info[board_idx].flags;
2372 2373 2374 2375 2376
	probe_ent->pio_mask = mv_port_info[board_idx].pio_mask;
	probe_ent->udma_mask = mv_port_info[board_idx].udma_mask;
	probe_ent->port_ops = mv_port_info[board_idx].port_ops;

	probe_ent->irq = pdev->irq;
2377
	probe_ent->irq_flags = IRQF_SHARED;
T
Tejun Heo 已提交
2378
	probe_ent->iomap = pcim_iomap_table(pdev);
2379 2380 2381
	probe_ent->private_data = hpriv;

	/* initialize adapter */
2382
	rc = mv_init_host(pdev, probe_ent, board_idx);
2383 2384
	if (rc)
		return rc;
2385

2386
	/* Enable interrupts */
2387
	if (msi && pci_enable_msi(pdev))
2388
		pci_intx(pdev, 1);
2389

2390 2391 2392
	mv_dump_pci_cfg(pdev, 0x68);
	mv_print_info(probe_ent);

2393 2394
	if (ata_device_add(probe_ent) == 0)
		return -ENODEV;
2395

2396
	devm_kfree(dev, probe_ent);
2397 2398 2399 2400 2401
	return 0;
}

static int __init mv_init(void)
{
2402
	return pci_register_driver(&mv_pci_driver);
2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
}

static void __exit mv_exit(void)
{
	pci_unregister_driver(&mv_pci_driver);
}

MODULE_AUTHOR("Brett Russ");
MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
MODULE_VERSION(DRV_VERSION);

2416 2417 2418
module_param(msi, int, 0444);
MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");

2419 2420
module_init(mv_init);
module_exit(mv_exit);