fsl_pci.c 8.1 KB
Newer Older
1
/*
2
 * MPC85xx/86xx PCI/PCIE support routing.
3
 *
4
 * Copyright 2007 Freescale Semiconductor, Inc
5
 *
6 7 8 9
 * Initial author: Xianghua Xiao <x.xiao@freescale.com>
 * Recode: ZHANG WEI <wei.zhang@freescale.com>
 * Rewrite the routing for Frescale PCI and PCI Express
 * 	Roy Zang <tie-fei.zang@freescale.com>
10 11 12 13 14 15
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 */
16
#include <linux/kernel.h>
17
#include <linux/pci.h>
18 19 20 21
#include <linux/delay.h>
#include <linux/string.h>
#include <linux/init.h>
#include <linux/bootmem.h>
22 23 24 25

#include <asm/io.h>
#include <asm/prom.h>
#include <asm/pci-bridge.h>
26
#include <asm/machdep.h>
27
#include <sysdev/fsl_soc.h>
28
#include <sysdev/fsl_pci.h>
29

30 31
/* atmu setup for fsl pci/pcie controller */
void __init setup_pci_atmu(struct pci_controller *hose, struct resource *rsrc)
32
{
33 34
	struct ccsr_pci __iomem *pci;
	int i;
35

36 37
	pr_debug("PCI memory map start 0x%016llx, size 0x%016llx\n",
		    (u64)rsrc->start, (u64)rsrc->end - (u64)rsrc->start + 1);
38 39 40 41 42 43 44 45 46 47 48
	pci = ioremap(rsrc->start, rsrc->end - rsrc->start + 1);

	/* Disable all windows (except powar0 since its ignored) */
	for(i = 1; i < 5; i++)
		out_be32(&pci->pow[i].powar, 0);
	for(i = 0; i < 3; i++)
		out_be32(&pci->piw[i].piwar, 0);

	/* Setup outbound MEM window */
	for(i = 0; i < 3; i++)
		if (hose->mem_resources[i].flags & IORESOURCE_MEM){
49 50 51 52 53 54 55 56
			resource_size_t pci_addr_start =
				 hose->mem_resources[i].start -
				 hose->pci_mem_offset;
			pr_debug("PCI MEM resource start 0x%016llx, size 0x%016llx.\n",
				(u64)hose->mem_resources[i].start,
				(u64)hose->mem_resources[i].end
				  - (u64)hose->mem_resources[i].start + 1);
			out_be32(&pci->pow[i+1].potar, (pci_addr_start >> 12));
57 58
			out_be32(&pci->pow[i+1].potear, 0);
			out_be32(&pci->pow[i+1].powbar,
59
				(hose->mem_resources[i].start >> 12));
60 61 62 63 64 65 66 67
			/* Enable, Mem R/W */
			out_be32(&pci->pow[i+1].powar, 0x80044000
				| (__ilog2(hose->mem_resources[i].end
				- hose->mem_resources[i].start + 1) - 1));
		}

	/* Setup outbound IO window */
	if (hose->io_resource.flags & IORESOURCE_IO){
68 69 70 71 72 73
		pr_debug("PCI IO resource start 0x%016llx, size 0x%016llx, "
			 "phy base 0x%016llx.\n",
			(u64)hose->io_resource.start,
			(u64)hose->io_resource.end - (u64)hose->io_resource.start + 1,
			(u64)hose->io_base_phys);
		out_be32(&pci->pow[i+1].potar, (hose->io_resource.start >> 12));
74
		out_be32(&pci->pow[i+1].potear, 0);
75
		out_be32(&pci->pow[i+1].powbar, (hose->io_base_phys >> 12));
76 77 78 79 80 81 82 83 84 85
		/* Enable, IO R/W */
		out_be32(&pci->pow[i+1].powar, 0x80088000
			| (__ilog2(hose->io_resource.end
			- hose->io_resource.start + 1) - 1));
	}

	/* Setup 2G inbound Memory Window @ 1 */
	out_be32(&pci->piw[2].pitar, 0x00000000);
	out_be32(&pci->piw[2].piwbar,0x00000000);
	out_be32(&pci->piw[2].piwar, PIWAR_2G);
86 87
}

88
void __init setup_pci_cmd(struct pci_controller *hose)
89 90
{
	u16 cmd;
91 92
	int cap_x;

93 94
	early_read_config_word(hose, 0, 0, PCI_COMMAND, &cmd);
	cmd |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY
95
		| PCI_COMMAND_IO;
96
	early_write_config_word(hose, 0, 0, PCI_COMMAND, cmd);
97 98 99 100 101 102 103 104 105 106

	cap_x = early_find_capability(hose, 0, 0, PCI_CAP_ID_PCIX);
	if (cap_x) {
		int pci_x_cmd = cap_x + PCI_X_CMD;
		cmd = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
			| PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
		early_write_config_word(hose, 0, 0, pci_x_cmd, cmd);
	} else {
		early_write_config_byte(hose, 0, 0, PCI_LATENCY_TIMER, 0x80);
	}
K
Kumar Gala 已提交
107 108
}

109
static void __init setup_pci_pcsrbar(struct pci_controller *hose)
110
{
111
#ifdef CONFIG_PCI_MSI
112 113 114 115 116
	phys_addr_t immr_base;

	immr_base = get_immrbase();
	early_write_config_dword(hose, 0, 0, PCI_BASE_ADDRESS_0, immr_base);
#endif
117
}
118

119
static int fsl_pcie_bus_fixup;
120

121 122
static void __init quirk_fsl_pcie_header(struct pci_dev *dev)
{
123 124 125 126
	/* if we aren't a PCIe don't bother */
	if (!pci_find_capability(dev, PCI_CAP_ID_EXP))
		return ;

127 128 129
	dev->class = PCI_CLASS_BRIDGE_PCI << 8;
	fsl_pcie_bus_fixup = 1;
	return ;
130 131
}

132 133
int __init fsl_pcie_check_link(struct pci_controller *hose)
{
134 135
	u32 val;
	early_read_config_dword(hose, 0, 0, PCIE_LTSSM, &val);
136 137 138 139
	if (val < PCIE_LTSSM_L0)
		return 1;
	return 0;
}
140

141 142 143 144 145
void fsl_pcibios_fixup_bus(struct pci_bus *bus)
{
	struct pci_controller *hose = (struct pci_controller *) bus->sysdata;
	int i;

146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
	if ((bus->parent == hose->bus) &&
	    ((fsl_pcie_bus_fixup &&
	      early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) ||
	     (hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK)))
	{
		for (i = 0; i < 4; ++i) {
			struct resource *res = bus->resource[i];
			struct resource *par = bus->parent->resource[i];
			if (res) {
				res->start = 0;
				res->end   = 0;
				res->flags = 0;
			}
			if (res && par) {
				res->start = par->start;
				res->end   = par->end;
				res->flags = par->flags;
			}
164 165 166 167
		}
	}
}

168
int __init fsl_add_bridge(struct device_node *dev, int is_primary)
169 170 171 172
{
	int len;
	struct pci_controller *hose;
	struct resource rsrc;
173
	const int *bus_range;
174

175
	pr_debug("Adding PCI host bridge %s\n", dev->full_name);
176 177

	/* Fetch host bridge registers address */
178 179 180 181
	if (of_address_to_resource(dev, 0, &rsrc)) {
		printk(KERN_WARNING "Can't get pci register base!");
		return -ENOMEM;
	}
182 183

	/* Get bus range if any */
184
	bus_range = of_get_property(dev, "bus-range", &len);
185 186
	if (bus_range == NULL || len < 2 * sizeof(int))
		printk(KERN_WARNING "Can't get bus-range for %s, assume"
187
			" bus 0\n", dev->full_name);
188

189
	ppc_pci_flags |= PPC_PCI_REASSIGN_ALL_BUS;
190
	hose = pcibios_alloc_controller(dev);
191 192
	if (!hose)
		return -ENOMEM;
193

194
	hose->first_busno = bus_range ? bus_range[0] : 0x0;
195
	hose->last_busno = bus_range ? bus_range[1] : 0xff;
196

197 198
	setup_indirect_pci(hose, rsrc.start, rsrc.start + 0x4,
		PPC_INDIRECT_TYPE_BIG_ENDIAN);
199
	setup_pci_cmd(hose);
200

201
	/* check PCI express link status */
202
	if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
203
		hose->indirect_type |= PPC_INDIRECT_TYPE_EXT_REG |
204
			PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS;
205
		if (fsl_pcie_check_link(hose))
206 207
			hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK;
	}
208

209
	printk(KERN_INFO "Found FSL PCI host bridge at 0x%016llx. "
210 211 212
		"Firmware bus number: %d->%d\n",
		(unsigned long long)rsrc.start, hose->first_busno,
		hose->last_busno);
213

214
	pr_debug(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
215 216 217 218
		hose, hose->cfg_addr, hose->cfg_data);

	/* Interpret the "ranges" property */
	/* This also maps the I/O region and sets isa_io/mem_base */
219
	pci_process_bridge_OF_ranges(hose, dev, is_primary);
220 221

	/* Setup PEX window registers */
222
	setup_pci_atmu(hose, &rsrc);
223

224 225
	/* Setup PEXCSRBAR */
	setup_pci_pcsrbar(hose);
226 227
	return 0;
}
228

229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8548E, quirk_fsl_pcie_header);
DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8548, quirk_fsl_pcie_header);
DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8543E, quirk_fsl_pcie_header);
DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8543, quirk_fsl_pcie_header);
DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8547E, quirk_fsl_pcie_header);
DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8545E, quirk_fsl_pcie_header);
DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8545, quirk_fsl_pcie_header);
DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8568E, quirk_fsl_pcie_header);
DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8568, quirk_fsl_pcie_header);
DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8567E, quirk_fsl_pcie_header);
DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8567, quirk_fsl_pcie_header);
DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8533E, quirk_fsl_pcie_header);
DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8533, quirk_fsl_pcie_header);
DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8544E, quirk_fsl_pcie_header);
DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8544, quirk_fsl_pcie_header);
DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8572E, quirk_fsl_pcie_header);
DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8572, quirk_fsl_pcie_header);
DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8641, quirk_fsl_pcie_header);
DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8641D, quirk_fsl_pcie_header);
DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8610, quirk_fsl_pcie_header);