iwl-trans-pcie.c 54.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
/******************************************************************************
 *
 * This file is provided under a dual BSD/GPLv2 license.  When using or
 * redistributing this file, you may do so under either license.
 *
 * GPL LICENSE SUMMARY
 *
 * Copyright(c) 2007 - 2011 Intel Corporation. All rights reserved.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
 * USA
 *
 * The full GNU General Public License is included in this distribution
 * in the file called LICENSE.GPL.
 *
 * Contact Information:
 *  Intel Linux Wireless <ilw@linux.intel.com>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 * BSD LICENSE
 *
 * Copyright(c) 2005 - 2011 Intel Corporation. All rights reserved.
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 *
 *  * Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 *  * Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in
 *    the documentation and/or other materials provided with the
 *    distribution.
 *  * Neither the name Intel Corporation nor the names of its
 *    contributors may be used to endorse or promote products derived
 *    from this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 *****************************************************************************/
63
#include <linux/interrupt.h>
64
#include <linux/debugfs.h>
65 66
#include <linux/bitops.h>
#include <linux/gfp.h>
67

68
#include "iwl-trans.h"
69
#include "iwl-trans-pcie-int.h"
70 71
#include "iwl-csr.h"
#include "iwl-prph.h"
72
#include "iwl-shared.h"
73
#include "iwl-eeprom.h"
74
#include "iwl-agn-hw.h"
75

76
static int iwl_trans_rx_alloc(struct iwl_trans *trans)
77
{
78 79 80 81
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
	struct device *dev = bus(trans)->dev;
82

83
	memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
84 85 86 87 88 89 90

	spin_lock_init(&rxq->lock);

	if (WARN_ON(rxq->bd || rxq->rb_stts))
		return -EINVAL;

	/* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
91 92
	rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
				      &rxq->bd_dma, GFP_KERNEL);
93 94 95 96
	if (!rxq->bd)
		goto err_bd;

	/*Allocate the driver's pointer to receive buffer status */
97 98
	rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
					   &rxq->rb_stts_dma, GFP_KERNEL);
99 100 101 102 103 104
	if (!rxq->rb_stts)
		goto err_rb_stts;

	return 0;

err_rb_stts:
105 106
	dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
			rxq->bd, rxq->bd_dma);
107 108 109 110 111 112
	memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
	rxq->bd = NULL;
err_bd:
	return -ENOMEM;
}

113
static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
114
{
115 116 117
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
118
	int i;
119 120 121 122 123 124

	/* Fill the rx_used queue with _all_ of the Rx buffers */
	for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
		/* In the reset function, these buffers may have been allocated
		 * to an SKB, so we need to unmap and free potential storage */
		if (rxq->pool[i].page != NULL) {
125 126
			dma_unmap_page(bus(trans)->dev, rxq->pool[i].page_dma,
				PAGE_SIZE << hw_params(trans).rx_page_order,
127
				DMA_FROM_DEVICE);
128 129
			__free_pages(rxq->pool[i].page,
				     hw_params(trans).rx_page_order);
130 131 132 133
			rxq->pool[i].page = NULL;
		}
		list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
	}
134 135
}

136
static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
137 138 139 140
				 struct iwl_rx_queue *rxq)
{
	u32 rb_size;
	const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
141
	u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
142 143 144 145 146 147 148

	if (iwlagn_mod_params.amsdu_size_8K)
		rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
	else
		rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;

	/* Stop Rx DMA */
149
	iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
150 151

	/* Reset driver's Rx queue write index */
152
	iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
153 154

	/* Tell device where to find RBD circular buffer in DRAM */
155
	iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_BASE_REG,
156 157 158
			   (u32)(rxq->bd_dma >> 8));

	/* Tell device where in DRAM to update its Rx status */
159
	iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_STTS_WPTR_REG,
160 161 162 163 164 165 166 167 168 169
			   rxq->rb_stts_dma >> 4);

	/* Enable Rx DMA
	 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
	 *      the credit mechanism in 5000 HW RX FIFO
	 * Direct rx interrupts to hosts
	 * Rx buffer size 4 or 8k
	 * RB timeout 0x10
	 * 256 RBDs
	 */
170
	iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG,
171 172 173 174 175 176 177 178 179
			   FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
			   FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
			   FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
			   FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
			   rb_size|
			   (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
			   (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));

	/* Set interrupt coalescing timer to default (2048 usecs) */
180
	iwl_write8(bus(trans), CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
181 182
}

183
static int iwl_rx_init(struct iwl_trans *trans)
184
{
185 186 187 188
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;

189 190 191 192
	int i, err;
	unsigned long flags;

	if (!rxq->bd) {
193
		err = iwl_trans_rx_alloc(trans);
194 195 196 197 198 199 200 201
		if (err)
			return err;
	}

	spin_lock_irqsave(&rxq->lock, flags);
	INIT_LIST_HEAD(&rxq->rx_free);
	INIT_LIST_HEAD(&rxq->rx_used);

202
	iwl_trans_rxq_free_rx_bufs(trans);
203 204 205 206 207 208 209 210 211 212 213

	for (i = 0; i < RX_QUEUE_SIZE; i++)
		rxq->queue[i] = NULL;

	/* Set us so that we have processed and used all buffers, but have
	 * not restocked the Rx queue with fresh buffers */
	rxq->read = rxq->write = 0;
	rxq->write_actual = 0;
	rxq->free_count = 0;
	spin_unlock_irqrestore(&rxq->lock, flags);

214
	iwlagn_rx_replenish(trans);
215

216
	iwl_trans_rx_hw_init(trans, rxq);
217

218
	spin_lock_irqsave(&trans->shrd->lock, flags);
219
	rxq->need_update = 1;
220 221
	iwl_rx_queue_update_write_ptr(trans, rxq);
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
222

223 224 225
	return 0;
}

226
static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
227
{
228 229 230 231
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;

232 233 234 235 236
	unsigned long flags;

	/*if rxq->bd is NULL, it means that nothing has been allocated,
	 * exit now */
	if (!rxq->bd) {
237
		IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
238 239 240 241
		return;
	}

	spin_lock_irqsave(&rxq->lock, flags);
242
	iwl_trans_rxq_free_rx_bufs(trans);
243 244
	spin_unlock_irqrestore(&rxq->lock, flags);

245
	dma_free_coherent(bus(trans)->dev, sizeof(__le32) * RX_QUEUE_SIZE,
246 247 248 249 250
			  rxq->bd, rxq->bd_dma);
	memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
	rxq->bd = NULL;

	if (rxq->rb_stts)
251
		dma_free_coherent(bus(trans)->dev,
252 253 254
				  sizeof(struct iwl_rb_status),
				  rxq->rb_stts, rxq->rb_stts_dma);
	else
255
		IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
256 257 258 259
	memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
	rxq->rb_stts = NULL;
}

260
static int iwl_trans_rx_stop(struct iwl_trans *trans)
261 262 263
{

	/* stop Rx DMA */
264 265
	iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
	return iwl_poll_direct_bit(bus(trans), FH_MEM_RSSR_RX_STATUS_REG,
266 267 268
			    FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
}

269
static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
270 271 272 273 274
				    struct iwl_dma_ptr *ptr, size_t size)
{
	if (WARN_ON(ptr->addr))
		return -EINVAL;

275
	ptr->addr = dma_alloc_coherent(bus(trans)->dev, size,
276 277 278 279 280 281 282
				       &ptr->dma, GFP_KERNEL);
	if (!ptr->addr)
		return -ENOMEM;
	ptr->size = size;
	return 0;
}

283
static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
284 285 286 287 288
				    struct iwl_dma_ptr *ptr)
{
	if (unlikely(!ptr->addr))
		return;

289
	dma_free_coherent(bus(trans)->dev, ptr->size, ptr->addr, ptr->dma);
290 291 292
	memset(ptr, 0, sizeof(*ptr));
}

293 294 295
static int iwl_trans_txq_alloc(struct iwl_trans *trans,
				struct iwl_tx_queue *txq, int slots_num,
				u32 txq_id)
296
{
297
	size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
298 299
	int i;

300
	if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
301 302
		return -EINVAL;

303 304
	txq->q.n_window = slots_num;

305 306
	txq->meta = kcalloc(slots_num, sizeof(txq->meta[0]), GFP_KERNEL);
	txq->cmd = kcalloc(slots_num, sizeof(txq->cmd[0]), GFP_KERNEL);
307 308 309 310

	if (!txq->meta || !txq->cmd)
		goto error;

311 312 313 314 315 316 317
	if (txq_id == trans->shrd->cmd_queue)
		for (i = 0; i < slots_num; i++) {
			txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
						GFP_KERNEL);
			if (!txq->cmd[i])
				goto error;
		}
318 319 320 321

	/* Alloc driver data array and TFD circular buffer */
	/* Driver private data, only for Tx (not command) queues,
	 * not shared with device. */
322
	if (txq_id != trans->shrd->cmd_queue) {
323 324
		txq->skbs = kcalloc(TFD_QUEUE_SIZE_MAX, sizeof(txq->skbs[0]),
				    GFP_KERNEL);
325
		if (!txq->skbs) {
326
			IWL_ERR(trans, "kmalloc for auxiliary BD "
327 328 329 330
				  "structures failed\n");
			goto error;
		}
	} else {
331
		txq->skbs = NULL;
332 333 334 335
	}

	/* Circular buffer of transmit frame descriptors (TFDs),
	 * shared with device */
336 337
	txq->tfds = dma_alloc_coherent(bus(trans)->dev, tfd_sz,
				       &txq->q.dma_addr, GFP_KERNEL);
338
	if (!txq->tfds) {
339
		IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
340 341 342 343 344 345
		goto error;
	}
	txq->q.id = txq_id;

	return 0;
error:
346 347
	kfree(txq->skbs);
	txq->skbs = NULL;
348 349
	/* since txq->cmd has been zeroed,
	 * all non allocated cmd[i] will be NULL */
350
	if (txq->cmd && txq_id == trans->shrd->cmd_queue)
351 352 353 354 355 356 357 358 359 360 361
		for (i = 0; i < slots_num; i++)
			kfree(txq->cmd[i]);
	kfree(txq->meta);
	kfree(txq->cmd);
	txq->meta = NULL;
	txq->cmd = NULL;

	return -ENOMEM;

}

362
static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
		      int slots_num, u32 txq_id)
{
	int ret;

	txq->need_update = 0;
	memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);

	/*
	 * For the default queues 0-3, set up the swq_id
	 * already -- all others need to get one later
	 * (if they need one at all).
	 */
	if (txq_id < 4)
		iwl_set_swq_id(txq, txq_id, txq_id);

	/* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
	 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
	BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));

	/* Initialize queue's high/low-water marks, and head/tail indexes */
383
	ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
384 385 386 387 388 389 390 391
			txq_id);
	if (ret)
		return ret;

	/*
	 * Tell nic where to find circular buffer of Tx Frame Descriptors for
	 * given Tx queue, and enable the DMA channel used for that queue.
	 * Circular buffer (TFD queue in DRAM) physical base address */
392
	iwl_write_direct32(bus(trans), FH_MEM_CBBC_QUEUE(txq_id),
393 394 395 396 397
			     txq->q.dma_addr >> 8);

	return 0;
}

398 399 400
/**
 * iwl_tx_queue_unmap -  Unmap any remaining DMA mappings and free skb's
 */
401
static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
402
{
403 404
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
405
	struct iwl_queue *q = &txq->q;
406
	enum dma_data_direction dma_dir;
407
	unsigned long flags;
408
	spinlock_t *lock;
409 410 411 412

	if (!q->n_bd)
		return;

413 414 415
	/* In the command queue, all the TBs are mapped as BIDI
	 * so unmap them as such.
	 */
416
	if (txq_id == trans->shrd->cmd_queue) {
417
		dma_dir = DMA_BIDIRECTIONAL;
418 419
		lock = &trans->hcmd_lock;
	} else {
420
		dma_dir = DMA_TO_DEVICE;
421 422
		lock = &trans->shrd->sta_lock;
	}
423

424
	spin_lock_irqsave(lock, flags);
425 426
	while (q->write_ptr != q->read_ptr) {
		/* The read_ptr needs to bound by q->n_window */
427 428
		iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
				    dma_dir);
429 430
		q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
	}
431
	spin_unlock_irqrestore(lock, flags);
432 433
}

434 435 436 437 438 439 440 441
/**
 * iwl_tx_queue_free - Deallocate DMA queue.
 * @txq: Transmit queue to deallocate.
 *
 * Empty queue by removing and destroying all BD's.
 * Free all buffers.
 * 0-fill, but do not free "txq" descriptor structure.
 */
442
static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
443
{
444 445
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
446
	struct device *dev = bus(trans)->dev;
447 448 449 450
	int i;
	if (WARN_ON(!txq))
		return;

451
	iwl_tx_queue_unmap(trans, txq_id);
452 453

	/* De-alloc array of command/tx buffers */
454 455 456 457

	if (txq_id == trans->shrd->cmd_queue)
		for (i = 0; i < txq->q.n_window; i++)
			kfree(txq->cmd[i]);
458 459 460

	/* De-alloc circular buffer of TFDs */
	if (txq->q.n_bd) {
461
		dma_free_coherent(dev, sizeof(struct iwl_tfd) *
462 463 464 465 466
				  txq->q.n_bd, txq->tfds, txq->q.dma_addr);
		memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
	}

	/* De-alloc array of per-TFD driver data */
467 468
	kfree(txq->skbs);
	txq->skbs = NULL;
469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484

	/* deallocate arrays */
	kfree(txq->cmd);
	kfree(txq->meta);
	txq->cmd = NULL;
	txq->meta = NULL;

	/* 0-fill queue descriptor structure */
	memset(txq, 0, sizeof(*txq));
}

/**
 * iwl_trans_tx_free - Free TXQ Context
 *
 * Destroy all TX DMA queues and structures
 */
485
static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
486 487
{
	int txq_id;
488
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
489 490

	/* Tx queues */
491
	if (trans_pcie->txq) {
492
		for (txq_id = 0;
493 494
		     txq_id < hw_params(trans).max_txq_num; txq_id++)
			iwl_tx_queue_free(trans, txq_id);
495 496
	}

497 498
	kfree(trans_pcie->txq);
	trans_pcie->txq = NULL;
499

500
	iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
501

502
	iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
503 504
}

505 506 507 508 509 510 511
/**
 * iwl_trans_tx_alloc - allocate TX context
 * Allocate all Tx DMA structures and initialize them
 *
 * @param priv
 * @return error code
 */
512
static int iwl_trans_tx_alloc(struct iwl_trans *trans)
513 514 515
{
	int ret;
	int txq_id, slots_num;
516
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
517

518
	u16 scd_bc_tbls_size = hw_params(trans).max_txq_num *
519 520
			sizeof(struct iwlagn_scd_bc_tbl);

521 522
	/*It is not allowed to alloc twice, so warn when this happens.
	 * We cannot rely on the previous allocation, so free and fail */
523
	if (WARN_ON(trans_pcie->txq)) {
524 525 526 527
		ret = -EINVAL;
		goto error;
	}

528
	ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
529
				   scd_bc_tbls_size);
530
	if (ret) {
531
		IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
532 533 534 535
		goto error;
	}

	/* Alloc keep-warm buffer */
536
	ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
537
	if (ret) {
538
		IWL_ERR(trans, "Keep Warm allocation failed\n");
539 540 541
		goto error;
	}

542 543
	trans_pcie->txq = kcalloc(hw_params(trans).max_txq_num,
				  sizeof(struct iwl_tx_queue), GFP_KERNEL);
544
	if (!trans_pcie->txq) {
545
		IWL_ERR(trans, "Not enough memory for txq\n");
546 547 548 549 550
		ret = ENOMEM;
		goto error;
	}

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
551 552
	for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
		slots_num = (txq_id == trans->shrd->cmd_queue) ?
553
					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
554 555
		ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
					  slots_num, txq_id);
556
		if (ret) {
557
			IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
558 559 560 561 562 563 564
			goto error;
		}
	}

	return 0;

error:
565
	iwl_trans_pcie_tx_free(trans);
566 567 568

	return ret;
}
569
static int iwl_tx_init(struct iwl_trans *trans)
570 571 572 573 574
{
	int ret;
	int txq_id, slots_num;
	unsigned long flags;
	bool alloc = false;
575
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
576

577
	if (!trans_pcie->txq) {
578
		ret = iwl_trans_tx_alloc(trans);
579 580 581 582 583
		if (ret)
			goto error;
		alloc = true;
	}

584
	spin_lock_irqsave(&trans->shrd->lock, flags);
585 586

	/* Turn off all Tx DMA fifos */
587
	iwl_write_prph(bus(trans), SCD_TXFACT, 0);
588 589

	/* Tell NIC where to find the "keep warm" buffer */
590 591
	iwl_write_direct32(bus(trans), FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);
592

593
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
594 595

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
596 597
	for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
		slots_num = (txq_id == trans->shrd->cmd_queue) ?
598
					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
599 600
		ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
					 slots_num, txq_id);
601
		if (ret) {
602
			IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
603 604 605 606 607 608 609 610
			goto error;
		}
	}

	return 0;
error:
	/*Upon error, free only if we allocated something */
	if (alloc)
611
		iwl_trans_pcie_tx_free(trans);
612 613 614
	return ret;
}

615
static void iwl_set_pwr_vmain(struct iwl_trans *trans)
616 617 618 619 620 621
{
/*
 * (for documentation purposes)
 * to set power to V_AUX, do:

		if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
622
			iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
623 624 625 626
					       APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
					       ~APMG_PS_CTRL_MSK_PWR_SRC);
 */

627
	iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
628 629 630 631
			       APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
			       ~APMG_PS_CTRL_MSK_PWR_SRC);
}

632
static int iwl_nic_init(struct iwl_trans *trans)
633 634 635 636
{
	unsigned long flags;

	/* nic_init */
637
	spin_lock_irqsave(&trans->shrd->lock, flags);
638
	iwl_apm_init(priv(trans));
639 640

	/* Set interrupt coalescing calibration timer to default (512 usecs) */
641 642
	iwl_write8(bus(trans), CSR_INT_COALESCING,
		IWL_HOST_INT_CALIB_TIMEOUT_DEF);
643

644
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
645

646
	iwl_set_pwr_vmain(trans);
647

648
	iwl_nic_config(priv(trans));
649 650

	/* Allocate the RX queue, or reset if it is already allocated */
651
	iwl_rx_init(trans);
652 653

	/* Allocate or reset and init all Tx and Command queues */
654
	if (iwl_tx_init(trans))
655 656
		return -ENOMEM;

657
	if (hw_params(trans).shadow_reg_enable) {
658
		/* enable shadow regs in HW */
659
		iwl_set_bit(bus(trans), CSR_MAC_SHADOW_REG_CTRL,
660 661 662
			0x800FFFFF);
	}

663
	set_bit(STATUS_INIT, &trans->shrd->status);
664 665 666 667 668 669 670

	return 0;
}

#define HW_READY_TIMEOUT (50)

/* Note: returns poll_bit return value, which is >= 0 if success */
671
static int iwl_set_hw_ready(struct iwl_trans *trans)
672 673 674
{
	int ret;

675
	iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
676 677 678
		CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);

	/* See if we got it */
679
	ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
680 681 682 683
				CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
				CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
				HW_READY_TIMEOUT);

684
	IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
685 686 687 688
	return ret;
}

/* Note: returns standard 0/-ERROR code */
689
static int iwl_trans_pcie_prepare_card_hw(struct iwl_trans *trans)
690 691 692
{
	int ret;

693
	IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
694

695
	ret = iwl_set_hw_ready(trans);
696 697 698 699
	if (ret >= 0)
		return 0;

	/* If HW is not ready, prepare the conditions to check again */
700
	iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
701 702
			CSR_HW_IF_CONFIG_REG_PREPARE);

703
	ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
704 705 706 707 708 709 710
			~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
			CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);

	if (ret < 0)
		return ret;

	/* HW should be ready by now, check again. */
711
	ret = iwl_set_hw_ready(trans);
712 713 714 715 716
	if (ret >= 0)
		return 0;
	return ret;
}

717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769
#define IWL_AC_UNSET -1

struct queue_to_fifo_ac {
	s8 fifo, ac;
};

static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
	{ IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
	{ IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
	{ IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
	{ IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
	{ IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
};

static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
	{ IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
	{ IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
	{ IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
	{ IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
	{ IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
	{ IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
	{ IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
	{ IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
	{ IWL_TX_FIFO_BE_IPAN, 2, },
	{ IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_AUX, IWL_AC_UNSET, },
};

static const u8 iwlagn_bss_ac_to_fifo[] = {
	IWL_TX_FIFO_VO,
	IWL_TX_FIFO_VI,
	IWL_TX_FIFO_BE,
	IWL_TX_FIFO_BK,
};
static const u8 iwlagn_bss_ac_to_queue[] = {
	0, 1, 2, 3,
};
static const u8 iwlagn_pan_ac_to_fifo[] = {
	IWL_TX_FIFO_VO_IPAN,
	IWL_TX_FIFO_VI_IPAN,
	IWL_TX_FIFO_BE_IPAN,
	IWL_TX_FIFO_BK_IPAN,
};
static const u8 iwlagn_pan_ac_to_queue[] = {
	7, 6, 5, 4,
};

770
static int iwl_trans_pcie_start_device(struct iwl_trans *trans)
771 772
{
	int ret;
773 774
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
775

776
	trans->shrd->ucode_owner = IWL_OWNERSHIP_DRIVER;
777 778 779 780 781 782 783 784
	trans_pcie->ac_to_queue[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_queue;
	trans_pcie->ac_to_queue[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_queue;

	trans_pcie->ac_to_fifo[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_fifo;
	trans_pcie->ac_to_fifo[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_fifo;

	trans_pcie->mcast_queue[IWL_RXON_CTX_BSS] = 0;
	trans_pcie->mcast_queue[IWL_RXON_CTX_PAN] = IWL_IPAN_MCAST_QUEUE;
785

786
	if ((hw_params(trans).sku & EEPROM_SKU_CAP_AMT_ENABLE) &&
787 788
	     iwl_trans_pcie_prepare_card_hw(trans)) {
		IWL_WARN(trans, "Exit HW not ready\n");
789 790 791 792
		return -EIO;
	}

	/* If platform's RF_KILL switch is NOT set to KILL */
793
	if (iwl_read32(bus(trans), CSR_GP_CNTRL) &
794
			CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
795
		clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
796
	else
797
		set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
798

799
	if (iwl_is_rfkill(trans->shrd)) {
800
		iwl_set_hw_rfkill_state(priv(trans), true);
801
		iwl_enable_interrupts(trans);
802 803 804
		return -ERFKILL;
	}

805
	iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
806

807
	ret = iwl_nic_init(trans);
808
	if (ret) {
809
		IWL_ERR(trans, "Unable to init nic\n");
810 811 812 813
		return ret;
	}

	/* make sure rfkill handshake bits are cleared */
814 815
	iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR,
816 817 818
		    CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);

	/* clear (again), then enable host interrupts */
819
	iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
820
	iwl_enable_interrupts(trans);
821 822

	/* really make sure rfkill handshake bits are cleared */
823 824
	iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
825 826 827 828

	return 0;
}

829 830
/*
 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
831
 * must be called under priv->shrd->lock and mac access
832
 */
833
static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
834
{
835
	iwl_write_prph(bus(trans), SCD_TXFACT, mask);
836 837
}

838
static void iwl_trans_pcie_tx_start(struct iwl_trans *trans)
839 840
{
	const struct queue_to_fifo_ac *queue_to_fifo;
841 842
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
843 844 845 846 847
	u32 a;
	unsigned long flags;
	int i, chan;
	u32 reg_val;

848
	spin_lock_irqsave(&trans->shrd->lock, flags);
849

850 851
	trans_pcie->scd_base_addr =
		iwl_read_prph(bus(trans), SCD_SRAM_BASE_ADDR);
852
	a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
853
	/* reset conext data memory */
854
	for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
855
		a += 4)
856
		iwl_write_targ_mem(bus(trans), a, 0);
857
	/* reset tx status memory */
858
	for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
859
		a += 4)
860
		iwl_write_targ_mem(bus(trans), a, 0);
861
	for (; a < trans_pcie->scd_base_addr +
862
	       SCD_TRANS_TBL_OFFSET_QUEUE(hw_params(trans).max_txq_num);
863
	       a += 4)
864
		iwl_write_targ_mem(bus(trans), a, 0);
865

866
	iwl_write_prph(bus(trans), SCD_DRAM_BASE_ADDR,
867
		       trans_pcie->scd_bc_tbls.dma >> 10);
868 869 870

	/* Enable DMA channel */
	for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
871
		iwl_write_direct32(bus(trans), FH_TCSR_CHNL_TX_CONFIG_REG(chan),
872 873 874 875
				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);

	/* Update FH chicken bits */
876 877
	reg_val = iwl_read_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG);
	iwl_write_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG,
878 879
			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);

880
	iwl_write_prph(bus(trans), SCD_QUEUECHAIN_SEL,
881
		SCD_QUEUECHAIN_SEL_ALL(trans));
882
	iwl_write_prph(bus(trans), SCD_AGGR_SEL, 0);
883 884

	/* initiate the queues */
885
	for (i = 0; i < hw_params(trans).max_txq_num; i++) {
886 887 888
		iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(i), 0);
		iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR, 0 | (i << 8));
		iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
889
				SCD_CONTEXT_QUEUE_OFFSET(i), 0);
890
		iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
891 892 893 894 895 896 897 898 899 900
				SCD_CONTEXT_QUEUE_OFFSET(i) +
				sizeof(u32),
				((SCD_WIN_SIZE <<
				SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
				SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
				((SCD_FRAME_LIMIT <<
				SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
				SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
	}

901
	iwl_write_prph(bus(trans), SCD_INTERRUPT_MASK,
902
			IWL_MASK(0, hw_params(trans).max_txq_num));
903 904

	/* Activate all Tx DMA/FIFO channels */
905
	iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
906 907

	/* map queues to FIFOs */
908
	if (trans->shrd->valid_contexts != BIT(IWL_RXON_CTX_BSS))
909 910 911 912
		queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
	else
		queue_to_fifo = iwlagn_default_queue_to_tx_fifo;

913
	iwl_trans_set_wr_ptrs(trans, trans->shrd->cmd_queue, 0);
914 915

	/* make sure all queue are not stopped */
916 917
	memset(&trans_pcie->queue_stopped[0], 0,
		sizeof(trans_pcie->queue_stopped));
918
	for (i = 0; i < 4; i++)
919
		atomic_set(&trans_pcie->queue_stop_count[i], 0);
920 921

	/* reset to 0 to enable all the queue first */
922
	trans_pcie->txq_ctx_active_msk = 0;
923

924
	BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) <
925
						IWLAGN_FIRST_AMPDU_QUEUE);
926
	BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) <
927
						IWLAGN_FIRST_AMPDU_QUEUE);
928

929
	for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) {
930 931 932
		int fifo = queue_to_fifo[i].fifo;
		int ac = queue_to_fifo[i].ac;

933
		iwl_txq_ctx_activate(trans_pcie, i);
934 935 936 937 938

		if (fifo == IWL_TX_FIFO_UNUSED)
			continue;

		if (ac != IWL_AC_UNSET)
939 940 941
			iwl_set_swq_id(&trans_pcie->txq[i], ac, i);
		iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
					      fifo, 0);
942 943
	}

944
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
945 946

	/* Enable L1-Active */
947
	iwl_clear_bits_prph(bus(trans), APMG_PCIDEV_STT_REG,
948 949 950
			  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
}

951 952 953
/**
 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
 */
954
static int iwl_trans_tx_stop(struct iwl_trans *trans)
955 956 957
{
	int ch, txq_id;
	unsigned long flags;
958
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
959 960

	/* Turn off all Tx DMA fifos */
961
	spin_lock_irqsave(&trans->shrd->lock, flags);
962

963
	iwl_trans_txq_set_sched(trans, 0);
964 965

	/* Stop each Tx DMA channel, and wait for it to be idle */
966
	for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
967
		iwl_write_direct32(bus(trans),
968
				   FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
969
		if (iwl_poll_direct_bit(bus(trans), FH_TSSR_TX_STATUS_REG,
970 971
				    FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
				    1000))
972
			IWL_ERR(trans, "Failing on timeout while stopping"
973
			    " DMA channel %d [0x%08x]", ch,
974
			    iwl_read_direct32(bus(trans),
975
					      FH_TSSR_TX_STATUS_REG));
976
	}
977
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
978

979
	if (!trans_pcie->txq) {
980
		IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
981 982 983 984
		return 0;
	}

	/* Unmap DMA from host system and free skb's */
985 986
	for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
		iwl_tx_queue_unmap(trans, txq_id);
987 988 989 990

	return 0;
}

991
static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
992 993
{
	unsigned long flags;
994
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
995

996
	/* tell the device to stop sending interrupts */
997 998 999 1000
	spin_lock_irqsave(&trans->shrd->lock, flags);
	iwl_disable_interrupts(trans);
	spin_unlock_irqrestore(&trans->shrd->lock, flags);

1001
	/* device going down, Stop using ICT table */
1002
	iwl_disable_ict(trans);
1003 1004 1005 1006 1007 1008 1009 1010

	/*
	 * If a HW restart happens during firmware loading,
	 * then the firmware loading might call this function
	 * and later it might be called again due to the
	 * restart. So don't process again if the device is
	 * already dead.
	 */
1011 1012 1013
	if (test_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status)) {
		iwl_trans_tx_stop(trans);
		iwl_trans_rx_stop(trans);
1014 1015

		/* Power-down device's busmaster DMA clocks */
1016
		iwl_write_prph(bus(trans), APMG_CLK_DIS_REG,
1017 1018 1019 1020 1021
			       APMG_CLK_VAL_DMA_CLK_RQT);
		udelay(5);
	}

	/* Make sure (redundant) we've released our request to stay awake */
1022
	iwl_clear_bit(bus(trans), CSR_GP_CNTRL,
1023
			CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1024 1025

	/* Stop the device, and put it in low power state */
1026
	iwl_apm_stop(priv(trans));
1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040

	/* Upon stop, the APM issues an interrupt if HW RF kill is set.
	 * Clean again the interrupt here
	 */
	spin_lock_irqsave(&trans->shrd->lock, flags);
	iwl_disable_interrupts(trans);
	spin_unlock_irqrestore(&trans->shrd->lock, flags);

	/* wait to make sure we flush pending tasklet*/
	synchronize_irq(bus(trans)->irq);
	tasklet_kill(&trans_pcie->irq_tasklet);

	/* stop and reset the on-board processor */
	iwl_write32(bus(trans), CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
1041 1042
}

1043
static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
1044
		struct iwl_device_cmd *dev_cmd, enum iwl_rxon_context_id ctx,
1045
		u8 sta_id, u8 tid)
1046
{
1047 1048 1049
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1050
	struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
1051
	struct iwl_cmd_meta *out_meta;
1052 1053
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
1054 1055 1056 1057 1058 1059

	dma_addr_t phys_addr = 0;
	dma_addr_t txcmd_phys;
	dma_addr_t scratch_phys;
	u16 len, firstlen, secondlen;
	u8 wait_write_ptr = 0;
1060 1061 1062
	u8 txq_id;
	bool is_agg = false;
	__le16 fc = hdr->frame_control;
1063
	u8 hdr_len = ieee80211_hdrlen(fc);
1064
	u16 __maybe_unused wifi_seq;
1065

1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
	/*
	 * Send this frame after DTIM -- there's a special queue
	 * reserved for this for contexts that support AP mode.
	 */
	if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
		txq_id = trans_pcie->mcast_queue[ctx];

		/*
		 * The microcode will clear the more data
		 * bit in the last frame it transmits.
		 */
		hdr->frame_control |=
			cpu_to_le16(IEEE80211_FCTL_MOREDATA);
	} else if (info->flags & IEEE80211_TX_CTL_TX_OFFCHAN)
		txq_id = IWL_AUX_QUEUE;
	else
		txq_id =
		    trans_pcie->ac_to_queue[ctx][skb_get_queue_mapping(skb)];

1085 1086 1087 1088 1089
	/* aggregation is on for this <sta,tid> */
	if (info->flags & IEEE80211_TX_CTL_AMPDU) {
		WARN_ON(tid >= IWL_MAX_TID_COUNT);
		txq_id = trans_pcie->agg_txq[sta_id][tid];
		is_agg = true;
1090 1091
	}

1092
	txq = &trans_pcie->txq[txq_id];
1093 1094
	q = &txq->q;

1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
	/* In AGG mode, the index in the ring must correspond to the WiFi
	 * sequence number. This is a HW requirements to help the SCD to parse
	 * the BA.
	 * Check here that the packets are in the right place on the ring.
	 */
#ifdef CONFIG_IWLWIFI_DEBUG
	wifi_seq = SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
	WARN_ONCE(is_agg && ((wifi_seq & 0xff) != q->write_ptr),
		  "Q: %d WiFi Seq %d tfdNum %d",
		  txq_id, wifi_seq, q->write_ptr);
#endif

1107
	/* Set up driver data for this TFD */
1108
	txq->skbs[q->write_ptr] = skb;
1109 1110 1111 1112 1113
	txq->cmd[q->write_ptr] = dev_cmd;

	dev_cmd->hdr.cmd = REPLY_TX;
	dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
				INDEX_TO_SEQ(q->write_ptr)));
1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136

	/* Set up first empty entry in queue's array of Tx/cmd buffers */
	out_meta = &txq->meta[q->write_ptr];

	/*
	 * Use the first empty entry in this queue's command buffer array
	 * to contain the Tx command and MAC header concatenated together
	 * (payload data will be in another buffer).
	 * Size of this varies, due to varying MAC header length.
	 * If end is not dword aligned, we'll have 2 extra bytes at the end
	 * of the MAC header (device reads on dword boundaries).
	 * We'll tell device about this padding later.
	 */
	len = sizeof(struct iwl_tx_cmd) +
		sizeof(struct iwl_cmd_header) + hdr_len;
	firstlen = (len + 3) & ~3;

	/* Tell NIC about any 2-byte padding after MAC header */
	if (firstlen != len)
		tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;

	/* Physical address of this Tx command's header (not MAC header!),
	 * within command buffer array. */
1137
	txcmd_phys = dma_map_single(bus(trans)->dev,
1138 1139
				    &dev_cmd->hdr, firstlen,
				    DMA_BIDIRECTIONAL);
1140
	if (unlikely(dma_mapping_error(bus(trans)->dev, txcmd_phys)))
1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
		return -1;
	dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
	dma_unmap_len_set(out_meta, len, firstlen);

	if (!ieee80211_has_morefrags(fc)) {
		txq->need_update = 1;
	} else {
		wait_write_ptr = 1;
		txq->need_update = 0;
	}

	/* Set up TFD's 2nd entry to point directly to remainder of skb,
	 * if any (802.11 null frames have no payload). */
	secondlen = skb->len - hdr_len;
	if (secondlen > 0) {
1156
		phys_addr = dma_map_single(bus(trans)->dev, skb->data + hdr_len,
1157
					   secondlen, DMA_TO_DEVICE);
1158 1159
		if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) {
			dma_unmap_single(bus(trans)->dev,
1160 1161 1162 1163 1164 1165 1166 1167
					 dma_unmap_addr(out_meta, mapping),
					 dma_unmap_len(out_meta, len),
					 DMA_BIDIRECTIONAL);
			return -1;
		}
	}

	/* Attach buffers to TFD */
1168
	iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
1169
	if (secondlen > 0)
1170
		iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
1171 1172 1173 1174 1175 1176
					     secondlen, 0);

	scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
				offsetof(struct iwl_tx_cmd, scratch);

	/* take back ownership of DMA buffer to enable update */
1177
	dma_sync_single_for_cpu(bus(trans)->dev, txcmd_phys, firstlen,
1178 1179 1180 1181
			DMA_BIDIRECTIONAL);
	tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
	tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);

1182
	IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
1183
		     le16_to_cpu(dev_cmd->hdr.sequence));
1184 1185 1186
	IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
	iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
	iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
1187 1188

	/* Set up entry for this TFD in Tx byte-count array */
1189
	iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
1190

1191
	dma_sync_single_for_device(bus(trans)->dev, txcmd_phys, firstlen,
1192 1193
			DMA_BIDIRECTIONAL);

1194
	trace_iwlwifi_dev_tx(priv(trans),
1195 1196 1197 1198 1199 1200 1201
			     &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
			     sizeof(struct iwl_tfd),
			     &dev_cmd->hdr, firstlen,
			     skb->data + hdr_len, secondlen);

	/* Tell device the write index *just past* this latest filled TFD */
	q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
1202 1203
	iwl_txq_update_write_ptr(trans, txq);

1204 1205 1206 1207 1208 1209
	/*
	 * At this point the frame is "transmitted" successfully
	 * and we will get a TX status notification eventually,
	 * regardless of the value of ret. "ret" only indicates
	 * whether or not we should update the write pointer.
	 */
1210
	if (iwl_queue_space(q) < q->high_mark) {
1211 1212
		if (wait_write_ptr) {
			txq->need_update = 1;
1213
			iwl_txq_update_write_ptr(trans, txq);
1214
		} else {
1215
			iwl_stop_queue(trans, txq, "Queue is full");
1216 1217 1218 1219 1220
		}
	}
	return 0;
}

1221
static void iwl_trans_pcie_kick_nic(struct iwl_trans *trans)
1222 1223
{
	/* Remove all resets to allow NIC to operate */
1224
	iwl_write32(bus(trans), CSR_RESET, 0);
1225 1226
}

1227 1228
static int iwl_trans_pcie_request_irq(struct iwl_trans *trans)
{
1229 1230
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
1231 1232
	int err;

1233 1234 1235 1236
	trans_pcie->inta_mask = CSR_INI_SET_MASK;

	tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
		iwl_irq_tasklet, (unsigned long)trans);
1237

1238
	iwl_alloc_isr_ict(trans);
1239 1240

	err = request_irq(bus(trans)->irq, iwl_isr_ict, IRQF_SHARED,
1241
		DRV_NAME, trans);
1242
	if (err) {
1243 1244
		IWL_ERR(trans, "Error allocating IRQ %d\n", bus(trans)->irq);
		iwl_free_isr_ict(trans);
1245 1246 1247
		return err;
	}

1248
	INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1249 1250 1251
	return 0;
}

1252
static int iwl_trans_pcie_reclaim(struct iwl_trans *trans, int sta_id, int tid,
1253 1254 1255
		      int txq_id, int ssn, u32 status,
		      struct sk_buff_head *skbs)
{
1256 1257
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
1258 1259
	/* n_bd is usually 256 => n_bd - 1 = 0xff */
	int tfd_num = ssn & (txq->q.n_bd - 1);
1260
	int freed = 0;
1261

1262 1263
	txq->time_stamp = jiffies;

1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
	if (unlikely(txq_id >= IWLAGN_FIRST_AMPDU_QUEUE &&
		     txq_id != trans_pcie->agg_txq[sta_id][tid])) {
		/*
		 * FIXME: this is a uCode bug which need to be addressed,
		 * log the information and return for now.
		 * Since it is can possibly happen very often and in order
		 * not to fill the syslog, don't use IWL_ERR or IWL_WARN
		 */
		IWL_DEBUG_TX_QUEUES(trans, "Bad queue mapping txq_id %d, "
			"agg_txq[sta_id[tid] %d", txq_id,
			trans_pcie->agg_txq[sta_id][tid]);
		return 1;
1276 1277 1278
	}

	if (txq->q.read_ptr != tfd_num) {
1279 1280 1281
		IWL_DEBUG_TX_REPLY(trans, "[Q %d | AC %d] %d -> %d (%d)\n",
				txq_id, iwl_get_queue_ac(txq), txq->q.read_ptr,
				tfd_num, ssn);
1282
		freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
1283 1284 1285
		if (iwl_queue_space(&txq->q) > txq->q.low_mark &&
		   (!txq->sched_retry ||
		   status != TX_STATUS_FAIL_PASSIVE_NO_RX))
1286
			iwl_wake_queue(trans, txq, "Packets reclaimed");
1287
	}
1288
	return 0;
1289 1290
}

1291
static void iwl_trans_pcie_free(struct iwl_trans *trans)
1292
{
1293
	iwl_calib_free_results(trans);
1294 1295
	iwl_trans_pcie_tx_free(trans);
	iwl_trans_pcie_rx_free(trans);
1296 1297 1298 1299
	free_irq(bus(trans)->irq, trans);
	iwl_free_isr_ict(trans);
	trans->shrd->trans = NULL;
	kfree(trans);
1300 1301
}

J
Johannes Berg 已提交
1302
#ifdef CONFIG_PM_SLEEP
1303 1304 1305 1306
static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
{
	/*
	 * This function is called when system goes into suspend state
1307 1308 1309
	 * mac80211 will call iwlagn_mac_stop() from the mac80211 suspend
	 * function first but since iwlagn_mac_stop() has no knowledge of
	 * who the caller is,
1310 1311 1312 1313 1314 1315
	 * it will not call apm_ops.stop() to stop the DMA operation.
	 * Calling apm_ops.stop here to make sure we stop the DMA.
	 *
	 * But of course ... if we have configured WoWLAN then we did other
	 * things already :-)
	 */
1316
	if (!trans->shrd->wowlan) {
1317
		iwl_apm_stop(priv(trans));
1318 1319 1320 1321 1322
	} else {
		iwl_disable_interrupts(trans);
		iwl_clear_bit(bus(trans), CSR_GP_CNTRL,
			      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
	}
1323 1324 1325 1326 1327 1328 1329 1330

	return 0;
}

static int iwl_trans_pcie_resume(struct iwl_trans *trans)
{
	bool hw_rfkill = false;

1331
	iwl_enable_interrupts(trans);
1332

1333
	if (!(iwl_read32(bus(trans), CSR_GP_CNTRL) &
1334 1335 1336 1337 1338 1339 1340 1341
				CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
		hw_rfkill = true;

	if (hw_rfkill)
		set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
	else
		clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);

1342
	iwl_set_hw_rfkill_state(priv(trans), hw_rfkill);
1343 1344 1345

	return 0;
}
J
Johannes Berg 已提交
1346
#endif /* CONFIG_PM_SLEEP */
1347

1348
static void iwl_trans_pcie_wake_any_queue(struct iwl_trans *trans,
1349 1350
					  enum iwl_rxon_context_id ctx,
					  const char *msg)
1351 1352 1353 1354 1355 1356 1357
{
	u8 ac, txq_id;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

	for (ac = 0; ac < AC_NUM; ac++) {
		txq_id = trans_pcie->ac_to_queue[ctx][ac];
1358
		IWL_DEBUG_TX_QUEUES(trans, "Queue Status: Q[%d] %s\n",
1359
			ac,
1360
			(atomic_read(&trans_pcie->queue_stop_count[ac]) > 0)
1361
			      ? "stopped" : "awake");
1362
		iwl_wake_queue(trans, &trans_pcie->txq[txq_id], msg);
1363 1364 1365
	}
}

1366
const struct iwl_trans_ops trans_ops_pcie;
1367

1368 1369 1370 1371 1372 1373
static struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd)
{
	struct iwl_trans *iwl_trans = kzalloc(sizeof(struct iwl_trans) +
					      sizeof(struct iwl_trans_pcie),
					      GFP_KERNEL);
	if (iwl_trans) {
1374 1375
		struct iwl_trans_pcie *trans_pcie =
			IWL_TRANS_GET_PCIE_TRANS(iwl_trans);
1376 1377
		iwl_trans->ops = &trans_ops_pcie;
		iwl_trans->shrd = shrd;
1378
		trans_pcie->trans = iwl_trans;
1379
		spin_lock_init(&iwl_trans->hcmd_lock);
1380
	}
1381

1382 1383
	return iwl_trans;
}
1384

1385 1386
static void iwl_trans_pcie_stop_queue(struct iwl_trans *trans, int txq_id,
				      const char *msg)
1387
{
1388 1389
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

1390
	iwl_stop_queue(trans, &trans_pcie->txq[txq_id], msg);
1391 1392
}

1393 1394 1395 1396
#define IWL_FLUSH_WAIT_MS	2000

static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
{
1397
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
	int cnt;
	unsigned long now = jiffies;
	int ret = 0;

	/* waiting for all the tx frames complete might take a while */
	for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
		if (cnt == trans->shrd->cmd_queue)
			continue;
1408
		txq = &trans_pcie->txq[cnt];
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
		q = &txq->q;
		while (q->read_ptr != q->write_ptr && !time_after(jiffies,
		       now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
			msleep(1);

		if (q->read_ptr != q->write_ptr) {
			IWL_ERR(trans, "fail to flush all tx fifo queues\n");
			ret = -ETIMEDOUT;
			break;
		}
	}
	return ret;
}

1423 1424 1425 1426 1427 1428
/*
 * On every watchdog tick we check (latest) time stamp. If it does not
 * change during timeout period and queue is not empty we reset firmware.
 */
static int iwl_trans_pcie_check_stuck_queue(struct iwl_trans *trans, int cnt)
{
1429 1430
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[cnt];
1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
	struct iwl_queue *q = &txq->q;
	unsigned long timeout;

	if (q->read_ptr == q->write_ptr) {
		txq->time_stamp = jiffies;
		return 0;
	}

	timeout = txq->time_stamp +
		  msecs_to_jiffies(hw_params(trans).wd_timeout);

	if (time_after(jiffies, timeout)) {
		IWL_ERR(trans, "Queue %d stuck for %u ms.\n", q->id,
			hw_params(trans).wd_timeout);
1445
		IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
1446
			q->read_ptr, q->write_ptr);
1447 1448 1449 1450
		IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
			iwl_read_prph(bus(trans), SCD_QUEUE_RDPTR(cnt))
				& (TFD_QUEUE_SIZE_MAX - 1),
			iwl_read_prph(bus(trans), SCD_QUEUE_WRPTR(cnt)));
1451 1452 1453 1454 1455 1456
		return 1;
	}

	return 0;
}

1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
static const char *get_fh_string(int cmd)
{
	switch (cmd) {
	IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
	IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
	IWL_CMD(FH_RSCSR_CHNL0_WPTR);
	IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
	IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
	IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
	IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
	IWL_CMD(FH_TSSR_TX_STATUS_REG);
	IWL_CMD(FH_TSSR_TX_ERROR_REG);
	default:
		return "UNKNOWN";
	}
}

int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
{
	int i;
#ifdef CONFIG_IWLWIFI_DEBUG
	int pos = 0;
	size_t bufsz = 0;
#endif
	static const u32 fh_tbl[] = {
		FH_RSCSR_CHNL0_STTS_WPTR_REG,
		FH_RSCSR_CHNL0_RBDCB_BASE_REG,
		FH_RSCSR_CHNL0_WPTR,
		FH_MEM_RCSR_CHNL0_CONFIG_REG,
		FH_MEM_RSSR_SHARED_CTRL_REG,
		FH_MEM_RSSR_RX_STATUS_REG,
		FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
		FH_TSSR_TX_STATUS_REG,
		FH_TSSR_TX_ERROR_REG
	};
#ifdef CONFIG_IWLWIFI_DEBUG
	if (display) {
		bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
		*buf = kmalloc(bufsz, GFP_KERNEL);
		if (!*buf)
			return -ENOMEM;
		pos += scnprintf(*buf + pos, bufsz - pos,
				"FH register values:\n");
		for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
			pos += scnprintf(*buf + pos, bufsz - pos,
				"  %34s: 0X%08x\n",
				get_fh_string(fh_tbl[i]),
				iwl_read_direct32(bus(trans), fh_tbl[i]));
		}
		return pos;
	}
#endif
	IWL_ERR(trans, "FH register values:\n");
	for (i = 0; i <  ARRAY_SIZE(fh_tbl); i++) {
		IWL_ERR(trans, "  %34s: 0X%08x\n",
			get_fh_string(fh_tbl[i]),
			iwl_read_direct32(bus(trans), fh_tbl[i]));
	}
	return 0;
}

static const char *get_csr_string(int cmd)
{
	switch (cmd) {
	IWL_CMD(CSR_HW_IF_CONFIG_REG);
	IWL_CMD(CSR_INT_COALESCING);
	IWL_CMD(CSR_INT);
	IWL_CMD(CSR_INT_MASK);
	IWL_CMD(CSR_FH_INT_STATUS);
	IWL_CMD(CSR_GPIO_IN);
	IWL_CMD(CSR_RESET);
	IWL_CMD(CSR_GP_CNTRL);
	IWL_CMD(CSR_HW_REV);
	IWL_CMD(CSR_EEPROM_REG);
	IWL_CMD(CSR_EEPROM_GP);
	IWL_CMD(CSR_OTP_GP_REG);
	IWL_CMD(CSR_GIO_REG);
	IWL_CMD(CSR_GP_UCODE_REG);
	IWL_CMD(CSR_GP_DRIVER_REG);
	IWL_CMD(CSR_UCODE_DRV_GP1);
	IWL_CMD(CSR_UCODE_DRV_GP2);
	IWL_CMD(CSR_LED_REG);
	IWL_CMD(CSR_DRAM_INT_TBL_REG);
	IWL_CMD(CSR_GIO_CHICKEN_BITS);
	IWL_CMD(CSR_ANA_PLL_CFG);
	IWL_CMD(CSR_HW_REV_WA_REG);
	IWL_CMD(CSR_DBG_HPET_MEM_REG);
	default:
		return "UNKNOWN";
	}
}

void iwl_dump_csr(struct iwl_trans *trans)
{
	int i;
	static const u32 csr_tbl[] = {
		CSR_HW_IF_CONFIG_REG,
		CSR_INT_COALESCING,
		CSR_INT,
		CSR_INT_MASK,
		CSR_FH_INT_STATUS,
		CSR_GPIO_IN,
		CSR_RESET,
		CSR_GP_CNTRL,
		CSR_HW_REV,
		CSR_EEPROM_REG,
		CSR_EEPROM_GP,
		CSR_OTP_GP_REG,
		CSR_GIO_REG,
		CSR_GP_UCODE_REG,
		CSR_GP_DRIVER_REG,
		CSR_UCODE_DRV_GP1,
		CSR_UCODE_DRV_GP2,
		CSR_LED_REG,
		CSR_DRAM_INT_TBL_REG,
		CSR_GIO_CHICKEN_BITS,
		CSR_ANA_PLL_CFG,
		CSR_HW_REV_WA_REG,
		CSR_DBG_HPET_MEM_REG
	};
	IWL_ERR(trans, "CSR values:\n");
	IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
		"CSR_INT_PERIODIC_REG)\n");
	for (i = 0; i <  ARRAY_SIZE(csr_tbl); i++) {
		IWL_ERR(trans, "  %25s: 0X%08x\n",
			get_csr_string(csr_tbl[i]),
			iwl_read32(bus(trans), csr_tbl[i]));
	}
}

1587 1588 1589
#ifdef CONFIG_IWLWIFI_DEBUGFS
/* create and remove of files */
#define DEBUGFS_ADD_FILE(name, parent, mode) do {			\
1590
	if (!debugfs_create_file(#name, mode, parent, trans,		\
1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620
				 &iwl_dbgfs_##name##_ops))		\
		return -ENOMEM;						\
} while (0)

/* file operation */
#define DEBUGFS_READ_FUNC(name)                                         \
static ssize_t iwl_dbgfs_##name##_read(struct file *file,               \
					char __user *user_buf,          \
					size_t count, loff_t *ppos);

#define DEBUGFS_WRITE_FUNC(name)                                        \
static ssize_t iwl_dbgfs_##name##_write(struct file *file,              \
					const char __user *user_buf,    \
					size_t count, loff_t *ppos);


static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file)
{
	file->private_data = inode->i_private;
	return 0;
}

#define DEBUGFS_READ_FILE_OPS(name)					\
	DEBUGFS_READ_FUNC(name);					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.read = iwl_dbgfs_##name##_read,				\
	.open = iwl_dbgfs_open_file_generic,				\
	.llseek = generic_file_llseek,					\
};

1621 1622 1623 1624 1625 1626 1627 1628
#define DEBUGFS_WRITE_FILE_OPS(name)                                    \
	DEBUGFS_WRITE_FUNC(name);                                       \
static const struct file_operations iwl_dbgfs_##name##_ops = {          \
	.write = iwl_dbgfs_##name##_write,                              \
	.open = iwl_dbgfs_open_file_generic,				\
	.llseek = generic_file_llseek,					\
};

1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
#define DEBUGFS_READ_WRITE_FILE_OPS(name)				\
	DEBUGFS_READ_FUNC(name);					\
	DEBUGFS_WRITE_FUNC(name);					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.write = iwl_dbgfs_##name##_write,				\
	.read = iwl_dbgfs_##name##_read,				\
	.open = iwl_dbgfs_open_file_generic,				\
	.llseek = generic_file_llseek,					\
};

static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
						char __user *user_buf,
1641 1642
						size_t count, loff_t *ppos)
{
1643
	struct iwl_trans *trans = file->private_data;
1644
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1645 1646 1647 1648 1649 1650
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
	char *buf;
	int pos = 0;
	int cnt;
	int ret;
1651
	const size_t bufsz = sizeof(char) * 64 * hw_params(trans).max_txq_num;
1652

1653
	if (!trans_pcie->txq) {
1654
		IWL_ERR(trans, "txq not ready\n");
1655 1656 1657 1658 1659 1660
		return -EAGAIN;
	}
	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;

1661
	for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
1662
		txq = &trans_pcie->txq[cnt];
1663 1664 1665 1666 1667
		q = &txq->q;
		pos += scnprintf(buf + pos, bufsz - pos,
				"hwq %.2d: read=%u write=%u stop=%d"
				" swq_id=%#.2x (ac %d/hwq %d)\n",
				cnt, q->read_ptr, q->write_ptr,
1668
				!!test_bit(cnt, trans_pcie->queue_stopped),
1669 1670 1671 1672 1673 1674
				txq->swq_id, txq->swq_id & 3,
				(txq->swq_id >> 2) & 0x1f);
		if (cnt >= 4)
			continue;
		/* for the ACs, display the stop count too */
		pos += scnprintf(buf + pos, bufsz - pos,
1675 1676
			"        stop-count: %d\n",
			atomic_read(&trans_pcie->queue_stop_count[cnt]));
1677 1678 1679 1680 1681 1682 1683 1684 1685
	}
	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
						char __user *user_buf,
						size_t count, loff_t *ppos) {
1686 1687 1688 1689
	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
	char buf[256];
	int pos = 0;
	const size_t bufsz = sizeof(buf);

	pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
						rxq->read);
	pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
						rxq->write);
	pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
						rxq->free_count);
	if (rxq->rb_stts) {
		pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
			 le16_to_cpu(rxq->rb_stts->closed_rb_num) &  0x0FFF);
	} else {
		pos += scnprintf(buf + pos, bufsz - pos,
					"closed_rb_num: Not Allocated\n");
	}
	return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
}

1710 1711 1712 1713 1714 1715 1716 1717 1718
static ssize_t iwl_dbgfs_log_event_read(struct file *file,
					 char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	char *buf;
	int pos = 0;
	ssize_t ret = -ENOMEM;

1719
	ret = pos = iwl_dump_nic_event_log(trans, true, &buf, true);
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742
	if (buf) {
		ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
		kfree(buf);
	}
	return ret;
}

static ssize_t iwl_dbgfs_log_event_write(struct file *file,
					const char __user *user_buf,
					size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	u32 event_log_flag;
	char buf[8];
	int buf_size;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%d", &event_log_flag) != 1)
		return -EFAULT;
	if (event_log_flag == 1)
1743
		iwl_dump_nic_event_log(trans, true, NULL, false);
1744 1745 1746 1747

	return count;
}

1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833
static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
					char __user *user_buf,
					size_t count, loff_t *ppos) {

	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	int pos = 0;
	char *buf;
	int bufsz = 24 * 64; /* 24 items * 64 char per item */
	ssize_t ret;

	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf) {
		IWL_ERR(trans, "Can not allocate Buffer\n");
		return -ENOMEM;
	}

	pos += scnprintf(buf + pos, bufsz - pos,
			"Interrupt Statistics Report:\n");

	pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
		isr_stats->hw);
	pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
		isr_stats->sw);
	if (isr_stats->sw || isr_stats->hw) {
		pos += scnprintf(buf + pos, bufsz - pos,
			"\tLast Restarting Code:  0x%X\n",
			isr_stats->err_code);
	}
#ifdef CONFIG_IWLWIFI_DEBUG
	pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
		isr_stats->sch);
	pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
		isr_stats->alive);
#endif
	pos += scnprintf(buf + pos, bufsz - pos,
		"HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);

	pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
		isr_stats->ctkill);

	pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
		isr_stats->wakeup);

	pos += scnprintf(buf + pos, bufsz - pos,
		"Rx command responses:\t\t %u\n", isr_stats->rx);

	pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
		isr_stats->tx);

	pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
		isr_stats->unhandled);

	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	char buf[8];
	int buf_size;
	u32 reset_flag;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%x", &reset_flag) != 1)
		return -EFAULT;
	if (reset_flag == 0)
		memset(isr_stats, 0, sizeof(*isr_stats));

	return count;
}

1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873
static ssize_t iwl_dbgfs_csr_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	char buf[8];
	int buf_size;
	int csr;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%d", &csr) != 1)
		return -EFAULT;

	iwl_dump_csr(trans);

	return count;
}

static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
					 char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	char *buf;
	int pos = 0;
	ssize_t ret = -EFAULT;

	ret = pos = iwl_dump_fh(trans, &buf, true);
	if (buf) {
		ret = simple_read_from_buffer(user_buf,
					      count, ppos, buf, pos);
		kfree(buf);
	}

	return ret;
}

1874
DEBUGFS_READ_WRITE_FILE_OPS(log_event);
1875
DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
1876
DEBUGFS_READ_FILE_OPS(fh_reg);
1877 1878
DEBUGFS_READ_FILE_OPS(rx_queue);
DEBUGFS_READ_FILE_OPS(tx_queue);
1879
DEBUGFS_WRITE_FILE_OPS(csr);
1880 1881 1882 1883 1884 1885 1886 1887 1888 1889

/*
 * Create the debugfs files and directories
 *
 */
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
					struct dentry *dir)
{
	DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
	DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
1890
	DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR);
1891
	DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
1892 1893
	DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
	DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
1894 1895 1896 1897 1898 1899 1900 1901 1902
	return 0;
}
#else
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
					struct dentry *dir)
{ return 0; }

#endif /*CONFIG_IWLWIFI_DEBUGFS */

1903 1904 1905 1906 1907 1908
const struct iwl_trans_ops trans_ops_pcie = {
	.alloc = iwl_trans_pcie_alloc,
	.request_irq = iwl_trans_pcie_request_irq,
	.start_device = iwl_trans_pcie_start_device,
	.prepare_card_hw = iwl_trans_pcie_prepare_card_hw,
	.stop_device = iwl_trans_pcie_stop_device,
1909

1910
	.tx_start = iwl_trans_pcie_tx_start,
1911
	.wake_any_queue = iwl_trans_pcie_wake_any_queue,
1912

1913
	.send_cmd = iwl_trans_pcie_send_cmd,
1914

1915
	.tx = iwl_trans_pcie_tx,
1916
	.reclaim = iwl_trans_pcie_reclaim,
1917

1918
	.tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
1919
	.tx_agg_alloc = iwl_trans_pcie_tx_agg_alloc,
1920
	.tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
1921

1922
	.kick_nic = iwl_trans_pcie_kick_nic,
1923

1924
	.free = iwl_trans_pcie_free,
1925
	.stop_queue = iwl_trans_pcie_stop_queue,
1926 1927

	.dbgfs_register = iwl_trans_pcie_dbgfs_register,
1928 1929

	.wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
1930
	.check_stuck_queue = iwl_trans_pcie_check_stuck_queue,
1931

J
Johannes Berg 已提交
1932
#ifdef CONFIG_PM_SLEEP
1933 1934
	.suspend = iwl_trans_pcie_suspend,
	.resume = iwl_trans_pcie_resume,
J
Johannes Berg 已提交
1935
#endif
1936
};