irq-mmp2.c 4.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 *  linux/arch/arm/mach-mmp/irq-mmp2.c
 *
 *  Generic IRQ handling, GPIO IRQ demultiplexing, etc.
 *
 *  Author:	Haojian Zhuang <haojian.zhuang@marvell.com>
 *  Copyright:	Marvell International Ltd.
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License version 2 as
 *  published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/irq.h>
#include <linux/io.h>

#include <mach/regs-icu.h>
19
#include <mach/mmp2.h>
20 21 22

#include "common.h"

23
static void icu_mask_irq(struct irq_data *d)
24
{
25
	uint32_t r = __raw_readl(ICU_INT_CONF(d->irq));
26 27

	r &= ~ICU_INT_ROUTE_PJ4_IRQ;
28
	__raw_writel(r, ICU_INT_CONF(d->irq));
29 30
}

31
static void icu_unmask_irq(struct irq_data *d)
32
{
33
	uint32_t r = __raw_readl(ICU_INT_CONF(d->irq));
34 35

	r |= ICU_INT_ROUTE_PJ4_IRQ;
36
	__raw_writel(r, ICU_INT_CONF(d->irq));
37 38 39 40
}

static struct irq_chip icu_irq_chip = {
	.name		= "icu_irq",
41 42 43
	.irq_mask	= icu_mask_irq,
	.irq_mask_ack	= icu_mask_irq,
	.irq_unmask	= icu_unmask_irq,
44 45
};

46
static void pmic_irq_ack(struct irq_data *d)
47
{
48
	if (d->irq == IRQ_MMP2_PMIC)
49 50 51
		mmp2_clear_pmic_int();
}

52
#define SECOND_IRQ_MASK(_name_, irq_base, prefix)			\
53
static void _name_##_mask_irq(struct irq_data *d)			\
54 55
{									\
	uint32_t r;							\
56
	r = __raw_readl(prefix##_MASK) | (1 << (d->irq - irq_base));	\
57 58 59 60
	__raw_writel(r, prefix##_MASK);					\
}

#define SECOND_IRQ_UNMASK(_name_, irq_base, prefix)			\
61
static void _name_##_unmask_irq(struct irq_data *d)			\
62 63
{									\
	uint32_t r;							\
64
	r = __raw_readl(prefix##_MASK) & ~(1 << (d->irq - irq_base));	\
65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
	__raw_writel(r, prefix##_MASK);					\
}

#define SECOND_IRQ_DEMUX(_name_, irq_base, prefix)			\
static void _name_##_irq_demux(unsigned int irq, struct irq_desc *desc)	\
{									\
	unsigned long status, mask, n;					\
	mask = __raw_readl(prefix##_MASK);				\
	while (1) {							\
		status = __raw_readl(prefix##_STATUS) & ~mask;		\
		if (status == 0)					\
			break;						\
		n = find_first_bit(&status, BITS_PER_LONG);		\
		while (n < BITS_PER_LONG) {				\
			generic_handle_irq(irq_base + n);		\
			n = find_next_bit(&status, BITS_PER_LONG, n+1);	\
		}							\
	}								\
}

#define SECOND_IRQ_CHIP(_name_, irq_base, prefix)			\
SECOND_IRQ_MASK(_name_, irq_base, prefix)				\
SECOND_IRQ_UNMASK(_name_, irq_base, prefix)				\
SECOND_IRQ_DEMUX(_name_, irq_base, prefix)				\
static struct irq_chip _name_##_irq_chip = {				\
	.name		= #_name_,					\
91 92
	.irq_mask	= _name_##_mask_irq,				\
	.irq_unmask	= _name_##_unmask_irq,				\
93 94 95 96 97 98 99 100 101 102 103 104 105
}

SECOND_IRQ_CHIP(pmic, IRQ_MMP2_PMIC_BASE, MMP2_ICU_INT4);
SECOND_IRQ_CHIP(rtc,  IRQ_MMP2_RTC_BASE,  MMP2_ICU_INT5);
SECOND_IRQ_CHIP(twsi, IRQ_MMP2_TWSI_BASE, MMP2_ICU_INT17);
SECOND_IRQ_CHIP(misc, IRQ_MMP2_MISC_BASE, MMP2_ICU_INT35);
SECOND_IRQ_CHIP(ssp,  IRQ_MMP2_SSP_BASE,  MMP2_ICU_INT51);

static void init_mux_irq(struct irq_chip *chip, int start, int num)
{
	int irq;

	for (irq = start; num > 0; irq++, num--) {
106 107
		struct irq_data *d = irq_get_irq_data(irq);

108
		/* mask and clear the IRQ */
109 110 111
		chip->irq_mask(d);
		if (chip->irq_ack)
			chip->irq_ack(d);
112

113 114 115 116 117 118
		set_irq_chip(irq, chip);
		set_irq_flags(irq, IRQF_VALID);
		set_irq_handler(irq, handle_level_irq);
	}
}

119
void __init mmp2_init_icu(void)
120 121 122 123
{
	int irq;

	for (irq = 0; irq < IRQ_MMP2_MUX_BASE; irq++) {
124
		icu_mask_irq(irq_get_irq_data(irq));
125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140
		set_irq_chip(irq, &icu_irq_chip);
		set_irq_flags(irq, IRQF_VALID);

		switch (irq) {
		case IRQ_MMP2_PMIC_MUX:
		case IRQ_MMP2_RTC_MUX:
		case IRQ_MMP2_TWSI_MUX:
		case IRQ_MMP2_MISC_MUX:
		case IRQ_MMP2_SSP_MUX:
			break;
		default:
			set_irq_handler(irq, handle_level_irq);
			break;
		}
	}

141 142 143
	/* NOTE: IRQ_MMP2_PMIC requires the PMIC MFPR register
	 * to be written to clear the interrupt
	 */
144
	pmic_irq_chip.irq_ack = pmic_irq_ack;
145

146 147 148 149 150 151 152 153 154 155 156 157
	init_mux_irq(&pmic_irq_chip, IRQ_MMP2_PMIC_BASE, 2);
	init_mux_irq(&rtc_irq_chip, IRQ_MMP2_RTC_BASE, 2);
	init_mux_irq(&twsi_irq_chip, IRQ_MMP2_TWSI_BASE, 5);
	init_mux_irq(&misc_irq_chip, IRQ_MMP2_MISC_BASE, 15);
	init_mux_irq(&ssp_irq_chip, IRQ_MMP2_SSP_BASE, 2);

	set_irq_chained_handler(IRQ_MMP2_PMIC_MUX, pmic_irq_demux);
	set_irq_chained_handler(IRQ_MMP2_RTC_MUX, rtc_irq_demux);
	set_irq_chained_handler(IRQ_MMP2_TWSI_MUX, twsi_irq_demux);
	set_irq_chained_handler(IRQ_MMP2_MISC_MUX, misc_irq_demux);
	set_irq_chained_handler(IRQ_MMP2_SSP_MUX, ssp_irq_demux);
}