pm-sh7372.c 12.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * sh7372 Power management support
 *
 *  Copyright (C) 2011 Magnus Damm
 *
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 */

#include <linux/pm.h>
#include <linux/suspend.h>
13
#include <linux/cpuidle.h>
14 15 16 17
#include <linux/module.h>
#include <linux/list.h>
#include <linux/err.h>
#include <linux/slab.h>
18
#include <linux/pm_clock.h>
19 20
#include <linux/platform_device.h>
#include <linux/delay.h>
21 22
#include <linux/irq.h>
#include <linux/bitrev.h>
23
#include <linux/console.h>
24 25 26
#include <asm/system.h>
#include <asm/io.h>
#include <asm/tlbflush.h>
27
#include <asm/suspend.h>
28
#include <mach/common.h>
29
#include <mach/sh7372.h>
30

31 32 33
/* DBG */
#define DBGREG1 0xe6100020
#define DBGREG9 0xe6100040
34

35 36 37 38 39 40 41 42 43 44
/* CPGA */
#define SYSTBCR 0xe6150024
#define MSTPSR0 0xe6150030
#define MSTPSR1 0xe6150038
#define MSTPSR2 0xe6150040
#define MSTPSR3 0xe6150048
#define MSTPSR4 0xe615004c
#define PLLC01STPCR 0xe61500c8

/* SYSC */
45 46
#define SPDCR 0xe6180008
#define SWUCR 0xe6180014
47
#define SBAR 0xe6180020
48
#define WUPRMSK 0xe6180028
49 50
#define WUPSMSK 0xe618002c
#define WUPSMSK2 0xe6180048
51
#define PSTR 0xe6180080
52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73
#define WUPSFAC 0xe6180098
#define IRQCR 0xe618022c
#define IRQCR2 0xe6180238
#define IRQCR3 0xe6180244
#define IRQCR4 0xe6180248
#define PDNSEL 0xe6180254

/* INTC */
#define ICR1A 0xe6900000
#define ICR2A 0xe6900004
#define ICR3A 0xe6900008
#define ICR4A 0xe690000c
#define INTMSK00A 0xe6900040
#define INTMSK10A 0xe6900044
#define INTMSK20A 0xe6900048
#define INTMSK30A 0xe690004c

/* MFIS */
#define SMFRAM 0xe6a70000

/* AP-System Core */
#define APARMBAREA 0xe6f10020
74 75 76 77 78 79 80 81 82 83 84

#define PSTR_RETRIES 100
#define PSTR_DELAY_US 10

#ifdef CONFIG_PM

static int pd_power_down(struct generic_pm_domain *genpd)
{
	struct sh7372_pm_domain *sh7372_pd = to_sh7372_pd(genpd);
	unsigned int mask = 1 << sh7372_pd->bit_shift;

85 86
	if (sh7372_pd->suspend) {
		int ret = sh7372_pd->suspend();
87

88 89 90
		if (ret)
			return ret;
	}
91

92 93 94 95 96 97 98 99 100 101 102 103
	if (__raw_readl(PSTR) & mask) {
		unsigned int retry_count;

		__raw_writel(mask, SPDCR);

		for (retry_count = PSTR_RETRIES; retry_count; retry_count--) {
			if (!(__raw_readl(SPDCR) & mask))
				break;
			cpu_relax();
		}
	}

104
	if (!sh7372_pd->no_debug)
105 106
		pr_debug("%s: Power off, 0x%08x -> PSTR = 0x%08x\n",
			 genpd->name, mask, __raw_readl(PSTR));
107 108 109 110

	return 0;
}

111
static int __pd_power_up(struct sh7372_pm_domain *sh7372_pd, bool do_resume)
112 113 114 115 116 117 118 119 120 121 122 123
{
	unsigned int mask = 1 << sh7372_pd->bit_shift;
	unsigned int retry_count;
	int ret = 0;

	if (__raw_readl(PSTR) & mask)
		goto out;

	__raw_writel(mask, SWUCR);

	for (retry_count = 2 * PSTR_RETRIES; retry_count; retry_count--) {
		if (!(__raw_readl(SWUCR) & mask))
124
			break;
125 126 127 128 129
		if (retry_count > PSTR_RETRIES)
			udelay(PSTR_DELAY_US);
		else
			cpu_relax();
	}
130
	if (!retry_count)
131 132
		ret = -EIO;

133
	if (!sh7372_pd->no_debug)
134 135
		pr_debug("%s: Power on, 0x%08x -> PSTR = 0x%08x\n",
			 sh7372_pd->genpd.name, mask, __raw_readl(PSTR));
136

137
 out:
138
	if (ret == 0 && sh7372_pd->resume && do_resume)
139 140
		sh7372_pd->resume();

141 142 143
	return ret;
}

144 145 146 147 148
static int pd_power_up(struct generic_pm_domain *genpd)
{
	 return __pd_power_up(to_sh7372_pd(genpd), true);
}

149
static int sh7372_a4r_suspend(void)
150 151 152
{
	sh7372_intcs_suspend();
	__raw_writel(0x300fffff, WUPRMSK); /* avoid wakeup */
153
	return 0;
154 155
}

156 157
static bool pd_active_wakeup(struct device *dev)
{
158 159 160 161
	bool (*active_wakeup)(struct device *dev);

	active_wakeup = dev_gpd_data(dev)->ops.active_wakeup;
	return active_wakeup ? active_wakeup(dev) : true;
162 163
}

164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192
static int sh7372_stop_dev(struct device *dev)
{
	int (*stop)(struct device *dev);

	stop = dev_gpd_data(dev)->ops.stop;
	if (stop) {
		int ret = stop(dev);
		if (ret)
			return ret;
	}
	return pm_clk_suspend(dev);
}

static int sh7372_start_dev(struct device *dev)
{
	int (*start)(struct device *dev);
	int ret;

	ret = pm_clk_resume(dev);
	if (ret)
		return ret;

	start = dev_gpd_data(dev)->ops.start;
	if (start)
		ret = start(dev);

	return ret;
}

193 194 195
void sh7372_init_pm_domain(struct sh7372_pm_domain *sh7372_pd)
{
	struct generic_pm_domain *genpd = &sh7372_pd->genpd;
196
	struct dev_power_governor *gov = sh7372_pd->gov;
197

198
	pm_genpd_init(genpd, gov ? : &simple_qos_governor, false);
199 200 201
	genpd->dev_ops.stop = sh7372_stop_dev;
	genpd->dev_ops.start = sh7372_start_dev;
	genpd->dev_ops.active_wakeup = pd_active_wakeup;
202
	genpd->dev_irq_safe = true;
203 204
	genpd->power_off = pd_power_down;
	genpd->power_on = pd_power_up;
205
	__pd_power_up(sh7372_pd, false);
206 207 208 209 210 211 212 213
}

void sh7372_add_device_to_domain(struct sh7372_pm_domain *sh7372_pd,
				 struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;

	pm_genpd_add_device(&sh7372_pd->genpd, dev);
214 215
	if (pm_clk_no_clocks(dev))
		pm_clk_add(dev, NULL);
216 217
}

218 219 220 221 222 223
void sh7372_pm_add_subdomain(struct sh7372_pm_domain *sh7372_pd,
			     struct sh7372_pm_domain *sh7372_sd)
{
	pm_genpd_add_subdomain(&sh7372_pd->genpd, &sh7372_sd->genpd);
}

224
struct sh7372_pm_domain sh7372_a4lc = {
225
	.genpd.name = "A4LC",
226 227 228
	.bit_shift = 1,
};

229
struct sh7372_pm_domain sh7372_a4mp = {
230
	.genpd.name = "A4MP",
231 232 233
	.bit_shift = 2,
};

234
struct sh7372_pm_domain sh7372_d4 = {
235
	.genpd.name = "D4",
236 237 238
	.bit_shift = 3,
};

239
struct sh7372_pm_domain sh7372_a4r = {
240
	.genpd.name = "A4R",
241
	.bit_shift = 5,
242
	.gov = &pm_domain_always_on_gov,
243 244 245 246
	.suspend = sh7372_a4r_suspend,
	.resume = sh7372_intcs_resume,
};

247
struct sh7372_pm_domain sh7372_a3rv = {
248
	.genpd.name = "A3RV",
249 250 251
	.bit_shift = 6,
};

252
struct sh7372_pm_domain sh7372_a3ri = {
253
	.genpd.name = "A3RI",
254 255 256
	.bit_shift = 8,
};

257 258 259 260 261 262 263 264 265
static int sh7372_a4s_suspend(void)
{
	/*
	 * The A4S domain contains the CPU core and therefore it should
	 * only be turned off if the CPU is in use.
	 */
	return -EBUSY;
}

266 267 268 269 270
struct sh7372_pm_domain sh7372_a4s = {
	.genpd.name = "A4S",
	.bit_shift = 10,
	.gov = &pm_domain_always_on_gov,
	.no_debug = true,
271
	.suspend = sh7372_a4s_suspend,
272 273
};

274 275 276 277 278 279 280 281 282
static int sh7372_a3sp_suspend(void)
{
	/*
	 * Serial consoles make use of SCIF hardware located in A3SP,
	 * keep such power domain on if "no_console_suspend" is set.
	 */
	return console_suspend_enabled ? -EBUSY : 0;
}

283
struct sh7372_pm_domain sh7372_a3sp = {
284
	.genpd.name = "A3SP",
285
	.bit_shift = 11,
286
	.gov = &pm_domain_always_on_gov,
287
	.no_debug = true,
288
	.suspend = sh7372_a3sp_suspend,
289 290
};

291
struct sh7372_pm_domain sh7372_a3sg = {
292
	.genpd.name = "A3SG",
293 294 295
	.bit_shift = 13,
};

296 297 298 299 300
#else /* !CONFIG_PM */

static inline void sh7372_a3sp_init(void) {}

#endif /* !CONFIG_PM */
301

302
#if defined(CONFIG_SUSPEND) || defined(CONFIG_CPU_IDLE)
303
static int sh7372_do_idle_core_standby(unsigned long unused)
304
{
305 306 307
	cpu_do_idle(); /* WFI when SYSTBCR == 0x10 -> Core Standby */
	return 0;
}
308

309
static void sh7372_set_reset_vector(unsigned long address)
310 311
{
	/* set reset vector, translate 4k */
312
	__raw_writel(address, SBAR);
313
	__raw_writel(0, APARMBAREA);
314 315 316 317 318
}

static void sh7372_enter_core_standby(void)
{
	sh7372_set_reset_vector(__pa(sh7372_resume_core_standby_sysc));
319

320 321 322 323
	/* enter sleep mode with SYSTBCR to 0x10 */
	__raw_writel(0x10, SYSTBCR);
	cpu_suspend(0, sh7372_do_idle_core_standby);
	__raw_writel(0, SYSTBCR);
324

325 326
	 /* disable reset vector translation */
	__raw_writel(0, SBAR);
327
}
328
#endif
329

330
#ifdef CONFIG_SUSPEND
331
static void sh7372_enter_sysc(int pllc0_on, unsigned long sleep_mode)
332 333 334 335 336 337 338
{
	if (pllc0_on)
		__raw_writel(0, PLLC01STPCR);
	else
		__raw_writel(1 << 28, PLLC01STPCR);

	__raw_readl(WUPSFAC); /* read wakeup int. factor before sleep */
339
	cpu_suspend(sleep_mode, sh7372_do_idle_sysc);
340 341 342 343 344 345
	__raw_readl(WUPSFAC); /* read wakeup int. factor after wakeup */

	 /* disable reset vector translation */
	__raw_writel(0, SBAR);
}

346
static int sh7372_sysc_valid(unsigned long *mskp, unsigned long *msk2p)
347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433
{
	unsigned long mstpsr0, mstpsr1, mstpsr2, mstpsr3, mstpsr4;
	unsigned long msk, msk2;

	/* check active clocks to determine potential wakeup sources */

	mstpsr0 = __raw_readl(MSTPSR0);
	if ((mstpsr0 & 0x00000003) != 0x00000003) {
		pr_debug("sh7372 mstpsr0 0x%08lx\n", mstpsr0);
		return 0;
	}

	mstpsr1 = __raw_readl(MSTPSR1);
	if ((mstpsr1 & 0xff079b7f) != 0xff079b7f) {
		pr_debug("sh7372 mstpsr1 0x%08lx\n", mstpsr1);
		return 0;
	}

	mstpsr2 = __raw_readl(MSTPSR2);
	if ((mstpsr2 & 0x000741ff) != 0x000741ff) {
		pr_debug("sh7372 mstpsr2 0x%08lx\n", mstpsr2);
		return 0;
	}

	mstpsr3 = __raw_readl(MSTPSR3);
	if ((mstpsr3 & 0x1a60f010) != 0x1a60f010) {
		pr_debug("sh7372 mstpsr3 0x%08lx\n", mstpsr3);
		return 0;
	}

	mstpsr4 = __raw_readl(MSTPSR4);
	if ((mstpsr4 & 0x00008cf0) != 0x00008cf0) {
		pr_debug("sh7372 mstpsr4 0x%08lx\n", mstpsr4);
		return 0;
	}

	msk = 0;
	msk2 = 0;

	/* make bitmaps of limited number of wakeup sources */

	if ((mstpsr2 & (1 << 23)) == 0) /* SPU2 */
		msk |= 1 << 31;

	if ((mstpsr2 & (1 << 12)) == 0) /* MFI_MFIM */
		msk |= 1 << 21;

	if ((mstpsr4 & (1 << 3)) == 0) /* KEYSC */
		msk |= 1 << 2;

	if ((mstpsr1 & (1 << 24)) == 0) /* CMT0 */
		msk |= 1 << 1;

	if ((mstpsr3 & (1 << 29)) == 0) /* CMT1 */
		msk |= 1 << 1;

	if ((mstpsr4 & (1 << 0)) == 0) /* CMT2 */
		msk |= 1 << 1;

	if ((mstpsr2 & (1 << 13)) == 0) /* MFI_MFIS */
		msk2 |= 1 << 17;

	*mskp = msk;
	*msk2p = msk2;

	return 1;
}

static void sh7372_icr_to_irqcr(unsigned long icr, u16 *irqcr1p, u16 *irqcr2p)
{
	u16 tmp, irqcr1, irqcr2;
	int k;

	irqcr1 = 0;
	irqcr2 = 0;

	/* convert INTCA ICR register layout to SYSC IRQCR+IRQCR2 */
	for (k = 0; k <= 7; k++) {
		tmp = (icr >> ((7 - k) * 4)) & 0xf;
		irqcr1 |= (tmp & 0x03) << (k * 2);
		irqcr2 |= (tmp >> 2) << (k * 2);
	}

	*irqcr1p = irqcr1;
	*irqcr2p = irqcr2;
}

434
static void sh7372_setup_sysc(unsigned long msk, unsigned long msk2)
435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466
{
	u16 irqcrx_low, irqcrx_high, irqcry_low, irqcry_high;
	unsigned long tmp;

	/* read IRQ0A -> IRQ15A mask */
	tmp = bitrev8(__raw_readb(INTMSK00A));
	tmp |= bitrev8(__raw_readb(INTMSK10A)) << 8;

	/* setup WUPSMSK from clocks and external IRQ mask */
	msk = (~msk & 0xc030000f) | (tmp << 4);
	__raw_writel(msk, WUPSMSK);

	/* propage level/edge trigger for external IRQ 0->15 */
	sh7372_icr_to_irqcr(__raw_readl(ICR1A), &irqcrx_low, &irqcry_low);
	sh7372_icr_to_irqcr(__raw_readl(ICR2A), &irqcrx_high, &irqcry_high);
	__raw_writel((irqcrx_high << 16) | irqcrx_low, IRQCR);
	__raw_writel((irqcry_high << 16) | irqcry_low, IRQCR2);

	/* read IRQ16A -> IRQ31A mask */
	tmp = bitrev8(__raw_readb(INTMSK20A));
	tmp |= bitrev8(__raw_readb(INTMSK30A)) << 8;

	/* setup WUPSMSK2 from clocks and external IRQ mask */
	msk2 = (~msk2 & 0x00030000) | tmp;
	__raw_writel(msk2, WUPSMSK2);

	/* propage level/edge trigger for external IRQ 16->31 */
	sh7372_icr_to_irqcr(__raw_readl(ICR3A), &irqcrx_low, &irqcry_low);
	sh7372_icr_to_irqcr(__raw_readl(ICR4A), &irqcrx_high, &irqcry_high);
	__raw_writel((irqcrx_high << 16) | irqcrx_low, IRQCR3);
	__raw_writel((irqcry_high << 16) | irqcry_low, IRQCR4);
}
467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482

static void sh7372_enter_a3sm_common(int pllc0_on)
{
	sh7372_set_reset_vector(__pa(sh7372_resume_core_standby_sysc));
	sh7372_enter_sysc(pllc0_on, 1 << 12);
}

static void sh7372_enter_a4s_common(int pllc0_on)
{
	sh7372_intca_suspend();
	memcpy((void *)SMFRAM, sh7372_resume_core_standby_sysc, 0x100);
	sh7372_set_reset_vector(SMFRAM);
	sh7372_enter_sysc(pllc0_on, 1 << 10);
	sh7372_intca_resume();
}

483
#endif
484

485
#ifdef CONFIG_CPU_IDLE
486

487
static void sh7372_cpuidle_setup(struct cpuidle_driver *drv)
488
{
489
	struct cpuidle_state *state = &drv->states[drv->state_count];
490 491 492 493 494

	snprintf(state->name, CPUIDLE_NAME_LEN, "C2");
	strncpy(state->desc, "Core Standby Mode", CPUIDLE_DESC_LEN);
	state->exit_latency = 10;
	state->target_residency = 20 + 10;
495 496
	state->flags = CPUIDLE_FLAG_TIME_VALID;
	shmobile_cpuidle_modes[drv->state_count] = sh7372_enter_core_standby;
497

498
	drv->state_count++;
499 500 501 502 503 504 505 506 507 508 509
}

static void sh7372_cpuidle_init(void)
{
	shmobile_cpuidle_setup = sh7372_cpuidle_setup;
}
#else
static void sh7372_cpuidle_init(void) {}
#endif

#ifdef CONFIG_SUSPEND
510

511 512
static int sh7372_enter_suspend(suspend_state_t suspend_state)
{
513 514 515
	unsigned long msk, msk2;

	/* check active clocks to determine potential wakeup sources */
516
	if (sh7372_sysc_valid(&msk, &msk2)) {
517
		/* convert INTC mask and sense to SYSC mask and sense */
518 519
		sh7372_setup_sysc(msk, msk2);

520
		if (!console_suspend_enabled &&
521 522 523 524 525 526 527 528 529
		    sh7372_a4s.genpd.status == GPD_STATE_POWER_OFF) {
			/* enter A4S sleep with PLLC0 off */
			pr_debug("entering A4S\n");
			sh7372_enter_a4s_common(0);
		} else {
			/* enter A3SM sleep with PLLC0 off */
			pr_debug("entering A3SM\n");
			sh7372_enter_a3sm_common(0);
		}
530 531 532 533 534
	} else {
		/* default to Core Standby that supports all wakeup sources */
		pr_debug("entering Core Standby\n");
		sh7372_enter_core_standby();
	}
535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552
	return 0;
}

static void sh7372_suspend_init(void)
{
	shmobile_suspend_ops.enter = sh7372_enter_suspend;
}
#else
static void sh7372_suspend_init(void) {}
#endif

void __init sh7372_pm_init(void)
{
	/* enable DBG hardware block to kick SYSC */
	__raw_writel(0x0000a500, DBGREG9);
	__raw_writel(0x0000a501, DBGREG9);
	__raw_writel(0x00000000, DBGREG1);

553 554 555
	/* do not convert A3SM, A3SP, A3SG, A4R power down into A4S */
	__raw_writel(0, PDNSEL);

556
	sh7372_suspend_init();
557
	sh7372_cpuidle_init();
558
}