i915_drv.h 39.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include "i915_reg.h"
J
Jesse Barnes 已提交
34
#include "intel_bios.h"
35
#include "intel_ringbuffer.h"
36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <drm/intel-gtt.h>
39

L
Linus Torvalds 已提交
40 41 42 43 44 45 46
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
47
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
48

49 50 51 52 53
enum pipe {
	PIPE_A = 0,
	PIPE_B,
};

54 55 56 57 58
enum plane {
	PLANE_A = 0,
	PLANE_B,
};

59 60
#define I915_NUM_PIPE	2

61 62
#define I915_GEM_GPU_DOMAINS	(~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))

L
Linus Torvalds 已提交
63 64 65
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
66 67
 * 1.2: Add Power Management
 * 1.3: Add vblank support
68
 * 1.4: Fix cmdbuffer path, add heap destroy
69
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
70 71
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
72 73
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
74
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
75 76
#define DRIVER_PATCHLEVEL	0

77 78 79 80 81 82 83 84
#define WATCH_COHERENCY	0
#define WATCH_BUF	0
#define WATCH_EXEC	0
#define WATCH_LRU	0
#define WATCH_RELOC	0
#define WATCH_INACTIVE	0
#define WATCH_PWRITE	0

85 86 87 88 89 90 91 92 93 94 95 96
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
	struct drm_gem_object *cur_obj;
};

L
Linus Torvalds 已提交
97 98 99 100 101
struct mem_block {
	struct mem_block *next;
	struct mem_block *prev;
	int start;
	int size;
102
	struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
L
Linus Torvalds 已提交
103 104
};

105 106 107 108 109
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

110 111 112 113 114
struct intel_opregion {
	struct opregion_header *header;
	struct opregion_acpi *acpi;
	struct opregion_swsci *swsci;
	struct opregion_asle *asle;
115
	void *vbt;
116
};
117
#define OPREGION_SIZE            (8*1024)
118

119 120 121
struct intel_overlay;
struct intel_overlay_error_state;

122 123 124 125
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
126 127 128 129
#define I915_FENCE_REG_NONE -1

struct drm_i915_fence_reg {
	struct drm_gem_object *obj;
130
	struct list_head lru_list;
C
Chris Wilson 已提交
131
	bool gpu;
132
};
133

134 135 136 137 138
struct sdvo_device_mapping {
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
	u8 initialized;
139
	u8 ddc_pin;
140 141
};

142 143 144 145 146 147 148 149 150 151 152 153 154
struct drm_i915_error_state {
	u32 eir;
	u32 pgtbl_er;
	u32 pipeastat;
	u32 pipebstat;
	u32 ipeir;
	u32 ipehr;
	u32 instdone;
	u32 acthd;
	u32 instpm;
	u32 instps;
	u32 instdone1;
	u32 seqno;
155
	u64 bbaddr;
156
	struct timeval time;
157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
	struct drm_i915_error_object {
		int page_count;
		u32 gtt_offset;
		u32 *pages[0];
	} *ringbuffer, *batchbuffer[2];
	struct drm_i915_error_buffer {
		size_t size;
		u32 name;
		u32 seqno;
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
		u32 fence_reg;
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
	} *active_bo;
	u32 active_bo_count;
176
	struct intel_overlay_error_state *overlay;
177 178
};

179 180
struct drm_i915_display_funcs {
	void (*dpms)(struct drm_crtc *crtc, int mode);
181
	bool (*fbc_enabled)(struct drm_device *dev);
182 183 184 185 186
	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
	void (*update_wm)(struct drm_device *dev, int planea_clock,
187 188
			  int planeb_clock, int sr_hdisplay, int sr_htotal,
			  int pixel_size);
189 190 191 192 193 194 195 196
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
	/* clock gating init */
};

197
struct intel_device_info {
198
	u8 gen;
199
	u8 is_mobile : 1;
200
	u8 is_i85x : 1;
201 202 203 204 205 206
	u8 is_i915g : 1;
	u8 is_i945gm : 1;
	u8 is_g33 : 1;
	u8 need_gfx_hws : 1;
	u8 is_g4x : 1;
	u8 is_pineview : 1;
207 208
	u8 is_broadwater : 1;
	u8 is_crestline : 1;
209 210 211 212 213
	u8 is_ironlake : 1;
	u8 has_fbc : 1;
	u8 has_rc6 : 1;
	u8 has_pipe_cxsr : 1;
	u8 has_hotplug : 1;
214
	u8 cursor_needs_physical : 1;
215 216
	u8 has_overlay : 1;
	u8 overlay_needs_physical : 1;
217
	u8 supports_tv : 1;
218
	u8 has_bsd_ring : 1;
219 220
};

221
enum no_fbc_reason {
C
Chris Wilson 已提交
222
	FBC_NO_OUTPUT, /* no outputs enabled to compress */
223 224 225 226 227
	FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
	FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
	FBC_MODE_TOO_LARGE, /* mode too large for compression */
	FBC_BAD_PLANE, /* fbc not supported on plane */
	FBC_NOT_TILED, /* buffer not tiled */
228
	FBC_MULTIPLE_PIPES, /* more than one pipe active */
229 230
};

231 232 233 234 235
enum intel_pch {
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
};

236 237
#define QUIRK_PIPEA_FORCE (1<<0)

238
struct intel_fbdev;
239

L
Linus Torvalds 已提交
240
typedef struct drm_i915_private {
241 242
	struct drm_device *dev;

243 244
	const struct intel_device_info *info;

245 246
	int has_gem;

247
	void __iomem *regs;
L
Linus Torvalds 已提交
248

249 250 251 252 253 254
	struct intel_gmbus {
		struct i2c_adapter adapter;
		struct i2c_adapter *force_bitbanging;
		int pin;
	} *gmbus;

255
	struct pci_dev *bridge_dev;
256
	struct intel_ring_buffer render_ring;
257
	struct intel_ring_buffer bsd_ring;
258
	uint32_t next_seqno;
L
Linus Torvalds 已提交
259

260
	drm_dma_handle_t *status_page_dmah;
261
	void *seqno_page;
L
Linus Torvalds 已提交
262
	dma_addr_t dma_status_page;
263
	uint32_t counter;
264
	unsigned int seqno_gfx_addr;
265
	drm_local_map_t hws_map;
266
	struct drm_gem_object *seqno_obj;
267
	struct drm_gem_object *pwrctx;
268
	struct drm_gem_object *renderctx;
L
Linus Torvalds 已提交
269

J
Jesse Barnes 已提交
270 271
	struct resource mch_res;

272
	unsigned int cpp;
L
Linus Torvalds 已提交
273 274 275 276
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;
J
Jesse Barnes 已提交
277 278 279
#define I915_DEBUG_READ (1<<0)
#define I915_DEBUG_WRITE (1<<1)
	unsigned long debug_flags;
L
Linus Torvalds 已提交
280 281 282

	wait_queue_head_t irq_queue;
	atomic_t irq_received;
283 284
	/** Protects user_irq_refcount and irq_mask_reg */
	spinlock_t user_irq_lock;
285
	u32 trace_irq_seqno;
286 287
	/** Cached value of IMR to avoid reads in updating the bitfield */
	u32 irq_mask_reg;
288
	u32 pipestat[2];
289
	/** splitted irq regs for graphics and display engine on Ironlake,
290 291 292 293
	    irq_mask_reg is still used for display irq. */
	u32 gt_irq_mask_reg;
	u32 gt_irq_enable_reg;
	u32 de_irq_enable_reg;
294 295
	u32 pch_irq_mask_reg;
	u32 pch_irq_enable_reg;
L
Linus Torvalds 已提交
296

297 298 299
	u32 hotplug_supported_mask;
	struct work_struct hotplug_work;

L
Linus Torvalds 已提交
300 301 302
	int tex_lru_log_granularity;
	int allow_batchbuffer;
	struct mem_block *agp_heap;
D
Dave Airlie 已提交
303
	unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
304
	int vblank_pipe;
305
	int num_pipe;
306

B
Ben Gamari 已提交
307
	/* For hangcheck timer */
308
#define DRM_I915_HANGCHECK_PERIOD 250 /* in ms */
B
Ben Gamari 已提交
309 310 311
	struct timer_list hangcheck_timer;
	int hangcheck_count;
	uint32_t last_acthd;
312 313
	uint32_t last_instdone;
	uint32_t last_instdone1;
B
Ben Gamari 已提交
314

315 316
	unsigned long cfb_size;
	unsigned long cfb_pitch;
C
Chris Wilson 已提交
317
	unsigned long cfb_offset;
318 319
	int cfb_fence;
	int cfb_plane;
C
Chris Wilson 已提交
320
	int cfb_y;
321

J
Jesse Barnes 已提交
322 323
	int irq_enabled;

324 325
	struct intel_opregion opregion;

326 327 328
	/* overlay */
	struct intel_overlay *overlay;

J
Jesse Barnes 已提交
329
	/* LVDS info */
330
	int backlight_level;  /* restore backlight to this value */
J
Jesse Barnes 已提交
331 332
	bool panel_wants_dither;
	struct drm_display_mode *panel_fixed_mode;
333 334
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
J
Jesse Barnes 已提交
335 336

	/* Feature bits from the VBIOS */
337 338 339 340
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
341
	unsigned int lvds_use_ssc:1;
342
	unsigned int edp_support:1;
343
	int lvds_ssc_freq;
344
	int edp_bpp;
J
Jesse Barnes 已提交
345

346 347
	struct notifier_block lid_notifier;

348
	int crt_ddc_pin;
349 350 351 352
	struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

353
	unsigned int fsb_freq, mem_freq, is_ddr3;
354

355 356
	spinlock_t error_lock;
	struct drm_i915_error_state *first_error;
357
	struct work_struct error_work;
358
	struct workqueue_struct *wq;
359

360 361 362
	/* Display functions */
	struct drm_i915_display_funcs display;

363 364 365
	/* PCH chipset type */
	enum intel_pch pch_type;

366 367
	unsigned long quirks;

J
Jesse Barnes 已提交
368
	/* Register state */
369
	bool modeset_on_lid;
J
Jesse Barnes 已提交
370 371 372
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
373
	u32 saveDSPARB;
374
	u32 saveHWS;
J
Jesse Barnes 已提交
375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
390
	u32 saveTRANSACONF;
391 392 393 394 395 396
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
397
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
398 399 400
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
401
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
402 403 404
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
405
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
406 407
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
408 409
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
410 411 412 413 414 415 416 417 418 419 420
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
421
	u32 saveTRANSBCONF;
422 423 424 425 426 427
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
428
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
429 430 431
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
432
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
433 434
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
435 436 437
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
438 439 440
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
441 442
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
443 444 445 446 447 448
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
449
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
450 451 452
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
453
	u32 saveDPFC_CB_BASE;
J
Jesse Barnes 已提交
454 455 456 457
	u32 saveFBC_CFB_BASE;
	u32 saveFBC_LL_BASE;
	u32 saveFBC_CONTROL;
	u32 saveFBC_CONTROL2;
458 459 460
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
461 462 463 464 465 466
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
467 468
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
469 470 471 472 473
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
474
	u8 saveGR[25];
J
Jesse Barnes 已提交
475
	u8 saveAR_INDEX;
476
	u8 saveAR[21];
J
Jesse Barnes 已提交
477
	u8 saveDACMASK;
478
	u8 saveCR[37];
479
	uint64_t saveFENCE[16];
480 481 482 483 484 485 486
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
487 488 489 490 491 492 493 494 495 496 497
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
498 499 500 501 502 503 504 505 506 507
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
508 509 510 511 512 513 514 515 516 517
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
518
	u32 saveMCHBAR_RENDER_STANDBY;
519 520

	struct {
521 522 523 524 525
		/** Bridge to intel-gtt-ko */
		struct intel_gtt *gtt;
		/** Memory allocator for GTT stolen memory */
		struct drm_mm vram;
		/** Memory allocator for GTT */
526 527
		struct drm_mm gtt_space;

528
		struct io_mapping *gtt_mapping;
529
		int gtt_mtrr;
530

531 532 533 534 535 536 537 538 539
		/**
		 * Membership on list of all loaded devices, used to evict
		 * inactive buffers under memory pressure.
		 *
		 * Modifications should only be done whilst holding the
		 * shrink_list_lock spinlock.
		 */
		struct list_head shrink_list;

540 541 542 543 544
		/**
		 * List of objects which are not in the ringbuffer but which
		 * still have a write_domain which needs to be flushed before
		 * unbinding.
		 *
545 546
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
547 548 549 550
		 * A reference is held on the buffer while on this list.
		 */
		struct list_head flushing_list;

551 552 553 554 555 556 557 558 559
		/**
		 * List of objects currently pending a GPU write flush.
		 *
		 * All elements on this list will belong to either the
		 * active_list or flushing_list, last_rendering_seqno can
		 * be used to differentiate between the two elements.
		 */
		struct list_head gpu_write_list;

560 561 562 563
		/**
		 * LRU list of objects which are not in the ringbuffer and
		 * are ready to unbind, but are still in the GTT.
		 *
564 565
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
566 567 568 569 570 571
		 * A reference is not held on the buffer while on this list,
		 * as merely being GTT-bound shouldn't prevent its being
		 * freed, and we'll pull it off the list in the free path.
		 */
		struct list_head inactive_list;

C
Chris Wilson 已提交
572 573 574 575 576 577
		/**
		 * LRU list of objects which are not in the ringbuffer but
		 * are still pinned in the GTT.
		 */
		struct list_head pinned_list;

578 579 580
		/** LRU list of objects with fence regs on them. */
		struct list_head fence_list;

581 582 583 584 585 586 587 588
		/**
		 * List of objects currently pending being freed.
		 *
		 * These objects are no longer in use, but due to a signal
		 * we were prevented from freeing them at the appointed time.
		 */
		struct list_head deferred_free_list;

589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

		/**
		 * Waiting sequence number, if any
		 */
		uint32_t waiting_gem_seqno;

		/**
		 * Last seq seen at irq time
		 */
		uint32_t irq_gem_seqno;

		/**
		 * Flag if the X Server, and thus DRM, is not currently in
		 * control of the device.
		 *
		 * This is set between LeaveVT and EnterVT.  It needs to be
		 * replaced with a semaphore.  It also needs to be
		 * transitioned away from for kernel modesetting.
		 */
		int suspended;

		/**
		 * Flag if the hardware appears to be wedged.
		 *
		 * This is set when attempts to idle the device timeout.
		 * It prevents command submission from occuring and makes
		 * every pending request fail
		 */
625
		atomic_t wedged;
626 627 628 629 630

		/** Bit 6 swizzling required for X tiling */
		uint32_t bit_6_swizzle_x;
		/** Bit 6 swizzling required for Y tiling */
		uint32_t bit_6_swizzle_y;
631 632 633

		/* storage for physical objects */
		struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
634 635

		uint32_t flush_rings;
636
	} mm;
637
	struct sdvo_device_mapping sdvo_mappings[2];
638 639
	/* indicate whether the LVDS_BORDER should be enabled or not */
	unsigned int lvds_border_bits;
640 641
	/* Panel fitter placement and size for Ironlake+ */
	u32 pch_pf_pos, pch_pf_size;
642

643 644 645
	struct drm_crtc *plane_to_crtc_mapping[2];
	struct drm_crtc *pipe_to_crtc_mapping[2];
	wait_queue_head_t pending_flip_queue;
646
	bool flip_pending_is_done;
647

648 649 650
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
651 652
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
653 654 655 656
	struct work_struct idle_work;
	struct timer_list idle_timer;
	bool busy;
	u16 orig_clock;
Z
Zhao Yakui 已提交
657 658
	int child_dev_num;
	struct child_device_config *child_dev;
659
	struct drm_connector *int_lvds_connector;
660

661
	bool mchbar_need_disable;
662 663 664 665

	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
666 667 668 669 670 671 672 673 674 675 676 677
	u8 fmax;
	u8 fstart;

 	u64 last_count1;
 	unsigned long last_time1;
 	u64 last_count2;
 	struct timespec last_time2;
 	unsigned long gfx_power;
 	int c_m;
 	int r_t;
 	u8 corr;
	spinlock_t *mchdev_lock;
678 679

	enum no_fbc_reason no_fbc_reason;
680

681 682
	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;
683

684 685
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
L
Linus Torvalds 已提交
686 687
} drm_i915_private_t;

688 689
/** driver private structure attached to each drm_gem_object */
struct drm_i915_gem_object {
690
	struct drm_gem_object base;
691 692 693 694 695 696

	/** Current space allocated to this object in the GTT, if any. */
	struct drm_mm_node *gtt_space;

	/** This object's place on the active/flushing/inactive lists */
	struct list_head list;
697 698
	/** This object's place on GPU write list */
	struct list_head gpu_write_list;
699 700
	/** This object's place on eviction list */
	struct list_head evict_list;
701 702 703 704 705 706

	/**
	 * This is set if the object is on the active or flushing lists
	 * (has pending rendering), and is not set if it's on inactive (ready
	 * to be unbound).
	 */
707
	unsigned int active : 1;
708 709 710 711 712

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
713 714 715 716 717 718 719 720 721
	unsigned int dirty : 1;

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 *
	 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
	 */
722
	signed int fence_reg : 5;
723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757

	/**
	 * Used for checking the object doesn't appear more than once
	 * in an execbuffer object list.
	 */
	unsigned int in_execbuffer : 1;

	/**
	 * Advice: are the backing pages purgeable?
	 */
	unsigned int madv : 2;

	/**
	 * Refcount for the pages array. With the current locking scheme, there
	 * are at most two concurrent users: Binding a bo to the gtt and
	 * pwrite/pread using physical addresses. So two bits for a maximum
	 * of two users are enough.
	 */
	unsigned int pages_refcount : 2;
#define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3

	/**
	 * Current tiling mode for the object.
	 */
	unsigned int tiling_mode : 2;

	/** How many users have pinned this object in GTT space. The following
	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
	 * (via user_pin_count), execbuffer (objects are not allowed multiple
	 * times for the same batchbuffer), and the framebuffer code. When
	 * switching/pageflipping, the framebuffer code has at most two buffers
	 * pinned per crtc.
	 *
	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
	 * bits with absolutely no headroom. So use 4 bits. */
758
	unsigned int pin_count : 4;
759
#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
760 761 762 763

	/** AGP memory structure for our GTT binding. */
	DRM_AGP_MEM *agp_mem;

764
	struct page **pages;
765 766 767 768 769 770 771

	/**
	 * Current offset of the object in GTT space.
	 *
	 * This is the same as gtt_space->start
	 */
	uint32_t gtt_offset;
772

773 774 775
	/* Which ring is refering to is this object */
	struct intel_ring_buffer *ring;

776 777 778 779 780
	/**
	 * Fake offset for use by mmap(2)
	 */
	uint64_t mmap_offset;

781 782 783
	/** Breadcrumb of last rendering to the buffer. */
	uint32_t last_rendering_seqno;

784
	/** Current tiling stride for the object, if it's tiled. */
785
	uint32_t stride;
786

787
	/** Record of address bit 17 of each page at last unbind. */
788
	unsigned long *bit_17;
789

790 791 792
	/** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
	uint32_t agp_type;

793
	/**
794 795
	 * If present, while GEM_DOMAIN_CPU is in the read domain this array
	 * flags which individual pages are valid.
796 797
	 */
	uint8_t *page_cpu_valid;
J
Jesse Barnes 已提交
798 799 800 801

	/** User space pin count and filp owning the pin */
	uint32_t user_pin_count;
	struct drm_file *pin_filp;
802 803 804

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
805

806 807 808 809 810 811
	/**
	 * Number of crtcs where this object is currently the fb, but
	 * will be page flipped away on the next vblank.  When it
	 * reaches 0, dev_priv->pending_flip_queue will be woken up.
	 */
	atomic_t pending_flip;
812 813
};

814
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
815

816 817 818 819 820 821 822 823 824 825 826
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
827 828 829
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

830 831 832 833 834 835
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

836
	/** global list entry for this request */
837
	struct list_head list;
838 839 840

	/** file_priv list entry for this request */
	struct list_head client_list;
841 842 843 844
};

struct drm_i915_file_private {
	struct {
845
		struct list_head request_list;
846 847 848
	} mm;
};

J
Jesse Barnes 已提交
849 850 851 852 853 854 855
enum intel_chip_family {
	CHIP_I8XX = 0x01,
	CHIP_I9XX = 0x02,
	CHIP_I915 = 0x04,
	CHIP_I965 = 0x08,
};

856
extern struct drm_ioctl_desc i915_ioctls[];
857
extern int i915_max_ioctl;
J
Jesse Barnes 已提交
858
extern unsigned int i915_fbpercrtc;
859
extern unsigned int i915_powersave;
860
extern unsigned int i915_lvds_downclock;
861

862 863
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
864 865
extern void i915_save_display(struct drm_device *dev);
extern void i915_restore_display(struct drm_device *dev);
866 867 868
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

L
Linus Torvalds 已提交
869
				/* i915_dma.c */
870
extern void i915_kernel_lost_context(struct drm_device * dev);
871
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
872
extern int i915_driver_unload(struct drm_device *);
873
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
874
extern void i915_driver_lastclose(struct drm_device * dev);
875 876
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
877 878
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
879
extern int i915_driver_device_is_agp(struct drm_device * dev);
D
Dave Airlie 已提交
880 881
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
882
extern int i915_emit_box(struct drm_device *dev,
883
			 struct drm_clip_rect *boxes,
884
			 int i, int DR1, int DR4);
885
extern int i915_reset(struct drm_device *dev, u8 flags);
886 887 888 889 890
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);

891

L
Linus Torvalds 已提交
892
/* i915_irq.c */
B
Ben Gamari 已提交
893
void i915_hangcheck_elapsed(unsigned long data);
894 895 896 897
extern int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
extern int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
898
void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
J
Jesse Barnes 已提交
899
extern void i915_enable_interrupt (struct drm_device *dev);
L
Linus Torvalds 已提交
900 901

extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
902
extern void i915_driver_irq_preinstall(struct drm_device * dev);
903
extern int i915_driver_irq_postinstall(struct drm_device *dev);
904
extern void i915_driver_irq_uninstall(struct drm_device * dev);
905 906 907 908
extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
909 910 911
extern int i915_enable_vblank(struct drm_device *dev, int crtc);
extern void i915_disable_vblank(struct drm_device *dev, int crtc);
extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
912
extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
913 914
extern int i915_vblank_swap(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
915
extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
916
extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
917 918 919 920
extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
		u32 mask);
extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
		u32 mask);
L
Linus Torvalds 已提交
921

922 923 924 925 926 927
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

928 929
void intel_enable_asle (struct drm_device *dev);

930 931 932 933 934 935
#ifdef CONFIG_DEBUG_FS
extern void i915_destroy_error_state(struct drm_device *dev);
#else
#define i915_destroy_error_state(x)
#endif

936

L
Linus Torvalds 已提交
937
/* i915_mem.c */
938 939 940 941 942 943 944 945
extern int i915_mem_alloc(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
extern int i915_mem_free(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
extern int i915_mem_init_heap(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
				 struct drm_file *file_priv);
L
Linus Torvalds 已提交
946
extern void i915_mem_takedown(struct mem_block **heap);
947
extern void i915_mem_release(struct drm_device * dev,
948
			     struct drm_file *file_priv, struct mem_block *heap);
949 950 951 952 953 954 955 956 957 958 959
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
960 961
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
962 963 964 965 966 967
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
968 969
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
970 971 972 973 974 975 976 977
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
978 979
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
980 981 982 983 984 985 986 987
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
988 989
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
990 991
void i915_gem_load(struct drm_device *dev);
int i915_gem_init_object(struct drm_gem_object *obj);
992 993
struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
					      size_t size);
994 995 996
void i915_gem_free_object(struct drm_gem_object *obj);
int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
void i915_gem_object_unpin(struct drm_gem_object *obj);
997
int i915_gem_object_unbind(struct drm_gem_object *obj);
998
void i915_gem_release_mmap(struct drm_gem_object *obj);
999
void i915_gem_lastclose(struct drm_device *dev);
1000 1001
uint32_t i915_get_gem_seqno(struct drm_device *dev,
		struct intel_ring_buffer *ring);
1002
bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
1003 1004 1005 1006
int i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
				  bool interruptible);
int i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
				  bool interruptible);
1007
void i915_gem_retire_requests(struct drm_device *dev);
1008
void i915_gem_reset_flushing_list(struct drm_device *dev);
1009
void i915_gem_reset_inactive_gpu_domains(struct drm_device *dev);
1010
void i915_gem_clflush_object(struct drm_gem_object *obj);
1011
void i915_gem_flush_ring(struct drm_device *dev,
1012
			 struct drm_file *file_priv,
1013 1014 1015
			 struct intel_ring_buffer *ring,
			 uint32_t invalidate_domains,
			 uint32_t flush_domains);
J
Jesse Barnes 已提交
1016 1017 1018 1019 1020 1021 1022
int i915_gem_object_set_domain(struct drm_gem_object *obj,
			       uint32_t read_domains,
			       uint32_t write_domain);
int i915_gem_init_ringbuffer(struct drm_device *dev);
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
int i915_gem_do_init(struct drm_device *dev, unsigned long start,
		     unsigned long end);
1023
int i915_gpu_idle(struct drm_device *dev);
1024
int i915_gem_idle(struct drm_device *dev);
1025
uint32_t i915_add_request(struct drm_device *dev,
C
Chris Wilson 已提交
1026 1027 1028
			  struct drm_file *file_priv,
			  struct drm_i915_gem_request *request,
			  struct intel_ring_buffer *ring);
1029
int i915_do_wait_request(struct drm_device *dev,
1030 1031 1032
			 uint32_t seqno,
			 bool interruptible,
			 struct intel_ring_buffer *ring);
1033 1034 1035
int i915_gem_wait_for_pending_flip(struct drm_device *dev,
				   struct drm_gem_object **object_list,
				   int count);
1036
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
J
Jesse Barnes 已提交
1037 1038
int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
				      int write);
1039 1040
int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
					 bool pipelined);
1041
int i915_gem_attach_phys_object(struct drm_device *dev,
1042 1043 1044
				struct drm_gem_object *obj,
				int id,
				int align);
1045 1046 1047
void i915_gem_detach_phys_object(struct drm_device *dev,
				 struct drm_gem_object *obj);
void i915_gem_free_all_phys_object(struct drm_device *dev);
1048
int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
1049
void i915_gem_object_put_pages(struct drm_gem_object *obj);
1050
void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
1051

1052 1053 1054
void i915_gem_shrinker_init(void);
void i915_gem_shrinker_exit(void);

1055 1056 1057 1058 1059
/* i915_gem_evict.c */
int i915_gem_evict_something(struct drm_device *dev, int min_size, unsigned alignment);
int i915_gem_evict_everything(struct drm_device *dev);
int i915_gem_evict_inactive(struct drm_device *dev);

1060 1061
/* i915_gem_tiling.c */
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
1062 1063
void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
J
Jesse Barnes 已提交
1064 1065
bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
		    int tiling_mode);
1066 1067
bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
				     int tiling_mode);
1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080

/* i915_gem_debug.c */
void i915_gem_dump_object(struct drm_gem_object *obj, int len,
			  const char *where, uint32_t mark);
#if WATCH_INACTIVE
void i915_verify_inactive(struct drm_device *dev, char *file, int line);
#else
#define i915_verify_inactive(dev, file, line)
#endif
void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
void i915_gem_dump_object(struct drm_gem_object *obj, int len,
			  const char *where, uint32_t mark);
void i915_dump_lru(struct drm_device *dev, const char *where);
L
Linus Torvalds 已提交
1081

1082
/* i915_debugfs.c */
1083 1084
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
1085

1086 1087 1088
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1089 1090 1091 1092

/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1093

1094 1095 1096 1097 1098
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
extern void intel_i2c_reset(struct drm_device *dev);

1099
/* intel_opregion.c */
1100 1101 1102 1103
extern int intel_opregion_setup(struct drm_device *dev);
#ifdef CONFIG_ACPI
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
1104 1105 1106
extern void intel_opregion_asle_intr(struct drm_device *dev);
extern void intel_opregion_gse_intr(struct drm_device *dev);
extern void intel_opregion_enable_asle(struct drm_device *dev);
1107
#else
1108 1109
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
1110 1111 1112
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
1113
#endif
1114

J
Jesse Barnes 已提交
1115 1116 1117
/* modesetting */
extern void intel_modeset_init(struct drm_device *dev);
extern void intel_modeset_cleanup(struct drm_device *dev);
1118
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
1119
extern void i8xx_disable_fbc(struct drm_device *dev);
1120
extern void g4x_disable_fbc(struct drm_device *dev);
1121
extern void ironlake_disable_fbc(struct drm_device *dev);
1122 1123 1124
extern void intel_disable_fbc(struct drm_device *dev);
extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
extern bool intel_fbc_enabled(struct drm_device *dev);
1125
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
1126
extern void intel_detect_pch (struct drm_device *dev);
1127
extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
1128

1129
/* overlay */
1130
#ifdef CONFIG_DEBUG_FS
1131 1132
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
1133
#endif
1134

1135 1136 1137 1138 1139 1140 1141
/**
 * Lock test for when it's just for synchronization of ring access.
 *
 * In that case, we don't need to do it when GEM is initialized as nobody else
 * has access to the ring.
 */
#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do {			\
1142 1143
	if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
			== NULL)					\
1144 1145 1146
		LOCK_TEST_WITH_RETURN(dev, file_priv);			\
} while (0)

J
Jesse Barnes 已提交
1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
static inline u32 i915_read(struct drm_i915_private *dev_priv, u32 reg)
{
	u32 val;

	val = readl(dev_priv->regs + reg);
	if (dev_priv->debug_flags & I915_DEBUG_READ)
		printk(KERN_ERR "read 0x%08x from 0x%08x\n", val, reg);
	return val;
}

static inline void i915_write(struct drm_i915_private *dev_priv, u32 reg,
			      u32 val)
{
	writel(val, dev_priv->regs + reg);
	if (dev_priv->debug_flags & I915_DEBUG_WRITE)
		printk(KERN_ERR "wrote 0x%08x to 0x%08x\n", val, reg);
}

#define I915_READ(reg)          i915_read(dev_priv, (reg))
#define I915_WRITE(reg, val)    i915_write(dev_priv, (reg), (val))
1167 1168 1169 1170
#define I915_READ16(reg)	readw(dev_priv->regs + (reg))
#define I915_WRITE16(reg, val)	writel(val, dev_priv->regs + (reg))
#define I915_READ8(reg)		readb(dev_priv->regs + (reg))
#define I915_WRITE8(reg, val)	writeb(val, dev_priv->regs + (reg))
1171
#define I915_WRITE64(reg, val)	writeq(val, dev_priv->regs + (reg))
1172
#define I915_READ64(reg)	readq(dev_priv->regs + (reg))
1173
#define POSTING_READ(reg)	(void)I915_READ(reg)
1174
#define POSTING_READ16(reg)	(void)I915_READ16(reg)
L
Linus Torvalds 已提交
1175

J
Jesse Barnes 已提交
1176 1177 1178 1179 1180
#define I915_DEBUG_ENABLE_IO() (dev_priv->debug_flags |= I915_DEBUG_READ | \
				I915_DEBUG_WRITE)
#define I915_DEBUG_DISABLE_IO() (dev_priv->debug_flags &= ~(I915_DEBUG_READ | \
							    I915_DEBUG_WRITE))

L
Linus Torvalds 已提交
1181 1182
#define I915_VERBOSE 0

1183
#define BEGIN_LP_RING(n)  do { \
1184
	drm_i915_private_t *dev_priv__ = dev->dev_private;                \
1185 1186
	if (I915_VERBOSE)						\
		DRM_DEBUG("   BEGIN_LP_RING %x\n", (int)(n));		\
1187
	intel_ring_begin(dev, &dev_priv__->render_ring, (n));		\
L
Linus Torvalds 已提交
1188 1189
} while (0)

1190 1191

#define OUT_RING(x) do {						\
1192
	drm_i915_private_t *dev_priv__ = dev->dev_private;		\
1193 1194
	if (I915_VERBOSE)						\
		DRM_DEBUG("   OUT_RING %x\n", (int)(x));		\
1195
	intel_ring_emit(dev, &dev_priv__->render_ring, x);		\
L
Linus Torvalds 已提交
1196 1197 1198
} while (0)

#define ADVANCE_LP_RING() do {						\
1199
	drm_i915_private_t *dev_priv__ = dev->dev_private;                \
1200
	if (I915_VERBOSE)						\
1201
		DRM_DEBUG("ADVANCE_LP_RING %x\n",			\
1202 1203
				dev_priv__->render_ring.tail);		\
	intel_ring_advance(dev, &dev_priv__->render_ring);		\
L
Linus Torvalds 已提交
1204 1205
} while(0)

J
Jesse Barnes 已提交
1206
/**
1207 1208 1209
 * Reads a dword out of the status page, which is written to from the command
 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
 * MI_STORE_DATA_IMM.
J
Jesse Barnes 已提交
1210
 *
1211
 * The following dwords have a reserved meaning:
1212 1213 1214 1215 1216 1217
 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
 * 0x04: ring 0 head pointer
 * 0x05: ring 1 head pointer (915-class)
 * 0x06: ring 2 head pointer (915-class)
 * 0x10-0x1b: Context status DWords (GM45)
 * 0x1f: Last written status offset. (GM45)
J
Jesse Barnes 已提交
1218
 *
1219
 * The area from dword 0x20 to 0x3ff is available for driver usage.
J
Jesse Barnes 已提交
1220
 */
1221 1222
#define READ_HWSP(dev_priv, reg)  (((volatile u32 *)\
			(dev_priv->render_ring.status_page.page_addr))[reg])
1223
#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
1224
#define I915_GEM_HWS_INDEX		0x20
1225
#define I915_BREADCRUMB_INDEX		0x21
J
Jesse Barnes 已提交
1226

1227 1228 1229 1230
#define INTEL_INFO(dev)	(((struct drm_i915_private *) (dev)->dev_private)->info)

#define IS_I830(dev)		((dev)->pci_device == 0x3577)
#define IS_845G(dev)		((dev)->pci_device == 0x2562)
1231
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
1232 1233 1234 1235 1236
#define IS_I865G(dev)		((dev)->pci_device == 0x2572)
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
#define IS_I915GM(dev)		((dev)->pci_device == 0x2592)
#define IS_I945G(dev)		((dev)->pci_device == 0x2772)
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
1237 1238
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
1239 1240 1241 1242 1243 1244
#define IS_GM45(dev)		((dev)->pci_device == 0x2A42)
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
#define IS_PINEVIEW_G(dev)	((dev)->pci_device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pci_device == 0xa011)
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
1245 1246
#define IS_IRONLAKE_D(dev)	((dev)->pci_device == 0x0042)
#define IS_IRONLAKE_M(dev)	((dev)->pci_device == 0x0046)
1247 1248
#define IS_IRONLAKE(dev)	(INTEL_INFO(dev)->is_ironlake)
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
J
Jesse Barnes 已提交
1249

1250 1251 1252 1253 1254
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
1255

1256
#define HAS_BSD(dev)            (INTEL_INFO(dev)->has_bsd_ring)
1257
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)
J
Jesse Barnes 已提交
1258

1259 1260 1261
#define HAS_OVERLAY(dev) 		(INTEL_INFO(dev)->has_overlay)
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

1262 1263 1264
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1265
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1266
						      IS_I915GM(dev)))
1267
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1268 1269 1270
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_IRONLAKE(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_IRONLAKE(dev))
#define SUPPORTS_EDP(dev)		(IS_IRONLAKE_M(dev))
1271
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
1272
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)
1273
/* dsparb controlled by hw only */
1274
#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1275

1276
#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1277 1278 1279
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
1280

1281 1282
#define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) ||	\
			    IS_GEN6(dev))
1283
#define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
1284

1285 1286 1287
#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)

J
Jesse Barnes 已提交
1288
#define PRIMARY_RINGBUFFER_SIZE         (128*1024)
D
Dave Airlie 已提交
1289

L
Linus Torvalds 已提交
1290
#endif