intel_hdmi.c 26.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2006 Dave Airlie <airlied@linux.ie>
 * Copyright © 2006-2009 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 *	Jesse Barnes <jesse.barnes@intel.com>
 */

#include <linux/i2c.h>
30
#include <linux/slab.h>
31 32 33 34
#include <linux/delay.h>
#include "drmP.h"
#include "drm.h"
#include "drm_crtc.h"
35
#include "drm_edid.h"
36 37 38 39
#include "intel_drv.h"
#include "i915_drm.h"
#include "i915_drv.h"

40
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
C
Chris Wilson 已提交
41
{
42
	return container_of(encoder, struct intel_hdmi, base.base);
C
Chris Wilson 已提交
43 44
}

45 46 47 48 49 50
static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
{
	return container_of(intel_attached_encoder(connector),
			    struct intel_hdmi, base);
}

51
void intel_dip_infoframe_csum(struct dip_infoframe *frame)
52
{
53
	uint8_t *data = (uint8_t *)frame;
54 55 56
	uint8_t sum = 0;
	unsigned i;

57 58
	frame->checksum = 0;
	frame->ecc = 0;
59

60
	for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
61 62
		sum += data[i];

63
	frame->checksum = 0x100 - sum;
64 65
}

66
static u32 g4x_infoframe_index(struct dip_infoframe *frame)
67
{
68 69
	switch (frame->type) {
	case DIP_TYPE_AVI:
70
		return VIDEO_DIP_SELECT_AVI;
71
	case DIP_TYPE_SPD:
72
		return VIDEO_DIP_SELECT_SPD;
73 74
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
75
		return 0;
76 77 78
	}
}

79
static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
80 81 82
{
	switch (frame->type) {
	case DIP_TYPE_AVI:
83
		return VIDEO_DIP_ENABLE_AVI;
84
	case DIP_TYPE_SPD:
85
		return VIDEO_DIP_ENABLE_SPD;
86 87
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
88
		return 0;
89 90 91
	}
}

92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
{
	switch (frame->type) {
	case DIP_TYPE_AVI:
		return VIDEO_DIP_ENABLE_AVI_HSW;
	case DIP_TYPE_SPD:
		return VIDEO_DIP_ENABLE_SPD_HSW;
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
		return 0;
	}
}

static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
{
	switch (frame->type) {
	case DIP_TYPE_AVI:
		return HSW_TVIDEO_DIP_AVI_DATA(pipe);
	case DIP_TYPE_SPD:
		return HSW_TVIDEO_DIP_SPD_DATA(pipe);
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
		return 0;
	}
}

118 119
static void g4x_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
120 121
{
	uint32_t *data = (uint32_t *)frame;
122 123
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
124
	u32 val = I915_READ(VIDEO_DIP_CTL);
125
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
126

127 128
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

129
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
130
	val |= g4x_infoframe_index(frame);
131

132
	val &= ~g4x_infoframe_enable(frame);
133

134
	I915_WRITE(VIDEO_DIP_CTL, val);
135

136
	mmiowb();
137
	for (i = 0; i < len; i += 4) {
138 139 140
		I915_WRITE(VIDEO_DIP_DATA, *data);
		data++;
	}
141
	mmiowb();
142

143
	val |= g4x_infoframe_enable(frame);
144
	val &= ~VIDEO_DIP_FREQ_MASK;
145
	val |= VIDEO_DIP_FREQ_VSYNC;
146

147
	I915_WRITE(VIDEO_DIP_CTL, val);
148
	POSTING_READ(VIDEO_DIP_CTL);
149 150
}

151 152 153 154 155 156
static void ibx_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
{
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
157
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
158 159 160 161
	int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
	u32 val = I915_READ(reg);

162 163
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

164
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
165
	val |= g4x_infoframe_index(frame);
166

167
	val &= ~g4x_infoframe_enable(frame);
168 169 170

	I915_WRITE(reg, val);

171
	mmiowb();
172 173 174 175
	for (i = 0; i < len; i += 4) {
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
176
	mmiowb();
177

178
	val |= g4x_infoframe_enable(frame);
179
	val &= ~VIDEO_DIP_FREQ_MASK;
180
	val |= VIDEO_DIP_FREQ_VSYNC;
181 182

	I915_WRITE(reg, val);
183
	POSTING_READ(reg);
184 185 186 187
}

static void cpt_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
188
{
189
	uint32_t *data = (uint32_t *)frame;
190 191
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
192
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
193
	int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
194
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
195
	u32 val = I915_READ(reg);
196

197 198
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

199
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
200
	val |= g4x_infoframe_index(frame);
201

202 203
	/* The DIP control register spec says that we need to update the AVI
	 * infoframe without clearing its enable bit */
204
	if (frame->type != DIP_TYPE_AVI)
205
		val &= ~g4x_infoframe_enable(frame);
206

207
	I915_WRITE(reg, val);
208

209
	mmiowb();
210
	for (i = 0; i < len; i += 4) {
211 212 213
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
214
	mmiowb();
215

216
	val |= g4x_infoframe_enable(frame);
217
	val &= ~VIDEO_DIP_FREQ_MASK;
218
	val |= VIDEO_DIP_FREQ_VSYNC;
219

220
	I915_WRITE(reg, val);
221
	POSTING_READ(reg);
222
}
223 224 225 226 227 228 229

static void vlv_write_infoframe(struct drm_encoder *encoder,
				     struct dip_infoframe *frame)
{
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
230
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
231 232
	int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
233
	u32 val = I915_READ(reg);
234

235 236
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

237
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
238
	val |= g4x_infoframe_index(frame);
239

240
	val &= ~g4x_infoframe_enable(frame);
241

242
	I915_WRITE(reg, val);
243

244
	mmiowb();
245 246 247 248
	for (i = 0; i < len; i += 4) {
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
249
	mmiowb();
250

251
	val |= g4x_infoframe_enable(frame);
252
	val &= ~VIDEO_DIP_FREQ_MASK;
253
	val |= VIDEO_DIP_FREQ_VSYNC;
254

255
	I915_WRITE(reg, val);
256
	POSTING_READ(reg);
257 258
}

259
static void hsw_write_infoframe(struct drm_encoder *encoder,
260
				struct dip_infoframe *frame)
261
{
262 263 264 265 266 267 268 269
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
	unsigned int i, len = DIP_HEADER_SIZE + frame->len;
	u32 val = I915_READ(ctl_reg);
270

271 272 273 274 275 276
	if (data_reg == 0)
		return;

	val &= ~hsw_infoframe_enable(frame);
	I915_WRITE(ctl_reg, val);

277
	mmiowb();
278 279 280 281
	for (i = 0; i < len; i += 4) {
		I915_WRITE(data_reg + i, *data);
		data++;
	}
282
	mmiowb();
283

284 285
	val |= hsw_infoframe_enable(frame);
	I915_WRITE(ctl_reg, val);
286
	POSTING_READ(ctl_reg);
287 288
}

289 290 291 292 293 294 295 296 297
static void intel_set_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);

	intel_dip_infoframe_csum(frame);
	intel_hdmi->write_infoframe(encoder, frame);
}

298
static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
P
Paulo Zanoni 已提交
299
					 struct drm_display_mode *adjusted_mode)
300 301 302 303 304 305 306
{
	struct dip_infoframe avi_if = {
		.type = DIP_TYPE_AVI,
		.ver = DIP_VERSION_AVI,
		.len = DIP_LEN_AVI,
	};

P
Paulo Zanoni 已提交
307 308 309
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
		avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;

310
	intel_set_infoframe(encoder, &avi_if);
311 312
}

313
static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
314 315 316 317 318 319 320 321 322 323 324 325 326 327
{
	struct dip_infoframe spd_if;

	memset(&spd_if, 0, sizeof(spd_if));
	spd_if.type = DIP_TYPE_SPD;
	spd_if.ver = DIP_VERSION_SPD;
	spd_if.len = DIP_LEN_SPD;
	strcpy(spd_if.body.spd.vn, "Intel");
	strcpy(spd_if.body.spd.pd, "Integrated gfx");
	spd_if.body.spd.sdi = DIP_SPD_PC;

	intel_set_infoframe(encoder, &spd_if);
}

328 329 330
static void g4x_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
331 332 333 334
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = VIDEO_DIP_CTL;
	u32 val = I915_READ(reg);
335
	u32 port;
336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352

	/* If the registers were not initialized yet, they might be zeroes,
	 * which means we're selecting the AVI DIP and we're setting its
	 * frequency to once. This seems to really confuse the HW and make
	 * things stop working (the register spec says the AVI always needs to
	 * be sent every VSync). So here we avoid writing to the register more
	 * than we need and also explicitly select the AVI DIP and explicitly
	 * set its frequency to every VSync. Avoiding to write it twice seems to
	 * be enough to solve the problem, but being defensive shouldn't hurt us
	 * either. */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
353
		POSTING_READ(reg);
354 355 356
		return;
	}

357 358
	switch (intel_hdmi->sdvox_reg) {
	case SDVOB:
359
		port = VIDEO_DIP_PORT_B;
360 361
		break;
	case SDVOC:
362
		port = VIDEO_DIP_PORT_C;
363 364 365 366 367
		break;
	default:
		return;
	}

368 369 370 371
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
372
			POSTING_READ(reg);
373 374 375 376 377
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

378
	val |= VIDEO_DIP_ENABLE;
379
	val &= ~VIDEO_DIP_ENABLE_VENDOR;
380

381
	I915_WRITE(reg, val);
382
	POSTING_READ(reg);
383

384 385 386 387 388 389 390
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void ibx_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
391 392 393 394 395
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);
396
	u32 port;
397 398 399 400 401 402 403 404 405

	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
406
		POSTING_READ(reg);
407 408 409
		return;
	}

410 411
	switch (intel_hdmi->sdvox_reg) {
	case HDMIB:
412
		port = VIDEO_DIP_PORT_B;
413 414
		break;
	case HDMIC:
415
		port = VIDEO_DIP_PORT_C;
416 417
		break;
	case HDMID:
418
		port = VIDEO_DIP_PORT_D;
419 420 421 422 423
		break;
	default:
		return;
	}

424 425 426 427
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
428
			POSTING_READ(reg);
429 430 431 432 433
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

434
	val |= VIDEO_DIP_ENABLE;
435 436
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
437

438
	I915_WRITE(reg, val);
439
	POSTING_READ(reg);
440

441 442 443 444 445 446 447
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void cpt_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
448 449 450 451 452 453 454 455 456 457 458 459 460 461
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
		I915_WRITE(reg, val);
462
		POSTING_READ(reg);
463 464 465
		return;
	}

466 467
	/* Set both together, unset both together: see the spec. */
	val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
468 469
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
470 471

	I915_WRITE(reg, val);
472
	POSTING_READ(reg);
473

474 475 476 477 478 479 480
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void vlv_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
481 482 483 484 485 486 487 488 489 490 491 492 493 494
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
495
		POSTING_READ(reg);
496 497 498
		return;
	}

499
	val |= VIDEO_DIP_ENABLE;
500 501
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
502 503

	I915_WRITE(reg, val);
504
	POSTING_READ(reg);
505

506 507 508 509 510 511 512
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void hsw_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
513 514 515 516
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
517
	u32 val = I915_READ(reg);
518 519 520

	if (!intel_hdmi->has_hdmi_sink) {
		I915_WRITE(reg, 0);
521
		POSTING_READ(reg);
522 523 524
		return;
	}

525 526 527 528
	val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
		 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);

	I915_WRITE(reg, val);
529
	POSTING_READ(reg);
530

531 532 533 534
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

535 536 537 538 539 540
static void intel_hdmi_mode_set(struct drm_encoder *encoder,
				struct drm_display_mode *mode,
				struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
541
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
C
Chris Wilson 已提交
542
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
543 544
	u32 sdvox;

545
	sdvox = SDVO_ENCODING_HDMI;
546 547
	if (!HAS_PCH_SPLIT(dev))
		sdvox |= intel_hdmi->color_range;
548 549 550 551
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
		sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
		sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
552

553 554 555 556 557
	if (intel_crtc->bpp > 24)
		sdvox |= COLOR_FORMAT_12bpc;
	else
		sdvox |= COLOR_FORMAT_8bpc;

558 559 560 561
	/* Required on CPT */
	if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
		sdvox |= HDMI_MODE_SELECT;

562
	if (intel_hdmi->has_audio) {
563 564
		DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
				 pipe_name(intel_crtc->pipe));
565
		sdvox |= SDVO_AUDIO_ENABLE;
566
		sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
567
		intel_write_eld(encoder, adjusted_mode);
568
	}
569

570 571 572 573
	if (HAS_PCH_CPT(dev))
		sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
	else if (intel_crtc->pipe == 1)
		sdvox |= SDVO_PIPE_B_SELECT;
574

C
Chris Wilson 已提交
575 576
	I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
	POSTING_READ(intel_hdmi->sdvox_reg);
577

578
	intel_hdmi->set_infoframes(encoder, adjusted_mode);
579 580 581 582 583 584
}

static void intel_hdmi_dpms(struct drm_encoder *encoder, int mode)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
585
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
586
	u32 temp;
587 588 589 590
	u32 enable_bits = SDVO_ENABLE;

	if (intel_hdmi->has_audio)
		enable_bits |= SDVO_AUDIO_ENABLE;
591

C
Chris Wilson 已提交
592
	temp = I915_READ(intel_hdmi->sdvox_reg);
593 594 595 596

	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
597
	if (HAS_PCH_SPLIT(dev)) {
C
Chris Wilson 已提交
598 599
		I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->sdvox_reg);
600 601 602
	}

	if (mode != DRM_MODE_DPMS_ON) {
603
		temp &= ~enable_bits;
604
	} else {
605
		temp |= enable_bits;
606
	}
607

C
Chris Wilson 已提交
608 609
	I915_WRITE(intel_hdmi->sdvox_reg, temp);
	POSTING_READ(intel_hdmi->sdvox_reg);
610 611 612 613

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
614
	if (HAS_PCH_SPLIT(dev)) {
C
Chris Wilson 已提交
615 616
		I915_WRITE(intel_hdmi->sdvox_reg, temp);
		POSTING_READ(intel_hdmi->sdvox_reg);
617
	}
618 619 620 621 622 623 624 625
}

static int intel_hdmi_mode_valid(struct drm_connector *connector,
				 struct drm_display_mode *mode)
{
	if (mode->clock > 165000)
		return MODE_CLOCK_HIGH;
	if (mode->clock < 20000)
626
		return MODE_CLOCK_LOW;
627 628 629 630 631 632 633 634 635 636 637 638 639 640

	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

	return MODE_OK;
}

static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
				  struct drm_display_mode *mode,
				  struct drm_display_mode *adjusted_mode)
{
	return true;
}

641 642 643 644 645 646 647
static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
{
	struct drm_device *dev = intel_hdmi->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit;

	switch (intel_hdmi->sdvox_reg) {
648
	case SDVOB:
649 650
		bit = HDMIB_HOTPLUG_LIVE_STATUS;
		break;
651
	case SDVOC:
652 653 654 655 656 657 658 659 660 661
		bit = HDMIC_HOTPLUG_LIVE_STATUS;
		break;
	default:
		bit = 0;
		break;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

662
static enum drm_connector_status
663
intel_hdmi_detect(struct drm_connector *connector, bool force)
664
{
665
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
666 667
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	struct edid *edid;
668
	enum drm_connector_status status = connector_status_disconnected;
669

670 671 672
	if (IS_G4X(connector->dev) && !g4x_hdmi_connected(intel_hdmi))
		return status;

C
Chris Wilson 已提交
673
	intel_hdmi->has_hdmi_sink = false;
674
	intel_hdmi->has_audio = false;
675
	edid = drm_get_edid(connector,
676 677
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
678

679
	if (edid) {
680
		if (edid->input & DRM_EDID_INPUT_DIGITAL) {
681
			status = connector_status_connected;
682 683 684
			if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
				intel_hdmi->has_hdmi_sink =
						drm_detect_hdmi_monitor(edid);
685
			intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
686
		}
687
		connector->display_info.raw_edid = NULL;
688
		kfree(edid);
689
	}
690

691
	if (status == connector_status_connected) {
692 693 694
		if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
			intel_hdmi->has_audio =
				(intel_hdmi->force_audio == HDMI_AUDIO_ON);
695 696
	}

697
	return status;
698 699 700 701
}

static int intel_hdmi_get_modes(struct drm_connector *connector)
{
702
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
703
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
704 705 706 707 708

	/* We should parse the EDID data and find out if it's an HDMI sink so
	 * we can send audio to it.
	 */

709
	return intel_ddc_get_modes(connector,
710 711
				   intel_gmbus_get_adapter(dev_priv,
							   intel_hdmi->ddc_bus));
712 713
}

714 715 716 717 718 719 720 721 722
static bool
intel_hdmi_detect_audio(struct drm_connector *connector)
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	struct edid *edid;
	bool has_audio = false;

	edid = drm_get_edid(connector,
723 724
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
725 726 727 728 729 730 731 732 733 734 735
	if (edid) {
		if (edid->input & DRM_EDID_INPUT_DIGITAL)
			has_audio = drm_detect_monitor_audio(edid);

		connector->display_info.raw_edid = NULL;
		kfree(edid);
	}

	return has_audio;
}

736 737
static int
intel_hdmi_set_property(struct drm_connector *connector,
738 739
			struct drm_property *property,
			uint64_t val)
740 741
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
742
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
743 744 745 746 747 748
	int ret;

	ret = drm_connector_property_set_value(connector, property, val);
	if (ret)
		return ret;

749
	if (property == dev_priv->force_audio_property) {
750
		enum hdmi_force_audio i = val;
751 752 753
		bool has_audio;

		if (i == intel_hdmi->force_audio)
754 755
			return 0;

756
		intel_hdmi->force_audio = i;
757

758
		if (i == HDMI_AUDIO_AUTO)
759 760
			has_audio = intel_hdmi_detect_audio(connector);
		else
761
			has_audio = (i == HDMI_AUDIO_ON);
762

763 764
		if (i == HDMI_AUDIO_OFF_DVI)
			intel_hdmi->has_hdmi_sink = 0;
765

766
		intel_hdmi->has_audio = has_audio;
767 768 769
		goto done;
	}

770 771 772 773 774 775 776 777
	if (property == dev_priv->broadcast_rgb_property) {
		if (val == !!intel_hdmi->color_range)
			return 0;

		intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
		goto done;
	}

778 779 780 781 782 783 784 785 786 787 788 789 790
	return -EINVAL;

done:
	if (intel_hdmi->base.base.crtc) {
		struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
		drm_crtc_helper_set_mode(crtc, &crtc->mode,
					 crtc->x, crtc->y,
					 crtc->fb);
	}

	return 0;
}

791 792 793 794
static void intel_hdmi_destroy(struct drm_connector *connector)
{
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
795
	kfree(connector);
796 797
}

798 799 800 801 802 803 804 805
static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs_hsw = {
	.dpms = intel_ddi_dpms,
	.mode_fixup = intel_hdmi_mode_fixup,
	.prepare = intel_encoder_prepare,
	.mode_set = intel_ddi_mode_set,
	.commit = intel_encoder_commit,
};

806 807 808 809 810 811 812 813 814
static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
	.dpms = intel_hdmi_dpms,
	.mode_fixup = intel_hdmi_mode_fixup,
	.prepare = intel_encoder_prepare,
	.mode_set = intel_hdmi_mode_set,
	.commit = intel_encoder_commit,
};

static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
815
	.dpms = drm_helper_connector_dpms,
816 817
	.detect = intel_hdmi_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
818
	.set_property = intel_hdmi_set_property,
819 820 821 822 823 824
	.destroy = intel_hdmi_destroy,
};

static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
	.get_modes = intel_hdmi_get_modes,
	.mode_valid = intel_hdmi_mode_valid,
825
	.best_encoder = intel_best_encoder,
826 827 828
};

static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
C
Chris Wilson 已提交
829
	.destroy = intel_encoder_destroy,
830 831
};

832 833 834
static void
intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
{
835
	intel_attach_force_audio_property(connector);
836
	intel_attach_broadcast_rgb_property(connector);
837 838
}

839 840 841 842
void intel_hdmi_init(struct drm_device *dev, int sdvox_reg)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_connector *connector;
843
	struct intel_encoder *intel_encoder;
844
	struct intel_connector *intel_connector;
C
Chris Wilson 已提交
845
	struct intel_hdmi *intel_hdmi;
846

C
Chris Wilson 已提交
847 848
	intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
	if (!intel_hdmi)
849
		return;
850 851 852

	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
C
Chris Wilson 已提交
853
		kfree(intel_hdmi);
854 855 856
		return;
	}

C
Chris Wilson 已提交
857
	intel_encoder = &intel_hdmi->base;
858 859 860
	drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

861
	connector = &intel_connector->base;
862
	drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
863
			   DRM_MODE_CONNECTOR_HDMIA);
864 865
	drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);

866
	intel_encoder->type = INTEL_OUTPUT_HDMI;
867

868
	connector->polled = DRM_CONNECTOR_POLL_HPD;
869
	connector->interlace_allowed = 1;
870
	connector->doublescan_allowed = 0;
J
Jesse Barnes 已提交
871
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
872 873

	/* Set up the DDC bus. */
874
	if (sdvox_reg == SDVOB) {
875
		intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
876
		intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
877
		dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
878
	} else if (sdvox_reg == SDVOC) {
879
		intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
880
		intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
881
		dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
882
	} else if (sdvox_reg == HDMIB) {
883
		intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
884
		intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
885
		dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
886
	} else if (sdvox_reg == HDMIC) {
887
		intel_encoder->clone_mask = (1 << INTEL_HDMIE_CLONE_BIT);
888
		intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
889
		dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
890
	} else if (sdvox_reg == HDMID) {
891
		intel_encoder->clone_mask = (1 << INTEL_HDMIF_CLONE_BIT);
892
		intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
893
		dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
	} else if (sdvox_reg == DDI_BUF_CTL(PORT_B)) {
		DRM_DEBUG_DRIVER("LPT: detected output on DDI B\n");
		intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
		intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
		intel_hdmi->ddi_port = PORT_B;
		dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
	} else if (sdvox_reg == DDI_BUF_CTL(PORT_C)) {
		DRM_DEBUG_DRIVER("LPT: detected output on DDI C\n");
		intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
		intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
		intel_hdmi->ddi_port = PORT_C;
		dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
	} else if (sdvox_reg == DDI_BUF_CTL(PORT_D)) {
		DRM_DEBUG_DRIVER("LPT: detected output on DDI D\n");
		intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
		intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
		intel_hdmi->ddi_port = PORT_D;
		dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
912 913 914 915
	} else {
		/* If we got an unknown sdvox_reg, things are pretty much broken
		 * in a way that we should let the kernel know about it */
		BUG();
916
	}
917

C
Chris Wilson 已提交
918
	intel_hdmi->sdvox_reg = sdvox_reg;
919

920
	if (!HAS_PCH_SPLIT(dev)) {
921
		intel_hdmi->write_infoframe = g4x_write_infoframe;
922
		intel_hdmi->set_infoframes = g4x_set_infoframes;
923 924
	} else if (IS_VALLEYVIEW(dev)) {
		intel_hdmi->write_infoframe = vlv_write_infoframe;
925
		intel_hdmi->set_infoframes = vlv_set_infoframes;
926 927
	} else if (IS_HASWELL(dev)) {
		intel_hdmi->write_infoframe = hsw_write_infoframe;
928
		intel_hdmi->set_infoframes = hsw_set_infoframes;
929 930
	} else if (HAS_PCH_IBX(dev)) {
		intel_hdmi->write_infoframe = ibx_write_infoframe;
931
		intel_hdmi->set_infoframes = ibx_set_infoframes;
932 933
	} else {
		intel_hdmi->write_infoframe = cpt_write_infoframe;
934
		intel_hdmi->set_infoframes = cpt_set_infoframes;
935
	}
936

937 938 939 940
	if (IS_HASWELL(dev))
		drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs_hsw);
	else
		drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
941

942 943
	intel_hdmi_add_properties(intel_hdmi, connector);

944
	intel_connector_attach_encoder(intel_connector, intel_encoder);
945 946 947 948 949 950 951 952 953 954 955
	drm_sysfs_connector_add(connector);

	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}