dc.h 30.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
#include "gpio_types.h"
#include "link_service_types.h"
34
#include "grph_object_ctrl_defs.h"
35
#include <inc/hw/opp.h>
36

37
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
38
#include "inc/compressor.h"
39 40
#include "dml/display_mode_lib.h"

T
Tony Cheng 已提交
41
#define DC_VER "3.1.05"
42

43
#define MAX_SURFACES 3
44
#define MAX_STREAMS 6
45 46
#define MAX_SINKS_PER_LINK 4

47

48 49 50 51
/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
struct dc_caps {
52
	uint32_t max_streams;
53 54 55
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
56
	uint32_t max_planes;
57 58
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
59
	unsigned int max_cursor_size;
60
	unsigned int max_video_width;
61
	bool dcc_const_color;
62
	bool dynamic_audio;
63 64 65 66
};

struct dc_dcc_surface_param {
	struct dc_size surface_size;
67
	enum surface_pixel_format format;
68
	enum swizzle_mode_values swizzle_mode;
69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
89 90 91

	bool capable;
	bool const_color_support;
92 93
};

S
Sylvia Tsai 已提交
94 95 96 97 98 99
struct dc_static_screen_events {
	bool cursor_update;
	bool surface_update;
	bool overlay_update;
};

100 101
/* Forward declaration*/
struct dc;
102
struct dc_plane_state;
103
struct dc_state;
104 105

struct dc_cap_funcs {
106 107 108
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
109 110
};

111
struct dc_stream_state_funcs {
112
	bool (*adjust_vmin_vmax)(struct dc *dc,
113
			struct dc_stream_state **stream,
114 115 116
			int num_streams,
			int vmin,
			int vmax);
117
	bool (*get_crtc_position)(struct dc *dc,
118
			struct dc_stream_state **stream,
119 120 121 122
			int num_streams,
			unsigned int *v_pos,
			unsigned int *nom_v_pos);

123
	bool (*set_gamut_remap)(struct dc *dc,
124
			const struct dc_stream_state *stream);
S
Sylvia Tsai 已提交
125

126
	bool (*program_csc_matrix)(struct dc *dc,
127
			struct dc_stream_state *stream);
128

S
Sylvia Tsai 已提交
129
	void (*set_static_screen_events)(struct dc *dc,
130
			struct dc_stream_state **stream,
S
Sylvia Tsai 已提交
131 132
			int num_streams,
			const struct dc_static_screen_events *events);
133

134
	void (*set_dither_option)(struct dc_stream_state *stream,
135
			enum dc_dither_option option);
H
Hersen Wu 已提交
136 137 138 139

	void (*set_dpms)(struct dc *dc,
			struct dc_stream_state *stream,
			bool dpms_off);
140 141 142 143 144 145
};

struct link_training_settings;

struct dc_link_funcs {
	void (*set_drive_settings)(struct dc *dc,
146 147
			struct link_training_settings *lt_settings,
			const struct dc_link *link);
148 149 150 151
	void (*perform_link_training)(struct dc *dc,
			struct dc_link_settings *link_setting,
			bool skip_video_pattern);
	void (*set_preferred_link_settings)(struct dc *dc,
152
			struct dc_link_settings *link_setting,
153
			struct dc_link *link);
154 155 156
	void (*enable_hpd)(const struct dc_link *link);
	void (*disable_hpd)(const struct dc_link *link);
	void (*set_test_pattern)(
157
			struct dc_link *link,
158 159 160 161 162 163 164 165 166 167 168 169
			enum dp_test_pattern test_pattern,
			const struct link_training_settings *p_link_settings,
			const unsigned char *p_custom_pattern,
			unsigned int cust_pattern_size);
};

/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
};

170 171 172 173 174 175
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

176 177 178 179 180 181
enum pipe_split_policy {
	MPC_SPLIT_DYNAMIC = 0,
	MPC_SPLIT_AVOID = 1,
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

182 183 184 185 186
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};

187 188
struct dc_debug {
	bool surface_visual_confirm;
189
	bool sanity_checks;
190 191
	bool max_disp_clk;
	bool surface_trace;
192
	bool timing_trace;
193
	bool clock_trace;
194
	bool validation_trace;
195 196

	/* stutter efficiency related */
197
	bool disable_stutter;
198
	bool use_max_lb;
199
	enum dcc_option disable_dcc;
200 201
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
202
	bool voltage_align_fclk;
203

204
	bool disable_dfs_bypass;
205 206 207
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
	bool disable_pplib_wm_range;
208
	enum wm_report_mode pplib_wm_report_mode;
209
	unsigned int min_disp_clk_khz;
210 211
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
212 213 214 215 216
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
217
	int always_scale;
218
	bool disable_pplib_clock_request;
219
	bool disable_clock_gate;
220
	bool disable_dmcu;
221
	bool disable_psr;
222
	bool force_abm_enable;
223 224
	bool disable_hbup_pg;
	bool disable_dpp_pg;
225
	bool disable_stereo_support;
226
	bool vsr_support;
227
};
228
struct dc_state;
229 230
struct resource_pool;
struct dce_hwseq;
231 232 233
struct dc {
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
234
	struct dc_stream_state_funcs stream_funcs;
235 236 237
	struct dc_link_funcs link_funcs;
	struct dc_config config;
	struct dc_debug debug;
238 239 240 241 242 243

	struct dc_context *ctx;

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

244
	struct dc_state *current_state;
245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
	struct resource_pool *res_pool;

	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
#ifdef CONFIG_DRM_AMD_DC_DCN1_0
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;
#endif

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

	/* temp store of dm_pp_display_configuration
	 * to compare to see if display config changed
	 */
	struct dm_pp_display_configuration prev_display_config;

	/* FBC compressor */
269
#if defined(CONFIG_DRM_AMD_DC_FBC)
270 271
	struct compressor *fbc_compressor;
#endif
272 273
};

274 275 276 277 278 279 280 281 282 283 284
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
285 286
	bool dchub_initialzied;
	bool dchub_info_valid;
287 288
};

289 290 291 292 293 294 295 296 297 298 299 300 301 302
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

	struct dc_config flags;
303
	uint32_t log_mask;
304
#if defined(CONFIG_DRM_AMD_DC_FBC)
305 306
	uint64_t fbc_gpu_addr;
#endif
307 308 309 310 311 312 313 314 315 316 317
};

struct dc *dc_create(const struct dc_init_data *init_params);

void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
318
	TRANSFER_FUNC_POINTS = 1025
319 320
};

321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
// Moved here from color module for linux
enum color_transfer_func {
	transfer_func_unknown,
	transfer_func_srgb,
	transfer_func_bt709,
	transfer_func_pq2084,
	transfer_func_pq2084_interim,
	transfer_func_linear_0_1,
	transfer_func_linear_0_125,
	transfer_func_dolbyvision,
	transfer_func_gamma_22,
	transfer_func_gamma_26
};

enum color_color_space {
	color_space_unsupported,
	color_space_srgb,
	color_space_bt601,
	color_space_bt709,
	color_space_xv_ycc_bt601,
	color_space_xv_ycc_bt709,
	color_space_xr_rgb,
	color_space_bt2020,
	color_space_adobe,
	color_space_dci_p3,
	color_space_sc_rgb_ms_ref,
	color_space_display_native,
	color_space_app_ctrl,
	color_space_dolby_vision,
	color_space_custom_coordinates
};

353 354 355 356 357 358 359 360 361 362 363 364 365 366 367
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
368 369 370

	bool hdr_supported;
	bool is_hdr;
371 372
};

373 374 375
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
376
	TF_TYPE_BYPASS
377 378 379
};

struct dc_transfer_func_distributed_points {
380 381 382 383
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

384
	uint16_t end_exponent;
385 386 387
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
388 389 390 391 392
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
393
	TRANSFER_FUNCTION_PQ,
394 395 396 397
	TRANSFER_FUNCTION_LINEAR,
};

struct dc_transfer_func {
398
	struct kref refcount;
399
	struct dc_transfer_func_distributed_points tf_pts;
400 401
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
402
	struct dc_context *ctx;
403 404
};

405 406 407 408 409
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
410
struct dc_plane_status {
411 412 413 414 415 416
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

417
struct dc_plane_state {
418 419 420 421 422 423 424 425
	struct dc_plane_address address;
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

	union plane_size plane_size;
	union dc_tiling_info tiling_info;
426

427
	struct dc_plane_dcc_param dcc;
428 429
	struct dc_hdr_static_metadata hdr_static_ctx;

430
	struct dc_gamma *gamma_correction;
431
	struct dc_transfer_func *in_transfer_func;
432

433 434 435 436 437 438
	// sourceContentAttribute cache
	bool is_source_input_valid;
	struct dc_hdr_static_metadata source_input_mastering_info;
	enum color_color_space source_input_color_space;
	enum color_transfer_func source_input_tf;

439
	enum dc_color_space color_space;
440 441 442 443
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

444 445 446 447
	bool per_pixel_alpha;
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
448 449

	/* private to DC core */
450
	struct dc_plane_status status;
451 452 453 454
	struct dc_context *ctx;

	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
455
	struct kref refcount;
456 457 458 459 460
};

struct dc_plane_info {
	union plane_size plane_size;
	union dc_tiling_info tiling_info;
461
	struct dc_plane_dcc_param dcc;
462 463 464 465
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
	enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
466
	bool horizontal_mirror;
467
	bool visible;
468
	bool per_pixel_alpha;
469 470 471
};

struct dc_scaling_info {
472 473 474 475
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
476 477 478
};

struct dc_surface_update {
479
	struct dc_plane_state *surface;
480 481 482 483 484 485 486 487

	/* isr safe update parameters.  null means no updates */
	struct dc_flip_addrs *flip_addr;
	struct dc_plane_info *plane_info;
	struct dc_scaling_info *scaling_info;
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
488
	/* gamma TO BE REMOVED */
489
	struct dc_gamma *gamma;
490
	struct dc_transfer_func *in_transfer_func;
491
	struct dc_hdr_static_metadata *hdr_static_metadata;
492 493 494 495 496
};

/*
 * Create a new surface with default parameters;
 */
497
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
498 499
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
500

501 502
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
503

504 505
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
506 507
struct dc_gamma *dc_create_gamma(void);

508 509
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
510
struct dc_transfer_func *dc_create_transfer_func(void);
511

512 513 514 515 516 517 518 519 520 521 522
/*
 * This structure holds a surface address.  There could be multiple addresses
 * in cases such as Stereo 3D, Planar YUV, etc.  Other per-flip attributes such
 * as frame durations and DCC format can also be set.
 */
struct dc_flip_addrs {
	struct dc_plane_address address;
	bool flip_immediate;
	/* TODO: add flip duration for FreeSync */
};

523
bool dc_post_update_surfaces_to_stream(
524 525
		struct dc *dc);

526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551
/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

552 553
enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
554
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
555 556 557
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

558
/*******************************************************************************
559
 * Stream Interfaces
560
 ******************************************************************************/
561 562 563

struct dc_stream_status {
	int primary_otg_inst;
564
	int stream_enc_inst;
565 566
	int plane_count;
	struct dc_plane_state *plane_states[MAX_SURFACE_NUM];
567 568 569 570 571 572 573

	/*
	 * link this stream passes through
	 */
	struct dc_link *link;
};

574
struct dc_stream_state {
575
	struct dc_sink *sink;
576
	struct dc_crtc_timing timing;
577

578 579
	struct rect src; /* composition area */
	struct rect dst; /* stream addressable area */
580

581 582 583 584
	struct audio_info audio_info;

	struct freesync_context freesync_ctx;

585
	struct dc_transfer_func *out_transfer_func;
586 587
	struct colorspace_transform gamut_remap_matrix;
	struct csc_transform csc_color_matrix;
588 589 590 591 592 593

	enum signal_type output_signal;

	enum dc_color_space output_color_space;
	enum dc_dither_option dither_option;

594
	enum view_3d_format view_format;
595 596

	bool ignore_msa_timing_param;
597 598 599 600
	/* TODO: custom INFO packets */
	/* TODO: ABM info (DMCU) */
	/* TODO: PSR info */
	/* TODO: CEA VIC */
601 602 603 604 605 606 607 608 609 610

	/* from core_stream struct */
	struct dc_context *ctx;

	/* used by DCP and FMT */
	struct bit_depth_reduction_params bit_depth_params;
	struct clamping_and_pixel_encoding_params clamping;

	int phy_pix_clk;
	enum signal_type signal;
H
Hersen Wu 已提交
611
	bool dpms_off;
612 613 614

	struct dc_stream_status status;

615 616
	struct dc_cursor_attributes cursor_attributes;

617
	/* from stream struct */
618
	struct kref refcount;
619
};
620

621 622 623
struct dc_stream_update {
	struct rect src;
	struct rect dst;
624
	struct dc_transfer_func *out_transfer_func;
625 626
};

627
bool dc_is_stream_unchanged(
628
	struct dc_stream_state *old_stream, struct dc_stream_state *stream);
629 630 631 632 633 634 635 636 637 638 639 640

/*
 * Set up surface attributes and associate to a stream
 * The surfaces parameter is an absolute set of all surface active for the stream.
 * If no surfaces are provided, the stream will be blanked; no memory read.
 * Any flip related attribute changes must be done through this interface.
 *
 * After this call:
 *   Surfaces attributes are programmed and configured to be composed into stream.
 *   This does not trigger a flip.  No surface address is programmed.
 */

641 642 643 644
bool dc_commit_planes_to_stream(
		struct dc *dc,
		struct dc_plane_state **plane_states,
		uint8_t new_plane_count,
645
		struct dc_stream_state *dc_stream,
646
		struct dc_state *state);
647

648 649 650 651 652 653 654
void dc_commit_updates_for_stream(struct dc *dc,
		struct dc_surface_update *srf_updates,
		int surface_count,
		struct dc_stream_state *stream,
		struct dc_stream_update *stream_update,
		struct dc_plane_state **plane_states,
		struct dc_state *state);
655
/*
656
 * Log the current stream state.
657
 */
658
void dc_stream_log(
659
	const struct dc_stream_state *stream,
660 661 662
	struct dal_logger *dc_logger,
	enum dc_log_type log_type);

663 664
uint8_t dc_get_current_stream_count(struct dc *dc);
struct dc_stream_state *dc_get_stream_at_index(struct dc *dc, uint8_t i);
665

666 667 668
/*
 * Return the current frame counter.
 */
669
uint32_t dc_stream_get_vblank_counter(const struct dc_stream_state *stream);
670 671 672 673 674

/* TODO: Return parsed values rather than direct register read
 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
 * being refactored properly to be dce-specific
 */
675
bool dc_stream_get_scanoutpos(const struct dc_stream_state *stream,
676 677 678 679
				  uint32_t *v_blank_start,
				  uint32_t *v_blank_end,
				  uint32_t *h_position,
				  uint32_t *v_position);
680

681
enum dc_status dc_add_stream_to_ctx(
682
			struct dc *dc,
683
		struct dc_state *new_ctx,
684 685 686 687
		struct dc_stream_state *stream);

bool dc_remove_stream_from_ctx(
		struct dc *dc,
688
			struct dc_state *new_ctx,
689 690
			struct dc_stream_state *stream);

691 692 693 694 695

bool dc_add_plane_to_context(
		const struct dc *dc,
		struct dc_stream_state *stream,
		struct dc_plane_state *plane_state,
696
		struct dc_state *context);
697 698 699 700 701

bool dc_remove_plane_from_context(
		const struct dc *dc,
		struct dc_stream_state *stream,
		struct dc_plane_state *plane_state,
702
		struct dc_state *context);
703 704 705 706

bool dc_rem_all_planes_for_stream(
		const struct dc *dc,
		struct dc_stream_state *stream,
707
		struct dc_state *context);
708 709 710 711 712 713

bool dc_add_all_planes_for_stream(
		const struct dc *dc,
		struct dc_stream_state *stream,
		struct dc_plane_state * const *plane_states,
		int plane_count,
714
		struct dc_state *context);
715

716
/*
717
 * Structure to store surface/stream associations for validation
718 719
 */
struct dc_validation_set {
720
	struct dc_stream_state *stream;
721 722
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
723 724
};

725
bool dc_validate_stream(struct dc *dc, struct dc_stream_state *stream);
726

727
bool dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
728

729
enum dc_status dc_validate_global_state(
730
		struct dc *dc,
731
		struct dc_state *new_ctx);
732

733
/*
734 735
 * This function takes a stream and checks if it is guaranteed to be supported.
 * Guaranteed means that MAX_COFUNC similar streams are supported.
736 737 738 739 740
 *
 * After this call:
 *   No hardware is programmed for call.  Only validation is done.
 */

741 742 743 744 745

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

746
void dc_resource_state_copy_construct(
747 748
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
749

750
void dc_resource_state_copy_construct_current(
751
		const struct dc *dc,
752
		struct dc_state *dst_ctx);
753

754
void dc_resource_state_destruct(struct dc_state *context);
755

756 757 758 759 760 761 762 763 764
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
765
bool dc_commit_state(struct dc *dc, struct dc_state *context);
766

767
/*
768 769
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
770 771 772
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
773
 *   New streams are enabled with blank stream; no memory read.
774
 */
775 776 777 778 779 780
/*
 * Enable stereo when commit_streams is not required,
 * for example, frame alternate.
 */
bool dc_enable_stereo(
	struct dc *dc,
781
	struct dc_state *context,
782
	struct dc_stream_state *streams[],
783
	uint8_t stream_count);
784 785 786 787

/**
 * Create a new default stream for the requested sink
 */
788
struct dc_stream_state *dc_create_stream_for_sink(struct dc_sink *dc_sink);
789

790 791
void dc_stream_retain(struct dc_stream_state *dc_stream);
void dc_stream_release(struct dc_stream_state *dc_stream);
792

793
struct dc_stream_status *dc_stream_get_status(
794
	struct dc_stream_state *dc_stream);
795

796 797 798 799
enum surface_update_type dc_check_update_surfaces_for_stream(
		struct dc *dc,
		struct dc_surface_update *updates,
		int surface_count,
800
		struct dc_stream_update *stream_update,
801 802
		const struct dc_stream_status *stream_status);

803

804 805 806
struct dc_state *dc_create_state(void);
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
807

808 809 810 811
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
	/* Dongle's downstream count. */
	union sink_count sink_count;
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
832
	bool dpcd_display_control_capable;
833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856
};

struct dc_link_status {
	struct dpcd_caps *dpcd_caps;
};

/* DP MST stream allocation (payload bandwidth number) */
struct link_mst_stream_allocation {
	/* DIG front */
	const struct stream_encoder *stream_enc;
	/* associate DRM payload table with DC stream encoder */
	uint8_t vcp_id;
	/* number of slots required for the DP stream in transport packet */
	uint8_t slot_count;
};

/* DP MST stream allocation table */
struct link_mst_stream_allocation_table {
	/* number of DP video streams */
	int stream_count;
	/* array of stream allocations */
	struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM];
};

857 858 859 860 861
/*
 * A link contains one or more sinks and their connected status.
 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
 */
struct dc_link {
862
	struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
863
	unsigned int sink_count;
864
	struct dc_sink *local_sink;
865 866 867 868 869 870 871 872 873 874 875 876
	unsigned int link_index;
	enum dc_connection_type type;
	enum signal_type connector_signal;
	enum dc_irq_source irq_source_hpd;
	enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse  */
	/* caps is the same as reported_link_cap. link_traing use
	 * reported_link_cap. Will clean up.  TODO
	 */
	struct dc_link_settings reported_link_cap;
	struct dc_link_settings verified_link_cap;
	struct dc_link_settings cur_link_settings;
	struct dc_lane_settings cur_lane_setting;
877
	struct dc_link_settings preferred_link_setting;
878 879

	uint8_t ddc_hw_inst;
880 881 882

	uint8_t hpd_src;

883 884 885 886
	uint8_t link_enc_hw_inst;

	bool test_pattern_enabled;
	union compliance_test_state compliance_test_state;
887 888

	void *priv;
889 890

	struct ddc_service *ddc;
891 892

	bool aux_mode;
893

894
	/* Private to DC core */
895

896
	const struct dc *dc;
897

898
	struct dc_context *ctx;
899

900 901 902 903 904
	struct link_encoder *link_enc;
	struct graphics_object_id link_id;
	union ddi_channel_mapping ddi_channel_mapping;
	struct connector_device_tag_info device_tag;
	struct dpcd_caps dpcd_caps;
905
	unsigned short chip_caps;
906 907 908 909 910 911 912 913 914 915 916
	unsigned int dpcd_sink_count;
	enum edp_revision edp_revision;
	bool psr_enabled;

	/* MST record stream using this link */
	struct link_flags {
		bool dp_keep_receiver_powered;
	} wa_flags;
	struct link_mst_stream_allocation_table mst_stream_alloc_table;

	struct dc_link_status link_status;
917 918 919 920 921 922 923 924 925 926

};

const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);

/*
 * Return an enumerated dc_link.  dc_link order is constant and determined at
 * boot time.  They cannot be created or destroyed.
 * Use dc_get_caps() to get number of links.
 */
927 928 929 930
static inline struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index)
{
	return dc->links[link_index];
}
931 932 933

/* Set backlight level of an embedded panel (eDP, LVDS). */
bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
934
		uint32_t frame_ramp, const struct dc_stream_state *stream);
935

936
bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable, bool wait);
937

938 939
bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);

940
bool dc_link_setup_psr(struct dc_link *dc_link,
941
		const struct dc_stream_state *stream, struct psr_config *psr_config,
942
		struct psr_context *psr_context);
943 944 945 946 947 948 949

/* Request DC to detect if there is a Panel connected.
 * boot - If this call is during initial boot.
 * Return false for any type of detection failure or MST detection
 * true otherwise. True meaning further action is required (status update
 * and OS notification).
 */
950 951 952 953 954 955 956
enum dc_detect_reason {
	DETECT_REASON_BOOT,
	DETECT_REASON_HPD,
	DETECT_REASON_HPDRX,
};

bool dc_link_detect(struct dc_link *dc_link, enum dc_detect_reason reason);
957 958 959 960 961 962 963

/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
 * Return:
 * true - Downstream port status changed. DM should call DC to do the
 * detection.
 * false - no change in Downstream port status. No further action required
 * from DM. */
964
bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
965
		union hpd_irq_data *hpd_irq_dpcd_data);
966 967 968 969

struct dc_sink_init_data;

struct dc_sink *dc_link_add_remote_sink(
970
		struct dc_link *dc_link,
971 972 973 974 975
		const uint8_t *edid,
		int len,
		struct dc_sink_init_data *init_data);

void dc_link_remove_remote_sink(
976
	struct dc_link *link,
977
	struct dc_sink *sink);
978 979 980 981

/* Used by diagnostics for virtual link at the moment */

void dc_link_dp_set_drive_settings(
982
	struct dc_link *link,
983 984
	struct link_training_settings *lt_settings);

985
enum link_training_result dc_link_dp_perform_link_training(
986 987 988 989 990 991 992 993 994
	struct dc_link *link,
	const struct dc_link_settings *link_setting,
	bool skip_video_pattern);

void dc_link_dp_enable_hpd(const struct dc_link *link);

void dc_link_dp_disable_hpd(const struct dc_link *link);

bool dc_link_dp_set_test_pattern(
995
	struct dc_link *link,
996 997 998 999 1000 1001 1002 1003 1004
	enum dp_test_pattern test_pattern,
	const struct link_training_settings *p_link_settings,
	const unsigned char *p_custom_pattern,
	unsigned int cust_pattern_size);

/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

1016

1017

1018 1019 1020 1021 1022 1023 1024
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
1025
	struct dc_container_id *dc_container_id;
1026
	uint32_t dongle_max_pix_clk;
1027
	void *priv;
1028
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
1029
	bool converter_disable_audio;
1030 1031 1032 1033 1034 1035

	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

	/* private to dc_sink.c */
D
Dave Airlie 已提交
1036
	struct kref refcount;
1037 1038
};

1039 1040
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
1041 1042 1043

struct dc_sink_init_data {
	enum signal_type sink_signal;
1044
	struct dc_link *link;
1045 1046 1047 1048 1049 1050 1051
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/*******************************************************************************
1052
 * Cursor interfaces - To manages the cursor within a stream
1053 1054
 ******************************************************************************/
/* TODO: Deprecated once we switch to dc_set_cursor_position */
1055
bool dc_stream_set_cursor_attributes(
1056
	struct dc_stream_state *stream,
1057 1058
	const struct dc_cursor_attributes *attributes);

1059
bool dc_stream_set_cursor_position(
1060
	struct dc_stream_state *stream,
1061
	const struct dc_cursor_position *position);
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
1076
void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
1087
		enum dc_acpi_cm_power_state power_state);
1088
void dc_resume(struct dc *dc);
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098

/*
 * DPCD access interfaces
 */

bool dc_submit_i2c(
		struct dc *dc,
		uint32_t link_index,
		struct i2c_command *cmd);

1099

1100
#endif /* DC_INTERFACE_H_ */