smp.c 24.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * SMP support for power macintosh.
 *
 * We support both the old "powersurge" SMP architecture
 * and the current Core99 (G4 PowerMac) machines.
 *
 * Note that we don't support the very first rev. of
 * Apple/DayStar 2 CPUs board, the one with the funky
 * watchdog. Hopefully, none of these should be there except
 * maybe internally to Apple. I should probably still add some
 * code to detect this card though and disable SMP. --BenH.
 *
 * Support Macintosh G4 SMP by Troy Benjegerdes (hozer@drgw.net)
 * and Ben Herrenschmidt <benh@kernel.crashing.org>.
 *
 * Support for DayStar quad CPU cards
 * Copyright (C) XLR8, Inc. 1994-2000
 *
 *  This program is free software; you can redistribute it and/or
 *  modify it under the terms of the GNU General Public License
 *  as published by the Free Software Foundation; either version
 *  2 of the License, or (at your option) any later version.
 */
#include <linux/kernel.h>
#include <linux/sched.h>
26
#include <linux/sched/hotplug.h>
27 28 29 30 31 32 33 34 35
#include <linux/smp.h>
#include <linux/interrupt.h>
#include <linux/kernel_stat.h>
#include <linux/delay.h>
#include <linux/init.h>
#include <linux/spinlock.h>
#include <linux/errno.h>
#include <linux/hardirq.h>
#include <linux/cpu.h>
36
#include <linux/compiler.h>
37 38

#include <asm/ptrace.h>
A
Arun Sharma 已提交
39
#include <linux/atomic.h>
40
#include <asm/code-patching.h>
41 42 43 44 45 46 47 48 49 50
#include <asm/irq.h>
#include <asm/page.h>
#include <asm/pgtable.h>
#include <asm/sections.h>
#include <asm/io.h>
#include <asm/prom.h>
#include <asm/smp.h>
#include <asm/machdep.h>
#include <asm/pmac_feature.h>
#include <asm/time.h>
51
#include <asm/mpic.h>
52 53
#include <asm/cacheflush.h>
#include <asm/keylargo.h>
54
#include <asm/pmac_low_i2c.h>
55
#include <asm/pmac_pfunc.h>
56

57 58
#include "pmac.h"

59
#undef DEBUG
60 61 62 63 64 65 66 67

#ifdef DEBUG
#define DBG(fmt...) udbg_printf(fmt)
#else
#define DBG(fmt...)
#endif

extern void __secondary_start_pmac_0(void);
68
extern int pmac_pfunc_base_install(void);
69

70 71 72
static void (*pmac_tb_freeze)(int freeze);
static u64 timebase;
static int tb_req;
73

74
#ifdef CONFIG_PPC_PMAC32_PSURGE
75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127

/*
 * Powersurge (old powermac SMP) support.
 */

/* Addresses for powersurge registers */
#define HAMMERHEAD_BASE		0xf8000000
#define HHEAD_CONFIG		0x90
#define HHEAD_SEC_INTR		0xc0

/* register for interrupting the primary processor on the powersurge */
/* N.B. this is actually the ethernet ROM! */
#define PSURGE_PRI_INTR		0xf3019000

/* register for storing the start address for the secondary processor */
/* N.B. this is the PCI config space address register for the 1st bridge */
#define PSURGE_START		0xf2800000

/* Daystar/XLR8 4-CPU card */
#define PSURGE_QUAD_REG_ADDR	0xf8800000

#define PSURGE_QUAD_IRQ_SET	0
#define PSURGE_QUAD_IRQ_CLR	1
#define PSURGE_QUAD_IRQ_PRIMARY	2
#define PSURGE_QUAD_CKSTOP_CTL	3
#define PSURGE_QUAD_PRIMARY_ARB	4
#define PSURGE_QUAD_BOARD_ID	6
#define PSURGE_QUAD_WHICH_CPU	7
#define PSURGE_QUAD_CKSTOP_RDBK	8
#define PSURGE_QUAD_RESET_CTL	11

#define PSURGE_QUAD_OUT(r, v)	(out_8(quad_base + ((r) << 4) + 4, (v)))
#define PSURGE_QUAD_IN(r)	(in_8(quad_base + ((r) << 4) + 4) & 0x0f)
#define PSURGE_QUAD_BIS(r, v)	(PSURGE_QUAD_OUT((r), PSURGE_QUAD_IN(r) | (v)))
#define PSURGE_QUAD_BIC(r, v)	(PSURGE_QUAD_OUT((r), PSURGE_QUAD_IN(r) & ~(v)))

/* virtual addresses for the above */
static volatile u8 __iomem *hhead_base;
static volatile u8 __iomem *quad_base;
static volatile u32 __iomem *psurge_pri_intr;
static volatile u8 __iomem *psurge_sec_intr;
static volatile u32 __iomem *psurge_start;

/* values for psurge_type */
#define PSURGE_NONE		-1
#define PSURGE_DUAL		0
#define PSURGE_QUAD_OKEE	1
#define PSURGE_QUAD_COTTON	2
#define PSURGE_QUAD_ICEGRASS	3

/* what sort of powersurge board we have */
static int psurge_type = PSURGE_NONE;

128
/* irq for secondary cpus to report */
129
static struct irq_domain *psurge_host;
130 131
int psurge_secondary_virq;

132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
/*
 * Set and clear IPIs for powersurge.
 */
static inline void psurge_set_ipi(int cpu)
{
	if (psurge_type == PSURGE_NONE)
		return;
	if (cpu == 0)
		in_be32(psurge_pri_intr);
	else if (psurge_type == PSURGE_DUAL)
		out_8(psurge_sec_intr, 0);
	else
		PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_SET, 1 << cpu);
}

static inline void psurge_clr_ipi(int cpu)
{
	if (cpu > 0) {
		switch(psurge_type) {
		case PSURGE_DUAL:
			out_8(psurge_sec_intr, ~0);
		case PSURGE_NONE:
			break;
		default:
			PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_CLR, 1 << cpu);
		}
	}
}

/*
 * On powersurge (old SMP powermac architecture) we don't have
 * separate IPIs for separate messages like openpic does.  Instead
164
 * use the generic demux helpers
165 166
 *  -- paulus.
 */
167
static irqreturn_t psurge_ipi_intr(int irq, void *d)
168
{
169 170
	psurge_clr_ipi(smp_processor_id());
	smp_ipi_demux();
171 172 173 174

	return IRQ_HANDLED;
}

175
static void smp_psurge_cause_ipi(int cpu, unsigned long data)
176
{
177
	psurge_set_ipi(cpu);
178 179
}

180
static int psurge_host_map(struct irq_domain *h, unsigned int virq,
181 182 183 184 185 186 187
			 irq_hw_number_t hw)
{
	irq_set_chip_and_handler(virq, &dummy_irq_chip, handle_percpu_irq);

	return 0;
}

188
static const struct irq_domain_ops psurge_host_ops = {
189 190 191 192 193 194 195
	.map	= psurge_host_map,
};

static int psurge_secondary_ipi_init(void)
{
	int rc = -ENOMEM;

196
	psurge_host = irq_domain_add_nomap(NULL, ~0, &psurge_host_ops, NULL);
197 198 199 200 201 202

	if (psurge_host)
		psurge_secondary_virq = irq_create_direct_mapping(psurge_host);

	if (psurge_secondary_virq)
		rc = request_irq(psurge_secondary_virq, psurge_ipi_intr,
203
			IRQF_PERCPU | IRQF_NO_THREAD, "IPI", NULL);
204 205 206 207 208 209 210

	if (rc)
		pr_err("Failed to setup secondary cpu IPI\n");

	return rc;
}

211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271
/*
 * Determine a quad card presence. We read the board ID register, we
 * force the data bus to change to something else, and we read it again.
 * It it's stable, then the register probably exist (ugh !)
 */
static int __init psurge_quad_probe(void)
{
	int type;
	unsigned int i;

	type = PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID);
	if (type < PSURGE_QUAD_OKEE || type > PSURGE_QUAD_ICEGRASS
	    || type != PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID))
		return PSURGE_DUAL;

	/* looks OK, try a slightly more rigorous test */
	/* bogus is not necessarily cacheline-aligned,
	   though I don't suppose that really matters.  -- paulus */
	for (i = 0; i < 100; i++) {
		volatile u32 bogus[8];
		bogus[(0+i)%8] = 0x00000000;
		bogus[(1+i)%8] = 0x55555555;
		bogus[(2+i)%8] = 0xFFFFFFFF;
		bogus[(3+i)%8] = 0xAAAAAAAA;
		bogus[(4+i)%8] = 0x33333333;
		bogus[(5+i)%8] = 0xCCCCCCCC;
		bogus[(6+i)%8] = 0xCCCCCCCC;
		bogus[(7+i)%8] = 0x33333333;
		wmb();
		asm volatile("dcbf 0,%0" : : "r" (bogus) : "memory");
		mb();
		if (type != PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID))
			return PSURGE_DUAL;
	}
	return type;
}

static void __init psurge_quad_init(void)
{
	int procbits;

	if (ppc_md.progress) ppc_md.progress("psurge_quad_init", 0x351);
	procbits = ~PSURGE_QUAD_IN(PSURGE_QUAD_WHICH_CPU);
	if (psurge_type == PSURGE_QUAD_ICEGRASS)
		PSURGE_QUAD_BIS(PSURGE_QUAD_RESET_CTL, procbits);
	else
		PSURGE_QUAD_BIC(PSURGE_QUAD_CKSTOP_CTL, procbits);
	mdelay(33);
	out_8(psurge_sec_intr, ~0);
	PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_CLR, procbits);
	PSURGE_QUAD_BIS(PSURGE_QUAD_RESET_CTL, procbits);
	if (psurge_type != PSURGE_QUAD_ICEGRASS)
		PSURGE_QUAD_BIS(PSURGE_QUAD_CKSTOP_CTL, procbits);
	PSURGE_QUAD_BIC(PSURGE_QUAD_PRIMARY_ARB, procbits);
	mdelay(33);
	PSURGE_QUAD_BIC(PSURGE_QUAD_RESET_CTL, procbits);
	mdelay(33);
	PSURGE_QUAD_BIS(PSURGE_QUAD_PRIMARY_ARB, procbits);
	mdelay(33);
}

272
static void __init smp_psurge_probe(void)
273 274
{
	int i, ncpus;
275
	struct device_node *dn;
276 277 278

	/* We don't do SMP on the PPC601 -- paulus */
	if (PVR_VER(mfspr(SPRN_PVR)) == 1)
279
		return;
280 281 282 283 284 285 286 287 288 289 290

	/*
	 * The powersurge cpu board can be used in the generation
	 * of powermacs that have a socket for an upgradeable cpu card,
	 * including the 7500, 8500, 9500, 9600.
	 * The device tree doesn't tell you if you have 2 cpus because
	 * OF doesn't know anything about the 2nd processor.
	 * Instead we look for magic bits in magic registers,
	 * in the hammerhead memory controller in the case of the
	 * dual-cpu powersurge board.  -- paulus.
	 */
291 292
	dn = of_find_node_by_name(NULL, "hammerhead");
	if (dn == NULL)
293
		return;
294
	of_node_put(dn);
295 296 297 298 299 300 301 302 303 304

	hhead_base = ioremap(HAMMERHEAD_BASE, 0x800);
	quad_base = ioremap(PSURGE_QUAD_REG_ADDR, 1024);
	psurge_sec_intr = hhead_base + HHEAD_SEC_INTR;

	psurge_type = psurge_quad_probe();
	if (psurge_type != PSURGE_DUAL) {
		psurge_quad_init();
		/* All released cards using this HW design have 4 CPUs */
		ncpus = 4;
305 306 307
		/* No sure how timebase sync works on those, let's use SW */
		smp_ops->give_timebase = smp_generic_give_timebase;
		smp_ops->take_timebase = smp_generic_take_timebase;
308 309 310 311 312 313
	} else {
		iounmap(quad_base);
		if ((in_8(hhead_base + HHEAD_CONFIG) & 0x02) == 0) {
			/* not a dual-cpu card */
			iounmap(hhead_base);
			psurge_type = PSURGE_NONE;
314
			return;
315 316 317 318
		}
		ncpus = 2;
	}

319
	if (psurge_secondary_ipi_init())
320
		return;
321

322 323 324
	psurge_start = ioremap(PSURGE_START, 4);
	psurge_pri_intr = ioremap(PSURGE_PRI_INTR, 4);

325
	/* This is necessary because OF doesn't know about the
326 327
	 * secondary cpu(s), and thus there aren't nodes in the
	 * device tree for them, and smp_setup_cpu_maps hasn't
328
	 * set their bits in cpu_present_mask.
329 330 331
	 */
	if (ncpus > NR_CPUS)
		ncpus = NR_CPUS;
332
	for (i = 1; i < ncpus ; ++i)
333
		set_cpu_present(i, true);
334 335 336 337

	if (ppc_md.progress) ppc_md.progress("smp_psurge_probe - done", 0x352);
}

338
static int __init smp_psurge_kick_cpu(int nr)
339 340
{
	unsigned long start = __pa(__secondary_start_pmac_0) + nr * 8;
341 342 343 344 345 346 347 348
	unsigned long a, flags;
	int i, j;

	/* Defining this here is evil ... but I prefer hiding that
	 * crap to avoid giving people ideas that they can do the
	 * same.
	 */
	extern volatile unsigned int cpu_callin_map[NR_CPUS];
349 350 351 352 353 354 355 356

	/* may need to flush here if secondary bats aren't setup */
	for (a = KERNELBASE; a < KERNELBASE + 0x800000; a += 32)
		asm volatile("dcbf 0,%0" : : "r" (a) : "memory");
	asm volatile("sync");

	if (ppc_md.progress) ppc_md.progress("smp_psurge_kick_cpu", 0x353);

357 358 359
	/* This is going to freeze the timeebase, we disable interrupts */
	local_irq_save(flags);

360 361 362 363
	out_be32(psurge_start, start);
	mb();

	psurge_set_ipi(nr);
364

365 366 367 368
	/*
	 * We can't use udelay here because the timebase is now frozen.
	 */
	for (i = 0; i < 2000; ++i)
369
		asm volatile("nop" : : : "memory");
370 371
	psurge_clr_ipi(nr);

372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394
	/*
	 * Also, because the timebase is frozen, we must not return to the
	 * caller which will try to do udelay's etc... Instead, we wait -here-
	 * for the CPU to callin.
	 */
	for (i = 0; i < 100000 && !cpu_callin_map[nr]; ++i) {
		for (j = 1; j < 10000; j++)
			asm volatile("nop" : : : "memory");
		asm volatile("sync" : : : "memory");
	}
	if (!cpu_callin_map[nr])
		goto stuck;

	/* And we do the TB sync here too for standard dual CPU cards */
	if (psurge_type == PSURGE_DUAL) {
		while(!tb_req)
			barrier();
		tb_req = 0;
		mb();
		timebase = get_tb();
		mb();
		while (timebase)
			barrier();
395 396
		mb();
	}
397 398 399 400
 stuck:
	/* now interrupt the secondary, restarting both TBs */
	if (psurge_type == PSURGE_DUAL)
		psurge_set_ipi(1);
401

402
	if (ppc_md.progress) ppc_md.progress("smp_psurge_kick_cpu - done", 0x354);
403 404

	return 0;
405 406 407
}

static struct irqaction psurge_irqaction = {
408
	.handler = psurge_ipi_intr,
409
	.flags = IRQF_PERCPU | IRQF_NO_THREAD,
410 411 412 413 414
	.name = "primary IPI",
};

static void __init smp_psurge_setup_cpu(int cpu_nr)
{
415
	if (cpu_nr != 0 || !psurge_start)
416
		return;
417

418 419 420
	/* reset the entry point so if we get another intr we won't
	 * try to startup again */
	out_be32(psurge_start, 0x100);
421
	if (setup_irq(irq_create_mapping(NULL, 30), &psurge_irqaction))
422
		printk(KERN_ERR "Couldn't get primary IPI interrupt");
423 424 425 426
}

void __init smp_psurge_take_timebase(void)
{
427 428 429 430 431 432 433 434 435 436 437 438
	if (psurge_type != PSURGE_DUAL)
		return;

	tb_req = 1;
	mb();
	while (!timebase)
		barrier();
	mb();
	set_tb(timebase >> 32, timebase & 0xffffffff);
	timebase = 0;
	mb();
	set_dec(tb_ticks_per_jiffy/2);
439 440 441 442
}

void __init smp_psurge_give_timebase(void)
{
443
	/* Nothing to do here */
444 445
}

446 447
/* PowerSurge-style Macs */
struct smp_ops_t psurge_smp_ops = {
448
	.message_pass	= NULL,	/* Use smp_muxed_ipi_message_pass */
449
	.cause_ipi	= smp_psurge_cause_ipi,
450 451 452 453 454 455
	.probe		= smp_psurge_probe,
	.kick_cpu	= smp_psurge_kick_cpu,
	.setup_cpu	= smp_psurge_setup_cpu,
	.give_timebase	= smp_psurge_give_timebase,
	.take_timebase	= smp_psurge_take_timebase,
};
456
#endif /* CONFIG_PPC_PMAC32_PSURGE */
457

458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
/*
 * Core 99 and later support
 */


static void smp_core99_give_timebase(void)
{
	unsigned long flags;

	local_irq_save(flags);

	while(!tb_req)
		barrier();
	tb_req = 0;
	(*pmac_tb_freeze)(1);
	mb();
	timebase = get_tb();
	mb();
	while (timebase)
		barrier();
	mb();
	(*pmac_tb_freeze)(0);
	mb();

	local_irq_restore(flags);
}


486
static void smp_core99_take_timebase(void)
487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503
{
	unsigned long flags;

	local_irq_save(flags);

	tb_req = 1;
	mb();
	while (!timebase)
		barrier();
	mb();
	set_tb(timebase >> 32, timebase & 0xffffffff);
	timebase = 0;
	mb();

	local_irq_restore(flags);
}

504 505 506 507
#ifdef CONFIG_PPC64
/*
 * G5s enable/disable the timebase via an i2c-connected clock chip.
 */
508
static struct pmac_i2c_bus *pmac_tb_clock_chip_host;
509
static u8 pmac_tb_pulsar_addr;
510

511 512 513 514
static void smp_core99_cypress_tb_freeze(int freeze)
{
	u8 data;
	int rc;
515

516 517 518
	/* Strangely, the device-tree says address is 0xd2, but darwin
	 * accesses 0xd0 ...
	 */
519 520 521 522 523
	pmac_i2c_setmode(pmac_tb_clock_chip_host,
			 pmac_i2c_mode_combined);
	rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
			   0xd0 | pmac_i2c_read,
			   1, 0x81, &data, 1);
524 525 526 527 528
	if (rc != 0)
		goto bail;

	data = (data & 0xf3) | (freeze ? 0x00 : 0x0c);

529 530 531 532
       	pmac_i2c_setmode(pmac_tb_clock_chip_host, pmac_i2c_mode_stdsub);
	rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
			   0xd0 | pmac_i2c_write,
			   1, 0x81, &data, 1);
533 534 535 536 537 538

 bail:
	if (rc != 0) {
		printk("Cypress Timebase %s rc: %d\n",
		       freeze ? "freeze" : "unfreeze", rc);
		panic("Timebase freeze failed !\n");
539 540 541 542
	}
}


543 544 545 546 547
static void smp_core99_pulsar_tb_freeze(int freeze)
{
	u8 data;
	int rc;

548 549 550 551 552
	pmac_i2c_setmode(pmac_tb_clock_chip_host,
			 pmac_i2c_mode_combined);
	rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
			   pmac_tb_pulsar_addr | pmac_i2c_read,
			   1, 0x2e, &data, 1);
553 554 555 556 557
	if (rc != 0)
		goto bail;

	data = (data & 0x88) | (freeze ? 0x11 : 0x22);

558 559 560 561
	pmac_i2c_setmode(pmac_tb_clock_chip_host, pmac_i2c_mode_stdsub);
	rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
			   pmac_tb_pulsar_addr | pmac_i2c_write,
			   1, 0x2e, &data, 1);
562 563 564 565 566 567 568
 bail:
	if (rc != 0) {
		printk(KERN_ERR "Pulsar Timebase %s rc: %d\n",
		       freeze ? "freeze" : "unfreeze", rc);
		panic("Timebase freeze failed !\n");
	}
}
569

570
static void __init smp_core99_setup_i2c_hwsync(int ncpus)
571
{
572 573
	struct device_node *cc = NULL;	
	struct device_node *p;
574
	const char *name = NULL;
575
	const u32 *reg;
576 577 578
	int ok;

	/* Look for the clock chip */
579
	for_each_node_by_name(cc, "i2c-hwclock") {
580
		p = of_get_parent(cc);
581
		ok = p && of_device_is_compatible(p, "uni-n-i2c");
582 583 584
		of_node_put(p);
		if (!ok)
			continue;
585

586 587 588
		pmac_tb_clock_chip_host = pmac_i2c_find_bus(cc);
		if (pmac_tb_clock_chip_host == NULL)
			continue;
589
		reg = of_get_property(cc, "reg", NULL);
590 591 592 593
		if (reg == NULL)
			continue;
		switch (*reg) {
		case 0xd2:
594
			if (of_device_is_compatible(cc,"pulsar-legacy-slewing")) {
595 596
				pmac_tb_freeze = smp_core99_pulsar_tb_freeze;
				pmac_tb_pulsar_addr = 0xd2;
597
				name = "Pulsar";
598
			} else if (of_device_is_compatible(cc, "cy28508")) {
599
				pmac_tb_freeze = smp_core99_cypress_tb_freeze;
600
				name = "Cypress";
601 602 603 604 605
			}
			break;
		case 0xd4:
			pmac_tb_freeze = smp_core99_pulsar_tb_freeze;
			pmac_tb_pulsar_addr = 0xd4;
606
			name = "Pulsar";
607 608
			break;
		}
609
		if (pmac_tb_freeze != NULL)
610 611
			break;
	}
612 613
	if (pmac_tb_freeze != NULL) {
		/* Open i2c bus for synchronous access */
614 615 616
		if (pmac_i2c_open(pmac_tb_clock_chip_host, 1)) {
			printk(KERN_ERR "Failed top open i2c bus for clock"
			       " sync, fallback to software sync !\n");
617 618 619 620 621
			goto no_i2c_sync;
		}
		printk(KERN_INFO "Processor timebase sync using %s i2c clock\n",
		       name);
		return;
622
	}
623 624
 no_i2c_sync:
	pmac_tb_freeze = NULL;
625
	pmac_tb_clock_chip_host = NULL;
626 627 628 629
}



630
/*
631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650
 * Newer G5s uses a platform function
 */

static void smp_core99_pfunc_tb_freeze(int freeze)
{
	struct device_node *cpus;
	struct pmf_args args;

	cpus = of_find_node_by_path("/cpus");
	BUG_ON(cpus == NULL);
	args.count = 1;
	args.u[0].v = !freeze;
	pmf_call_function(cpus, "cpu-timebase", &args);
	of_node_put(cpus);
}

#else /* CONFIG_PPC64 */

/*
 * SMP G4 use a GPIO to enable/disable the timebase.
651
 */
652

653
static unsigned int core99_tb_gpio;	/* Timebase freeze GPIO */
654

655
static void smp_core99_gpio_tb_freeze(int freeze)
656
{
657 658 659 660
	if (freeze)
		pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, core99_tb_gpio, 4);
	else
		pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, core99_tb_gpio, 0);
661
	pmac_call_feature(PMAC_FTR_READ_GPIO, NULL, core99_tb_gpio, 0);
662 663
}

664 665 666

#endif /* !CONFIG_PPC64 */

667 668 669 670
/* L2 and L3 cache settings to pass from CPU0 to CPU1 on G4 cpus */
volatile static long int core99_l2_cache;
volatile static long int core99_l3_cache;

671
static void core99_init_caches(int cpu)
672
{
673
#ifndef CONFIG_PPC64
674
	if (!cpu_has_feature(CPU_FTR_L2CR))
675
		return;
676 677 678 679 680 681 682 683 684

	if (cpu == 0) {
		core99_l2_cache = _get_L2CR();
		printk("CPU0: L2CR is %lx\n", core99_l2_cache);
	} else {
		printk("CPU%d: L2CR was %lx\n", cpu, _get_L2CR());
		_set_L2CR(0);
		_set_L2CR(core99_l2_cache);
		printk("CPU%d: L2CR set to %lx\n", cpu, core99_l2_cache);
685
	}
686 687 688 689 690 691 692 693 694 695 696 697

	if (!cpu_has_feature(CPU_FTR_L3CR))
		return;

	if (cpu == 0){
		core99_l3_cache = _get_L3CR();
		printk("CPU0: L3CR is %lx\n", core99_l3_cache);
	} else {
		printk("CPU%d: L3CR was %lx\n", cpu, _get_L3CR());
		_set_L3CR(0);
		_set_L3CR(core99_l3_cache);
		printk("CPU%d: L3CR set to %lx\n", cpu, core99_l3_cache);
698
	}
699
#endif /* !CONFIG_PPC64 */
700 701
}

702 703
static void __init smp_core99_setup(int ncpus)
{
704
#ifdef CONFIG_PPC64
705

706
	/* i2c based HW sync on some G5s */
707 708 709
	if (of_machine_is_compatible("PowerMac7,2") ||
	    of_machine_is_compatible("PowerMac7,3") ||
	    of_machine_is_compatible("RackMac3,1"))
710 711
		smp_core99_setup_i2c_hwsync(ncpus);

712
	/* pfunc based HW sync on recent G5s */
713
	if (pmac_tb_freeze == NULL) {
714 715 716
		struct device_node *cpus =
			of_find_node_by_path("/cpus");
		if (cpus &&
717
		    of_get_property(cpus, "platform-cpu-timebase", NULL)) {
718
			pmac_tb_freeze = smp_core99_pfunc_tb_freeze;
719
			printk(KERN_INFO "Processor timebase sync using"
720
			       " platform function\n");
721
		}
722 723
	}

724 725 726
#else /* CONFIG_PPC64 */

	/* GPIO based HW sync on ppc32 Core99 */
727
	if (pmac_tb_freeze == NULL && !of_machine_is_compatible("MacRISC4")) {
728
		struct device_node *cpu;
729
		const u32 *tbprop = NULL;
730 731 732 733

		core99_tb_gpio = KL_GPIO_TB_ENABLE;	/* default value */
		cpu = of_find_node_by_type(NULL, "cpu");
		if (cpu != NULL) {
734
			tbprop = of_get_property(cpu, "timebase-enable", NULL);
735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
			if (tbprop)
				core99_tb_gpio = *tbprop;
			of_node_put(cpu);
		}
		pmac_tb_freeze = smp_core99_gpio_tb_freeze;
		printk(KERN_INFO "Processor timebase sync using"
		       " GPIO 0x%02x\n", core99_tb_gpio);
	}

#endif /* CONFIG_PPC64 */

	/* No timebase sync, fallback to software */
	if (pmac_tb_freeze == NULL) {
		smp_ops->give_timebase = smp_generic_give_timebase;
		smp_ops->take_timebase = smp_generic_take_timebase;
		printk(KERN_INFO "Processor timebase sync using software\n");
	}

#ifndef CONFIG_PPC64
	{
		int i;

		/* XXX should get this from reg properties */
		for (i = 1; i < ncpus; ++i)
759
			set_hard_smp_processor_id(i, i);
760
	}
761 762
#endif

763
	/* 32 bits SMP can't NAP */
764
	if (!of_machine_is_compatible("MacRISC4"))
765 766 767
		powersave_nap = 0;
}

768
static void __init smp_core99_probe(void)
769 770 771 772 773 774 775 776 777 778 779 780 781 782
{
	struct device_node *cpus;
	int ncpus = 0;

	if (ppc_md.progress) ppc_md.progress("smp_core99_probe", 0x345);

	/* Count CPUs in the device-tree */
       	for (cpus = NULL; (cpus = of_find_node_by_type(cpus, "cpu")) != NULL;)
	       	++ncpus;

	printk(KERN_INFO "PowerMac SMP probe found %d cpus\n", ncpus);

	/* Nothing more to do if less than 2 of them */
	if (ncpus <= 1)
783
		return;
784

785 786 787
	/* We need to perform some early initialisations before we can start
	 * setting up SMP as we are running before initcalls
	 */
788
	pmac_pfunc_base_install();
789 790 791
	pmac_i2c_init();

	/* Setup various bits like timebase sync method, ability to nap, ... */
792
	smp_core99_setup(ncpus);
793 794

	/* Install IPIs */
795
	mpic_request_ipis();
796 797

	/* Collect l2cr and l3cr values from CPU 0 */
798 799 800
	core99_init_caches(0);
}

801
static int smp_core99_kick_cpu(int nr)
802 803
{
	unsigned int save_vector;
804
	unsigned long target, flags;
805
	unsigned int *vector = (unsigned int *)(PAGE_OFFSET+0x100);
806 807

	if (nr < 0 || nr > 3)
808
		return -ENOENT;
809 810 811

	if (ppc_md.progress)
		ppc_md.progress("smp_core99_kick_cpu", 0x346);
812 813 814 815 816 817

	local_irq_save(flags);

	/* Save reset vector */
	save_vector = *vector;

818
	/* Setup fake reset vector that does
819
	 *   b __secondary_start_pmac_0 + nr*8
820
	 */
821
	target = (unsigned long) __secondary_start_pmac_0 + nr * 8;
822
	patch_branch(vector, target, BRANCH_SET_LINK);
823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839

	/* Put some life in our friend */
	pmac_call_feature(PMAC_FTR_RESET_CPU, NULL, nr, 0);

	/* FIXME: We wait a bit for the CPU to take the exception, I should
	 * instead wait for the entry code to set something for me. Well,
	 * ideally, all that crap will be done in prom.c and the CPU left
	 * in a RAM-based wait loop like CHRP.
	 */
	mdelay(1);

	/* Restore our exception vector */
	*vector = save_vector;
	flush_icache_range((unsigned long) vector, (unsigned long) vector + 4);

	local_irq_restore(flags);
	if (ppc_md.progress) ppc_md.progress("smp_core99_kick_cpu done", 0x347);
840 841

	return 0;
842 843
}

844
static void smp_core99_setup_cpu(int cpu_nr)
845 846 847 848 849 850 851
{
	/* Setup L2/L3 */
	if (cpu_nr != 0)
		core99_init_caches(cpu_nr);

	/* Setup openpic */
	mpic_setup_this_cpu();
852
}
853

854
#ifdef CONFIG_PPC64
855
#ifdef CONFIG_HOTPLUG_CPU
856 857 858
static unsigned int smp_core99_host_open;

static int smp_core99_cpu_prepare(unsigned int cpu)
859 860
{
	int rc;
861

862 863 864 865 866 867
	/* Open i2c bus if it was used for tb sync */
	if (pmac_tb_clock_chip_host && !smp_core99_host_open) {
		rc = pmac_i2c_open(pmac_tb_clock_chip_host, 1);
		if (rc) {
			pr_err("Failed to open i2c bus for time sync\n");
			return notifier_from_errno(rc);
868
		}
869
		smp_core99_host_open = 1;
870
	}
871
	return 0;
872
}
873

874 875 876 877 878 879 880 881 882
static int smp_core99_cpu_online(unsigned int cpu)
{
	/* Close i2c bus if it was used for tb sync */
	if (pmac_tb_clock_chip_host && smp_core99_host_open) {
		pmac_i2c_close(pmac_tb_clock_chip_host);
		smp_core99_host_open = 0;
	}
	return 0;
}
883
#endif /* CONFIG_HOTPLUG_CPU */
884

885 886 887 888 889 890 891 892 893 894 895 896 897 898 899
static void __init smp_core99_bringup_done(void)
{
	extern void g5_phy_disable_cpu1(void);

	/* Close i2c bus if it was used for tb sync */
	if (pmac_tb_clock_chip_host)
		pmac_i2c_close(pmac_tb_clock_chip_host);

	/* If we didn't start the second CPU, we must take
	 * it off the bus.
	 */
	if (of_machine_is_compatible("MacRISC4") &&
	    num_online_cpus() < 2) {
		set_cpu_present(1, false);
		g5_phy_disable_cpu1();
900
	}
901
#ifdef CONFIG_HOTPLUG_CPU
902 903 904 905 906
	cpuhp_setup_state_nocalls(CPUHP_POWERPC_PMAC_PREPARE,
				  "powerpc/pmac:prepare", smp_core99_cpu_prepare,
				  NULL);
	cpuhp_setup_state_nocalls(CPUHP_AP_ONLINE_DYN, "powerpc/pmac:online",
				  smp_core99_cpu_online, NULL);
907
#endif
908

909 910 911
	if (ppc_md.progress)
		ppc_md.progress("smp_core99_bringup_done", 0x349);
}
912
#endif /* CONFIG_PPC64 */
913

914
#ifdef CONFIG_HOTPLUG_CPU
915

916
static int smp_core99_cpu_disable(void)
917
{
918 919 920
	int rc = generic_cpu_disable();
	if (rc)
		return rc;
921

922
	mpic_cpu_set_priority(0xf);
923

924 925 926
	return 0;
}

927 928 929
#ifdef CONFIG_PPC32

static void pmac_cpu_die(void)
930
{
931 932
	int cpu = smp_processor_id();

933
	local_irq_disable();
934
	idle_task_exit();
935 936
	pr_debug("CPU%d offline\n", cpu);
	generic_set_cpu_dead(cpu);
937
	smp_wmb();
938 939 940 941
	mb();
	low_cpu_die();
}

942 943 944 945
#else /* CONFIG_PPC32 */

static void pmac_cpu_die(void)
{
946 947
	int cpu = smp_processor_id();

948 949 950 951 952 953 954 955 956
	local_irq_disable();
	idle_task_exit();

	/*
	 * turn off as much as possible, we'll be
	 * kicked out as this will only be invoked
	 * on core99 platforms for now ...
	 */

957 958
	printk(KERN_INFO "CPU#%d offline\n", cpu);
	generic_set_cpu_dead(cpu);
959 960 961
	smp_wmb();

	/*
962 963 964 965 966
	 * Re-enable interrupts. The NAP code needs to enable them
	 * anyways, do it now so we deal with the case where one already
	 * happened while soft-disabled.
	 * We shouldn't get any external interrupts, only decrementer, and the
	 * decrementer handler is safe for use on offline CPUs
967
	 */
968
	local_irq_enable();
969 970 971 972 973

	while (1) {
		/* let's not take timer interrupts too often ... */
		set_dec(0x7fffffff);

974 975
		/* Enter NAP mode */
		power4_idle();
976 977 978 979 980
	}
}

#endif /* else CONFIG_PPC32 */
#endif /* CONFIG_HOTPLUG_CPU */
981 982

/* Core99 Macs (dual G4s and G5s) */
983
static struct smp_ops_t core99_smp_ops = {
984 985
	.message_pass	= smp_mpic_message_pass,
	.probe		= smp_core99_probe,
986
#ifdef CONFIG_PPC64
987
	.bringup_done	= smp_core99_bringup_done,
988
#endif
989 990 991 992
	.kick_cpu	= smp_core99_kick_cpu,
	.setup_cpu	= smp_core99_setup_cpu,
	.give_timebase	= smp_core99_give_timebase,
	.take_timebase	= smp_core99_take_timebase,
993
#if defined(CONFIG_HOTPLUG_CPU)
994
	.cpu_disable	= smp_core99_cpu_disable,
995
	.cpu_die	= generic_cpu_die,
996 997
#endif
};
998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012

void __init pmac_setup_smp(void)
{
	struct device_node *np;

	/* Check for Core99 */
	np = of_find_node_by_name(NULL, "uni-n");
	if (!np)
		np = of_find_node_by_name(NULL, "u3");
	if (!np)
		np = of_find_node_by_name(NULL, "u4");
	if (np) {
		of_node_put(np);
		smp_ops = &core99_smp_ops;
	}
1013
#ifdef CONFIG_PPC_PMAC32_PSURGE
1014
	else {
1015
		/* We have to set bits in cpu_possible_mask here since the
1016 1017 1018 1019 1020 1021 1022
		 * secondary CPU(s) aren't in the device tree. Various
		 * things won't be initialized for CPUs not in the possible
		 * map, so we really need to fix it up here.
		 */
		int cpu;

		for (cpu = 1; cpu < 4 && cpu < NR_CPUS; ++cpu)
1023
			set_cpu_possible(cpu, true);
1024 1025
		smp_ops = &psurge_smp_ops;
	}
1026
#endif /* CONFIG_PPC_PMAC32_PSURGE */
1027 1028 1029 1030

#ifdef CONFIG_HOTPLUG_CPU
	ppc_md.cpu_die = pmac_cpu_die;
#endif
1031 1032
}

1033