mac.c 30.3 KB
Newer Older
S
Sujith 已提交
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
S
Sujith 已提交
3 4 5 6 7 8 9 10 11 12 13 14 15 16
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

17
#include "hw.h"
S
Sujith 已提交
18

19 20 21 22 23
static void ar9002_hw_rx_enable(struct ath_hw *ah)
{
	REG_WRITE(ah, AR_CR, AR_CR_RXE);
}

24 25 26 27 28 29 30 31 32 33
static void ar9002_hw_set_desc_link(void *ds, u32 ds_link)
{
	((struct ath_desc *) ds)->ds_link = ds_link;
}

static void ar9002_hw_get_desc_link(void *ds, u32 **ds_link)
{
	*ds_link = &((struct ath_desc *)ds)->ds_link;
}

34 35 36 37 38
void ar9002_hw_attach_mac_ops(struct ath_hw *ah)
{
	struct ath_hw_ops *ops = ath9k_hw_ops(ah);

	ops->rx_enable = ar9002_hw_rx_enable;
39 40
	ops->set_desc_link = ar9002_hw_set_desc_link;
	ops->get_desc_link = ar9002_hw_get_desc_link;
41
}
42

43
static void ath9k_hw_set_txq_interrupts(struct ath_hw *ah,
S
Sujith 已提交
44 45
					struct ath9k_tx_queue_info *qi)
{
46 47 48 49 50
	ath_print(ath9k_hw_common(ah), ATH_DBG_INTERRUPT,
		  "tx ok 0x%x err 0x%x desc 0x%x eol 0x%x urn 0x%x\n",
		  ah->txok_interrupt_mask, ah->txerr_interrupt_mask,
		  ah->txdesc_interrupt_mask, ah->txeol_interrupt_mask,
		  ah->txurn_interrupt_mask);
S
Sujith 已提交
51 52

	REG_WRITE(ah, AR_IMR_S0,
53 54
		  SM(ah->txok_interrupt_mask, AR_IMR_S0_QCU_TXOK)
		  | SM(ah->txdesc_interrupt_mask, AR_IMR_S0_QCU_TXDESC));
S
Sujith 已提交
55
	REG_WRITE(ah, AR_IMR_S1,
56 57
		  SM(ah->txerr_interrupt_mask, AR_IMR_S1_QCU_TXERR)
		  | SM(ah->txeol_interrupt_mask, AR_IMR_S1_QCU_TXEOL));
58 59 60 61

	ah->imrs2_reg &= ~AR_IMR_S2_QCU_TXURN;
	ah->imrs2_reg |= (ah->txurn_interrupt_mask & AR_IMR_S2_QCU_TXURN);
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
S
Sujith 已提交
62 63
}

64
u32 ath9k_hw_gettxbuf(struct ath_hw *ah, u32 q)
S
Sujith 已提交
65 66 67
{
	return REG_READ(ah, AR_QTXDP(q));
}
68
EXPORT_SYMBOL(ath9k_hw_gettxbuf);
S
Sujith 已提交
69

S
Sujith 已提交
70
void ath9k_hw_puttxbuf(struct ath_hw *ah, u32 q, u32 txdp)
S
Sujith 已提交
71 72 73
{
	REG_WRITE(ah, AR_QTXDP(q), txdp);
}
74
EXPORT_SYMBOL(ath9k_hw_puttxbuf);
S
Sujith 已提交
75

S
Sujith 已提交
76
void ath9k_hw_txstart(struct ath_hw *ah, u32 q)
S
Sujith 已提交
77
{
78 79
	ath_print(ath9k_hw_common(ah), ATH_DBG_QUEUE,
		  "Enable TXE on queue: %u\n", q);
S
Sujith 已提交
80 81
	REG_WRITE(ah, AR_Q_TXE, 1 << q);
}
82
EXPORT_SYMBOL(ath9k_hw_txstart);
S
Sujith 已提交
83

84
u32 ath9k_hw_numtxpending(struct ath_hw *ah, u32 q)
S
Sujith 已提交
85 86 87 88 89 90 91 92 93 94 95 96
{
	u32 npend;

	npend = REG_READ(ah, AR_QSTS(q)) & AR_Q_STS_PEND_FR_CNT;
	if (npend == 0) {

		if (REG_READ(ah, AR_Q_TXE) & (1 << q))
			npend = 1;
	}

	return npend;
}
97
EXPORT_SYMBOL(ath9k_hw_numtxpending);
S
Sujith 已提交
98

99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
/**
 * ath9k_hw_updatetxtriglevel - adjusts the frame trigger level
 *
 * @ah: atheros hardware struct
 * @bIncTrigLevel: whether or not the frame trigger level should be updated
 *
 * The frame trigger level specifies the minimum number of bytes,
 * in units of 64 bytes, that must be DMA'ed into the PCU TX FIFO
 * before the PCU will initiate sending the frame on the air. This can
 * mean we initiate transmit before a full frame is on the PCU TX FIFO.
 * Resets to 0x1 (meaning 64 bytes or a full frame, whichever occurs
 * first)
 *
 * Caution must be taken to ensure to set the frame trigger level based
 * on the DMA request size. For example if the DMA request size is set to
 * 128 bytes the trigger level cannot exceed 6 * 64 = 384. This is because
 * there need to be enough space in the tx FIFO for the requested transfer
 * size. Hence the tx FIFO will stop with 512 - 128 = 384 bytes. If we set
 * the threshold to a value beyond 6, then the transmit will hang.
 *
 * Current dual   stream devices have a PCU TX FIFO size of 8 KB.
 * Current single stream devices have a PCU TX FIFO size of 4 KB, however,
 * there is a hardware issue which forces us to use 2 KB instead so the
 * frame trigger level must not exceed 2 KB for these chipsets.
 */
124
bool ath9k_hw_updatetxtriglevel(struct ath_hw *ah, bool bIncTrigLevel)
S
Sujith 已提交
125 126 127 128
{
	u32 txcfg, curLevel, newLevel;
	enum ath9k_int omask;

129
	if (ah->tx_trig_level >= ah->config.max_txtrig_level)
S
Sujith 已提交
130 131
		return false;

132
	omask = ath9k_hw_set_interrupts(ah, ah->imask & ~ATH9K_INT_GLOBAL);
S
Sujith 已提交
133 134 135 136 137

	txcfg = REG_READ(ah, AR_TXCFG);
	curLevel = MS(txcfg, AR_FTRIG);
	newLevel = curLevel;
	if (bIncTrigLevel) {
138
		if (curLevel < ah->config.max_txtrig_level)
S
Sujith 已提交
139 140 141 142 143 144 145 146 147
			newLevel++;
	} else if (curLevel > MIN_TX_FIFO_THRESHOLD)
		newLevel--;
	if (newLevel != curLevel)
		REG_WRITE(ah, AR_TXCFG,
			  (txcfg & ~AR_FTRIG) | SM(newLevel, AR_FTRIG));

	ath9k_hw_set_interrupts(ah, omask);

148
	ah->tx_trig_level = newLevel;
S
Sujith 已提交
149 150 151

	return newLevel != curLevel;
}
152
EXPORT_SYMBOL(ath9k_hw_updatetxtriglevel);
S
Sujith 已提交
153

154
bool ath9k_hw_stoptxdma(struct ath_hw *ah, u32 q)
S
Sujith 已提交
155
{
S
Sujith 已提交
156 157
#define ATH9K_TX_STOP_DMA_TIMEOUT	4000    /* usec */
#define ATH9K_TIME_QUANTUM		100     /* usec */
158
	struct ath_common *common = ath9k_hw_common(ah);
159
	struct ath9k_hw_capabilities *pCap = &ah->caps;
S
Sujith 已提交
160
	struct ath9k_tx_queue_info *qi;
S
Sujith 已提交
161
	u32 tsfLow, j, wait;
S
Sujith 已提交
162 163 164
	u32 wait_time = ATH9K_TX_STOP_DMA_TIMEOUT / ATH9K_TIME_QUANTUM;

	if (q >= pCap->total_queues) {
165 166
		ath_print(common, ATH_DBG_QUEUE, "Stopping TX DMA, "
			  "invalid queue: %u\n", q);
S
Sujith 已提交
167 168 169
		return false;
	}

170
	qi = &ah->txq[q];
S
Sujith 已提交
171
	if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
172 173
		ath_print(common, ATH_DBG_QUEUE, "Stopping TX DMA, "
			  "inactive queue: %u\n", q);
S
Sujith 已提交
174 175
		return false;
	}
S
Sujith 已提交
176 177 178

	REG_WRITE(ah, AR_Q_TXD, 1 << q);

S
Sujith 已提交
179
	for (wait = wait_time; wait != 0; wait--) {
S
Sujith 已提交
180 181
		if (ath9k_hw_numtxpending(ah, q) == 0)
			break;
S
Sujith 已提交
182
		udelay(ATH9K_TIME_QUANTUM);
S
Sujith 已提交
183 184 185
	}

	if (ath9k_hw_numtxpending(ah, q)) {
186 187 188
		ath_print(common, ATH_DBG_QUEUE,
			  "%s: Num of pending TX Frames %d on Q %d\n",
			  __func__, ath9k_hw_numtxpending(ah, q), q);
S
Sujith 已提交
189 190 191 192 193 194 195 196 197 198 199 200 201

		for (j = 0; j < 2; j++) {
			tsfLow = REG_READ(ah, AR_TSF_L32);
			REG_WRITE(ah, AR_QUIET2,
				  SM(10, AR_QUIET2_QUIET_DUR));
			REG_WRITE(ah, AR_QUIET_PERIOD, 100);
			REG_WRITE(ah, AR_NEXT_QUIET_TIMER, tsfLow >> 10);
			REG_SET_BIT(ah, AR_TIMER_MODE,
				       AR_QUIET_TIMER_EN);

			if ((REG_READ(ah, AR_TSF_L32) >> 10) == (tsfLow >> 10))
				break;

202 203 204
			ath_print(common, ATH_DBG_QUEUE,
				  "TSF has moved while trying to set "
				  "quiet time TSF: 0x%08x\n", tsfLow);
S
Sujith 已提交
205 206 207 208 209 210 211
		}

		REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_FORCE_CH_IDLE_HIGH);

		udelay(200);
		REG_CLR_BIT(ah, AR_TIMER_MODE, AR_QUIET_TIMER_EN);

S
Sujith 已提交
212
		wait = wait_time;
S
Sujith 已提交
213 214
		while (ath9k_hw_numtxpending(ah, q)) {
			if ((--wait) == 0) {
S
Sujith 已提交
215
				ath_print(common, ATH_DBG_FATAL,
216 217
					  "Failed to stop TX DMA in 100 "
					  "msec after killing last frame\n");
S
Sujith 已提交
218 219
				break;
			}
S
Sujith 已提交
220
			udelay(ATH9K_TIME_QUANTUM);
S
Sujith 已提交
221 222 223 224 225 226 227
		}

		REG_CLR_BIT(ah, AR_DIAG_SW, AR_DIAG_FORCE_CH_IDLE_HIGH);
	}

	REG_WRITE(ah, AR_Q_TXD, 0);
	return wait != 0;
S
Sujith 已提交
228 229 230

#undef ATH9K_TX_STOP_DMA_TIMEOUT
#undef ATH9K_TIME_QUANTUM
S
Sujith 已提交
231
}
232
EXPORT_SYMBOL(ath9k_hw_stoptxdma);
S
Sujith 已提交
233

S
Sujith 已提交
234
void ath9k_hw_filltxdesc(struct ath_hw *ah, struct ath_desc *ds,
S
Sujith 已提交
235
			 u32 segLen, bool firstSeg,
236 237
			 bool lastSeg, const struct ath_desc *ds0,
			 dma_addr_t buf_addr)
S
Sujith 已提交
238 239 240
{
	struct ar5416_desc *ads = AR5416DESC(ds);

241 242
	ads->ds_data = buf_addr;

S
Sujith 已提交
243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261
	if (firstSeg) {
		ads->ds_ctl1 |= segLen | (lastSeg ? 0 : AR_TxMore);
	} else if (lastSeg) {
		ads->ds_ctl0 = 0;
		ads->ds_ctl1 = segLen;
		ads->ds_ctl2 = AR5416DESC_CONST(ds0)->ds_ctl2;
		ads->ds_ctl3 = AR5416DESC_CONST(ds0)->ds_ctl3;
	} else {
		ads->ds_ctl0 = 0;
		ads->ds_ctl1 = segLen | AR_TxMore;
		ads->ds_ctl2 = 0;
		ads->ds_ctl3 = 0;
	}
	ads->ds_txstatus0 = ads->ds_txstatus1 = 0;
	ads->ds_txstatus2 = ads->ds_txstatus3 = 0;
	ads->ds_txstatus4 = ads->ds_txstatus5 = 0;
	ads->ds_txstatus6 = ads->ds_txstatus7 = 0;
	ads->ds_txstatus8 = ads->ds_txstatus9 = 0;
}
262
EXPORT_SYMBOL(ath9k_hw_filltxdesc);
S
Sujith 已提交
263

264
void ath9k_hw_cleartxdesc(struct ath_hw *ah, struct ath_desc *ds)
S
Sujith 已提交
265 266 267 268 269 270 271 272 273
{
	struct ar5416_desc *ads = AR5416DESC(ds);

	ads->ds_txstatus0 = ads->ds_txstatus1 = 0;
	ads->ds_txstatus2 = ads->ds_txstatus3 = 0;
	ads->ds_txstatus4 = ads->ds_txstatus5 = 0;
	ads->ds_txstatus6 = ads->ds_txstatus7 = 0;
	ads->ds_txstatus8 = ads->ds_txstatus9 = 0;
}
274
EXPORT_SYMBOL(ath9k_hw_cleartxdesc);
S
Sujith 已提交
275

276 277
int ath9k_hw_txprocdesc(struct ath_hw *ah, struct ath_desc *ds,
			struct ath_tx_status *ts)
S
Sujith 已提交
278 279 280 281 282 283
{
	struct ar5416_desc *ads = AR5416DESC(ds);

	if ((ads->ds_txstatus9 & AR_TxDone) == 0)
		return -EINPROGRESS;

284 285 286 287
	ts->ts_seqnum = MS(ads->ds_txstatus9, AR_SeqNum);
	ts->ts_tstamp = ads->AR_SendTimestamp;
	ts->ts_status = 0;
	ts->ts_flags = 0;
S
Sujith 已提交
288

289
	if (ads->ds_txstatus1 & AR_FrmXmitOK)
290
		ts->ts_status |= ATH9K_TX_ACKED;
S
Sujith 已提交
291
	if (ads->ds_txstatus1 & AR_ExcessiveRetries)
292
		ts->ts_status |= ATH9K_TXERR_XRETRY;
S
Sujith 已提交
293
	if (ads->ds_txstatus1 & AR_Filtered)
294
		ts->ts_status |= ATH9K_TXERR_FILT;
295
	if (ads->ds_txstatus1 & AR_FIFOUnderrun) {
296
		ts->ts_status |= ATH9K_TXERR_FIFO;
297 298
		ath9k_hw_updatetxtriglevel(ah, true);
	}
S
Sujith 已提交
299
	if (ads->ds_txstatus9 & AR_TxOpExceeded)
300
		ts->ts_status |= ATH9K_TXERR_XTXOP;
S
Sujith 已提交
301
	if (ads->ds_txstatus1 & AR_TxTimerExpired)
302
		ts->ts_status |= ATH9K_TXERR_TIMER_EXPIRED;
S
Sujith 已提交
303 304

	if (ads->ds_txstatus1 & AR_DescCfgErr)
305
		ts->ts_flags |= ATH9K_TX_DESC_CFG_ERR;
S
Sujith 已提交
306
	if (ads->ds_txstatus1 & AR_TxDataUnderrun) {
307
		ts->ts_flags |= ATH9K_TX_DATA_UNDERRUN;
S
Sujith 已提交
308 309 310
		ath9k_hw_updatetxtriglevel(ah, true);
	}
	if (ads->ds_txstatus1 & AR_TxDelimUnderrun) {
311
		ts->ts_flags |= ATH9K_TX_DELIM_UNDERRUN;
S
Sujith 已提交
312 313 314
		ath9k_hw_updatetxtriglevel(ah, true);
	}
	if (ads->ds_txstatus0 & AR_TxBaStatus) {
315 316 317
		ts->ts_flags |= ATH9K_TX_BA;
		ts->ba_low = ads->AR_BaBitmapLow;
		ts->ba_high = ads->AR_BaBitmapHigh;
S
Sujith 已提交
318 319
	}

320 321
	ts->ts_rateindex = MS(ads->ds_txstatus9, AR_FinalTxIdx);
	switch (ts->ts_rateindex) {
S
Sujith 已提交
322
	case 0:
323
		ts->ts_ratecode = MS(ads->ds_ctl3, AR_XmitRate0);
S
Sujith 已提交
324 325
		break;
	case 1:
326
		ts->ts_ratecode = MS(ads->ds_ctl3, AR_XmitRate1);
S
Sujith 已提交
327 328
		break;
	case 2:
329
		ts->ts_ratecode = MS(ads->ds_ctl3, AR_XmitRate2);
S
Sujith 已提交
330 331
		break;
	case 3:
332
		ts->ts_ratecode = MS(ads->ds_ctl3, AR_XmitRate3);
S
Sujith 已提交
333 334 335
		break;
	}

336 337 338 339 340 341 342 343 344 345 346 347 348 349
	ts->ts_rssi = MS(ads->ds_txstatus5, AR_TxRSSICombined);
	ts->ts_rssi_ctl0 = MS(ads->ds_txstatus0, AR_TxRSSIAnt00);
	ts->ts_rssi_ctl1 = MS(ads->ds_txstatus0, AR_TxRSSIAnt01);
	ts->ts_rssi_ctl2 = MS(ads->ds_txstatus0, AR_TxRSSIAnt02);
	ts->ts_rssi_ext0 = MS(ads->ds_txstatus5, AR_TxRSSIAnt10);
	ts->ts_rssi_ext1 = MS(ads->ds_txstatus5, AR_TxRSSIAnt11);
	ts->ts_rssi_ext2 = MS(ads->ds_txstatus5, AR_TxRSSIAnt12);
	ts->evm0 = ads->AR_TxEVM0;
	ts->evm1 = ads->AR_TxEVM1;
	ts->evm2 = ads->AR_TxEVM2;
	ts->ts_shortretry = MS(ads->ds_txstatus1, AR_RTSFailCnt);
	ts->ts_longretry = MS(ads->ds_txstatus1, AR_DataFailCnt);
	ts->ts_virtcol = MS(ads->ds_txstatus1, AR_VirtRetryCnt);
	ts->ts_antenna = 0;
S
Sujith 已提交
350 351 352

	return 0;
}
353
EXPORT_SYMBOL(ath9k_hw_txprocdesc);
S
Sujith 已提交
354

355
void ath9k_hw_set11n_txdesc(struct ath_hw *ah, struct ath_desc *ds,
S
Sujith 已提交
356 357 358 359 360
			    u32 pktLen, enum ath9k_pkt_type type, u32 txPower,
			    u32 keyIx, enum ath9k_key_type keyType, u32 flags)
{
	struct ar5416_desc *ads = AR5416DESC(ds);

361
	txPower += ah->txpower_indexoffset;
S
Sujith 已提交
362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381
	if (txPower > 63)
		txPower = 63;

	ads->ds_ctl0 = (pktLen & AR_FrameLen)
		| (flags & ATH9K_TXDESC_VMF ? AR_VirtMoreFrag : 0)
		| SM(txPower, AR_XmitPower)
		| (flags & ATH9K_TXDESC_VEOL ? AR_VEOL : 0)
		| (flags & ATH9K_TXDESC_CLRDMASK ? AR_ClrDestMask : 0)
		| (flags & ATH9K_TXDESC_INTREQ ? AR_TxIntrReq : 0)
		| (keyIx != ATH9K_TXKEYIX_INVALID ? AR_DestIdxValid : 0);

	ads->ds_ctl1 =
		(keyIx != ATH9K_TXKEYIX_INVALID ? SM(keyIx, AR_DestIdx) : 0)
		| SM(type, AR_FrameType)
		| (flags & ATH9K_TXDESC_NOACK ? AR_NoAck : 0)
		| (flags & ATH9K_TXDESC_EXT_ONLY ? AR_ExtOnly : 0)
		| (flags & ATH9K_TXDESC_EXT_AND_CTL ? AR_ExtAndCtl : 0);

	ads->ds_ctl6 = SM(keyType, AR_EncrType);

382
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah)) {
S
Sujith 已提交
383 384 385 386 387 388
		ads->ds_ctl8 = 0;
		ads->ds_ctl9 = 0;
		ads->ds_ctl10 = 0;
		ads->ds_ctl11 = 0;
	}
}
389
EXPORT_SYMBOL(ath9k_hw_set11n_txdesc);
S
Sujith 已提交
390

391
void ath9k_hw_set11n_ratescenario(struct ath_hw *ah, struct ath_desc *ds,
S
Sujith 已提交
392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444
				  struct ath_desc *lastds,
				  u32 durUpdateEn, u32 rtsctsRate,
				  u32 rtsctsDuration,
				  struct ath9k_11n_rate_series series[],
				  u32 nseries, u32 flags)
{
	struct ar5416_desc *ads = AR5416DESC(ds);
	struct ar5416_desc *last_ads = AR5416DESC(lastds);
	u32 ds_ctl0;

	if (flags & (ATH9K_TXDESC_RTSENA | ATH9K_TXDESC_CTSENA)) {
		ds_ctl0 = ads->ds_ctl0;

		if (flags & ATH9K_TXDESC_RTSENA) {
			ds_ctl0 &= ~AR_CTSEnable;
			ds_ctl0 |= AR_RTSEnable;
		} else {
			ds_ctl0 &= ~AR_RTSEnable;
			ds_ctl0 |= AR_CTSEnable;
		}

		ads->ds_ctl0 = ds_ctl0;
	} else {
		ads->ds_ctl0 =
			(ads->ds_ctl0 & ~(AR_RTSEnable | AR_CTSEnable));
	}

	ads->ds_ctl2 = set11nTries(series, 0)
		| set11nTries(series, 1)
		| set11nTries(series, 2)
		| set11nTries(series, 3)
		| (durUpdateEn ? AR_DurUpdateEna : 0)
		| SM(0, AR_BurstDur);

	ads->ds_ctl3 = set11nRate(series, 0)
		| set11nRate(series, 1)
		| set11nRate(series, 2)
		| set11nRate(series, 3);

	ads->ds_ctl4 = set11nPktDurRTSCTS(series, 0)
		| set11nPktDurRTSCTS(series, 1);

	ads->ds_ctl5 = set11nPktDurRTSCTS(series, 2)
		| set11nPktDurRTSCTS(series, 3);

	ads->ds_ctl7 = set11nRateFlags(series, 0)
		| set11nRateFlags(series, 1)
		| set11nRateFlags(series, 2)
		| set11nRateFlags(series, 3)
		| SM(rtsctsRate, AR_RTSCTSRate);
	last_ads->ds_ctl2 = ads->ds_ctl2;
	last_ads->ds_ctl3 = ads->ds_ctl3;
}
445
EXPORT_SYMBOL(ath9k_hw_set11n_ratescenario);
S
Sujith 已提交
446

447
void ath9k_hw_set11n_aggr_first(struct ath_hw *ah, struct ath_desc *ds,
S
Sujith 已提交
448 449 450 451 452 453 454 455
				u32 aggrLen)
{
	struct ar5416_desc *ads = AR5416DESC(ds);

	ads->ds_ctl1 |= (AR_IsAggr | AR_MoreAggr);
	ads->ds_ctl6 &= ~AR_AggrLen;
	ads->ds_ctl6 |= SM(aggrLen, AR_AggrLen);
}
456
EXPORT_SYMBOL(ath9k_hw_set11n_aggr_first);
S
Sujith 已提交
457

458
void ath9k_hw_set11n_aggr_middle(struct ath_hw *ah, struct ath_desc *ds,
S
Sujith 已提交
459 460 461 462 463 464 465 466 467 468 469 470
				 u32 numDelims)
{
	struct ar5416_desc *ads = AR5416DESC(ds);
	unsigned int ctl6;

	ads->ds_ctl1 |= (AR_IsAggr | AR_MoreAggr);

	ctl6 = ads->ds_ctl6;
	ctl6 &= ~AR_PadDelim;
	ctl6 |= SM(numDelims, AR_PadDelim);
	ads->ds_ctl6 = ctl6;
}
471
EXPORT_SYMBOL(ath9k_hw_set11n_aggr_middle);
S
Sujith 已提交
472

473
void ath9k_hw_set11n_aggr_last(struct ath_hw *ah, struct ath_desc *ds)
S
Sujith 已提交
474 475 476 477 478 479 480
{
	struct ar5416_desc *ads = AR5416DESC(ds);

	ads->ds_ctl1 |= AR_IsAggr;
	ads->ds_ctl1 &= ~AR_MoreAggr;
	ads->ds_ctl6 &= ~AR_PadDelim;
}
481
EXPORT_SYMBOL(ath9k_hw_set11n_aggr_last);
S
Sujith 已提交
482

483
void ath9k_hw_clr11n_aggr(struct ath_hw *ah, struct ath_desc *ds)
S
Sujith 已提交
484 485 486 487 488
{
	struct ar5416_desc *ads = AR5416DESC(ds);

	ads->ds_ctl1 &= (~AR_IsAggr & ~AR_MoreAggr);
}
489
EXPORT_SYMBOL(ath9k_hw_clr11n_aggr);
S
Sujith 已提交
490

491
void ath9k_hw_set11n_burstduration(struct ath_hw *ah, struct ath_desc *ds,
S
Sujith 已提交
492 493 494 495 496 497 498
				   u32 burstDuration)
{
	struct ar5416_desc *ads = AR5416DESC(ds);

	ads->ds_ctl2 &= ~AR_BurstDur;
	ads->ds_ctl2 |= SM(burstDuration, AR_BurstDur);
}
499
EXPORT_SYMBOL(ath9k_hw_set11n_burstduration);
S
Sujith 已提交
500

501
void ath9k_hw_set11n_virtualmorefrag(struct ath_hw *ah, struct ath_desc *ds,
S
Sujith 已提交
502 503 504 505 506 507 508 509 510 511
				     u32 vmf)
{
	struct ar5416_desc *ads = AR5416DESC(ds);

	if (vmf)
		ads->ds_ctl0 |= AR_VirtMoreFrag;
	else
		ads->ds_ctl0 &= ~AR_VirtMoreFrag;
}

512
void ath9k_hw_gettxintrtxqs(struct ath_hw *ah, u32 *txqs)
S
Sujith 已提交
513
{
514 515
	*txqs &= ah->intr_txqs;
	ah->intr_txqs &= ~(*txqs);
S
Sujith 已提交
516
}
517
EXPORT_SYMBOL(ath9k_hw_gettxintrtxqs);
S
Sujith 已提交
518

519
bool ath9k_hw_set_txq_props(struct ath_hw *ah, int q,
S
Sujith 已提交
520 521 522
			    const struct ath9k_tx_queue_info *qinfo)
{
	u32 cw;
523
	struct ath_common *common = ath9k_hw_common(ah);
524
	struct ath9k_hw_capabilities *pCap = &ah->caps;
S
Sujith 已提交
525 526 527
	struct ath9k_tx_queue_info *qi;

	if (q >= pCap->total_queues) {
528 529
		ath_print(common, ATH_DBG_QUEUE, "Set TXQ properties, "
			  "invalid queue: %u\n", q);
S
Sujith 已提交
530 531 532
		return false;
	}

533
	qi = &ah->txq[q];
S
Sujith 已提交
534
	if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
535 536
		ath_print(common, ATH_DBG_QUEUE, "Set TXQ properties, "
			  "inactive queue: %u\n", q);
S
Sujith 已提交
537 538 539
		return false;
	}

540
	ath_print(common, ATH_DBG_QUEUE, "Set queue properties for: %u\n", q);
S
Sujith 已提交
541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588

	qi->tqi_ver = qinfo->tqi_ver;
	qi->tqi_subtype = qinfo->tqi_subtype;
	qi->tqi_qflags = qinfo->tqi_qflags;
	qi->tqi_priority = qinfo->tqi_priority;
	if (qinfo->tqi_aifs != ATH9K_TXQ_USEDEFAULT)
		qi->tqi_aifs = min(qinfo->tqi_aifs, 255U);
	else
		qi->tqi_aifs = INIT_AIFS;
	if (qinfo->tqi_cwmin != ATH9K_TXQ_USEDEFAULT) {
		cw = min(qinfo->tqi_cwmin, 1024U);
		qi->tqi_cwmin = 1;
		while (qi->tqi_cwmin < cw)
			qi->tqi_cwmin = (qi->tqi_cwmin << 1) | 1;
	} else
		qi->tqi_cwmin = qinfo->tqi_cwmin;
	if (qinfo->tqi_cwmax != ATH9K_TXQ_USEDEFAULT) {
		cw = min(qinfo->tqi_cwmax, 1024U);
		qi->tqi_cwmax = 1;
		while (qi->tqi_cwmax < cw)
			qi->tqi_cwmax = (qi->tqi_cwmax << 1) | 1;
	} else
		qi->tqi_cwmax = INIT_CWMAX;

	if (qinfo->tqi_shretry != 0)
		qi->tqi_shretry = min((u32) qinfo->tqi_shretry, 15U);
	else
		qi->tqi_shretry = INIT_SH_RETRY;
	if (qinfo->tqi_lgretry != 0)
		qi->tqi_lgretry = min((u32) qinfo->tqi_lgretry, 15U);
	else
		qi->tqi_lgretry = INIT_LG_RETRY;
	qi->tqi_cbrPeriod = qinfo->tqi_cbrPeriod;
	qi->tqi_cbrOverflowLimit = qinfo->tqi_cbrOverflowLimit;
	qi->tqi_burstTime = qinfo->tqi_burstTime;
	qi->tqi_readyTime = qinfo->tqi_readyTime;

	switch (qinfo->tqi_subtype) {
	case ATH9K_WME_UPSD:
		if (qi->tqi_type == ATH9K_TX_QUEUE_DATA)
			qi->tqi_intFlags = ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS;
		break;
	default:
		break;
	}

	return true;
}
589
EXPORT_SYMBOL(ath9k_hw_set_txq_props);
S
Sujith 已提交
590

591
bool ath9k_hw_get_txq_props(struct ath_hw *ah, int q,
S
Sujith 已提交
592 593
			    struct ath9k_tx_queue_info *qinfo)
{
594
	struct ath_common *common = ath9k_hw_common(ah);
595
	struct ath9k_hw_capabilities *pCap = &ah->caps;
S
Sujith 已提交
596 597 598
	struct ath9k_tx_queue_info *qi;

	if (q >= pCap->total_queues) {
599 600
		ath_print(common, ATH_DBG_QUEUE, "Get TXQ properties, "
			  "invalid queue: %u\n", q);
S
Sujith 已提交
601 602 603
		return false;
	}

604
	qi = &ah->txq[q];
S
Sujith 已提交
605
	if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
606 607
		ath_print(common, ATH_DBG_QUEUE, "Get TXQ properties, "
			  "inactive queue: %u\n", q);
S
Sujith 已提交
608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627
		return false;
	}

	qinfo->tqi_qflags = qi->tqi_qflags;
	qinfo->tqi_ver = qi->tqi_ver;
	qinfo->tqi_subtype = qi->tqi_subtype;
	qinfo->tqi_qflags = qi->tqi_qflags;
	qinfo->tqi_priority = qi->tqi_priority;
	qinfo->tqi_aifs = qi->tqi_aifs;
	qinfo->tqi_cwmin = qi->tqi_cwmin;
	qinfo->tqi_cwmax = qi->tqi_cwmax;
	qinfo->tqi_shretry = qi->tqi_shretry;
	qinfo->tqi_lgretry = qi->tqi_lgretry;
	qinfo->tqi_cbrPeriod = qi->tqi_cbrPeriod;
	qinfo->tqi_cbrOverflowLimit = qi->tqi_cbrOverflowLimit;
	qinfo->tqi_burstTime = qi->tqi_burstTime;
	qinfo->tqi_readyTime = qi->tqi_readyTime;

	return true;
}
628
EXPORT_SYMBOL(ath9k_hw_get_txq_props);
S
Sujith 已提交
629

630
int ath9k_hw_setuptxqueue(struct ath_hw *ah, enum ath9k_tx_queue type,
S
Sujith 已提交
631 632
			  const struct ath9k_tx_queue_info *qinfo)
{
633
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
634
	struct ath9k_tx_queue_info *qi;
635
	struct ath9k_hw_capabilities *pCap = &ah->caps;
S
Sujith 已提交
636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
	int q;

	switch (type) {
	case ATH9K_TX_QUEUE_BEACON:
		q = pCap->total_queues - 1;
		break;
	case ATH9K_TX_QUEUE_CAB:
		q = pCap->total_queues - 2;
		break;
	case ATH9K_TX_QUEUE_PSPOLL:
		q = 1;
		break;
	case ATH9K_TX_QUEUE_UAPSD:
		q = pCap->total_queues - 3;
		break;
	case ATH9K_TX_QUEUE_DATA:
		for (q = 0; q < pCap->total_queues; q++)
653
			if (ah->txq[q].tqi_type ==
S
Sujith 已提交
654 655 656
			    ATH9K_TX_QUEUE_INACTIVE)
				break;
		if (q == pCap->total_queues) {
657 658
			ath_print(common, ATH_DBG_FATAL,
				  "No available TX queue\n");
S
Sujith 已提交
659 660 661 662
			return -1;
		}
		break;
	default:
663 664
		ath_print(common, ATH_DBG_FATAL,
			  "Invalid TX queue type: %u\n", type);
S
Sujith 已提交
665 666 667
		return -1;
	}

668
	ath_print(common, ATH_DBG_QUEUE, "Setup TX queue: %u\n", q);
S
Sujith 已提交
669

670
	qi = &ah->txq[q];
S
Sujith 已提交
671
	if (qi->tqi_type != ATH9K_TX_QUEUE_INACTIVE) {
672 673
		ath_print(common, ATH_DBG_FATAL,
			  "TX queue: %u already active\n", q);
S
Sujith 已提交
674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695
		return -1;
	}
	memset(qi, 0, sizeof(struct ath9k_tx_queue_info));
	qi->tqi_type = type;
	if (qinfo == NULL) {
		qi->tqi_qflags =
			TXQ_FLAG_TXOKINT_ENABLE
			| TXQ_FLAG_TXERRINT_ENABLE
			| TXQ_FLAG_TXDESCINT_ENABLE | TXQ_FLAG_TXURNINT_ENABLE;
		qi->tqi_aifs = INIT_AIFS;
		qi->tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
		qi->tqi_cwmax = INIT_CWMAX;
		qi->tqi_shretry = INIT_SH_RETRY;
		qi->tqi_lgretry = INIT_LG_RETRY;
		qi->tqi_physCompBuf = 0;
	} else {
		qi->tqi_physCompBuf = qinfo->tqi_physCompBuf;
		(void) ath9k_hw_set_txq_props(ah, q, qinfo);
	}

	return q;
}
696
EXPORT_SYMBOL(ath9k_hw_setuptxqueue);
S
Sujith 已提交
697

698
bool ath9k_hw_releasetxqueue(struct ath_hw *ah, u32 q)
S
Sujith 已提交
699
{
700
	struct ath9k_hw_capabilities *pCap = &ah->caps;
701
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
702 703 704
	struct ath9k_tx_queue_info *qi;

	if (q >= pCap->total_queues) {
705 706
		ath_print(common, ATH_DBG_QUEUE, "Release TXQ, "
			  "invalid queue: %u\n", q);
S
Sujith 已提交
707 708
		return false;
	}
709
	qi = &ah->txq[q];
S
Sujith 已提交
710
	if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
711 712
		ath_print(common, ATH_DBG_QUEUE, "Release TXQ, "
			  "inactive queue: %u\n", q);
S
Sujith 已提交
713 714 715
		return false;
	}

716
	ath_print(common, ATH_DBG_QUEUE, "Release TX queue: %u\n", q);
S
Sujith 已提交
717 718

	qi->tqi_type = ATH9K_TX_QUEUE_INACTIVE;
719 720 721 722 723
	ah->txok_interrupt_mask &= ~(1 << q);
	ah->txerr_interrupt_mask &= ~(1 << q);
	ah->txdesc_interrupt_mask &= ~(1 << q);
	ah->txeol_interrupt_mask &= ~(1 << q);
	ah->txurn_interrupt_mask &= ~(1 << q);
S
Sujith 已提交
724 725 726 727
	ath9k_hw_set_txq_interrupts(ah, qi);

	return true;
}
728
EXPORT_SYMBOL(ath9k_hw_releasetxqueue);
S
Sujith 已提交
729

730
bool ath9k_hw_resettxqueue(struct ath_hw *ah, u32 q)
S
Sujith 已提交
731
{
732
	struct ath9k_hw_capabilities *pCap = &ah->caps;
733
	struct ath_common *common = ath9k_hw_common(ah);
734
	struct ath9k_channel *chan = ah->curchan;
S
Sujith 已提交
735 736 737 738
	struct ath9k_tx_queue_info *qi;
	u32 cwMin, chanCwMin, value;

	if (q >= pCap->total_queues) {
739 740
		ath_print(common, ATH_DBG_QUEUE, "Reset TXQ, "
			  "invalid queue: %u\n", q);
S
Sujith 已提交
741 742 743
		return false;
	}

744
	qi = &ah->txq[q];
S
Sujith 已提交
745
	if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
746 747
		ath_print(common, ATH_DBG_QUEUE, "Reset TXQ, "
			  "inactive queue: %u\n", q);
S
Sujith 已提交
748 749 750
		return true;
	}

751
	ath_print(common, ATH_DBG_QUEUE, "Reset TX queue: %u\n", q);
S
Sujith 已提交
752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832

	if (qi->tqi_cwmin == ATH9K_TXQ_USEDEFAULT) {
		if (chan && IS_CHAN_B(chan))
			chanCwMin = INIT_CWMIN_11B;
		else
			chanCwMin = INIT_CWMIN;

		for (cwMin = 1; cwMin < chanCwMin; cwMin = (cwMin << 1) | 1);
	} else
		cwMin = qi->tqi_cwmin;

	REG_WRITE(ah, AR_DLCL_IFS(q),
		  SM(cwMin, AR_D_LCL_IFS_CWMIN) |
		  SM(qi->tqi_cwmax, AR_D_LCL_IFS_CWMAX) |
		  SM(qi->tqi_aifs, AR_D_LCL_IFS_AIFS));

	REG_WRITE(ah, AR_DRETRY_LIMIT(q),
		  SM(INIT_SSH_RETRY, AR_D_RETRY_LIMIT_STA_SH) |
		  SM(INIT_SLG_RETRY, AR_D_RETRY_LIMIT_STA_LG) |
		  SM(qi->tqi_shretry, AR_D_RETRY_LIMIT_FR_SH));

	REG_WRITE(ah, AR_QMISC(q), AR_Q_MISC_DCU_EARLY_TERM_REQ);
	REG_WRITE(ah, AR_DMISC(q),
		  AR_D_MISC_CW_BKOFF_EN | AR_D_MISC_FRAG_WAIT_EN | 0x2);

	if (qi->tqi_cbrPeriod) {
		REG_WRITE(ah, AR_QCBRCFG(q),
			  SM(qi->tqi_cbrPeriod, AR_Q_CBRCFG_INTERVAL) |
			  SM(qi->tqi_cbrOverflowLimit, AR_Q_CBRCFG_OVF_THRESH));
		REG_WRITE(ah, AR_QMISC(q),
			  REG_READ(ah, AR_QMISC(q)) | AR_Q_MISC_FSP_CBR |
			  (qi->tqi_cbrOverflowLimit ?
			   AR_Q_MISC_CBR_EXP_CNTR_LIMIT_EN : 0));
	}
	if (qi->tqi_readyTime && (qi->tqi_type != ATH9K_TX_QUEUE_CAB)) {
		REG_WRITE(ah, AR_QRDYTIMECFG(q),
			  SM(qi->tqi_readyTime, AR_Q_RDYTIMECFG_DURATION) |
			  AR_Q_RDYTIMECFG_EN);
	}

	REG_WRITE(ah, AR_DCHNTIME(q),
		  SM(qi->tqi_burstTime, AR_D_CHNTIME_DUR) |
		  (qi->tqi_burstTime ? AR_D_CHNTIME_EN : 0));

	if (qi->tqi_burstTime
	    && (qi->tqi_qflags & TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE)) {
		REG_WRITE(ah, AR_QMISC(q),
			  REG_READ(ah, AR_QMISC(q)) |
			  AR_Q_MISC_RDYTIME_EXP_POLICY);

	}

	if (qi->tqi_qflags & TXQ_FLAG_BACKOFF_DISABLE) {
		REG_WRITE(ah, AR_DMISC(q),
			  REG_READ(ah, AR_DMISC(q)) |
			  AR_D_MISC_POST_FR_BKOFF_DIS);
	}
	if (qi->tqi_qflags & TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE) {
		REG_WRITE(ah, AR_DMISC(q),
			  REG_READ(ah, AR_DMISC(q)) |
			  AR_D_MISC_FRAG_BKOFF_EN);
	}
	switch (qi->tqi_type) {
	case ATH9K_TX_QUEUE_BEACON:
		REG_WRITE(ah, AR_QMISC(q), REG_READ(ah, AR_QMISC(q))
			  | AR_Q_MISC_FSP_DBA_GATED
			  | AR_Q_MISC_BEACON_USE
			  | AR_Q_MISC_CBR_INCR_DIS1);

		REG_WRITE(ah, AR_DMISC(q), REG_READ(ah, AR_DMISC(q))
			  | (AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL <<
			     AR_D_MISC_ARB_LOCKOUT_CNTRL_S)
			  | AR_D_MISC_BEACON_USE
			  | AR_D_MISC_POST_FR_BKOFF_DIS);
		break;
	case ATH9K_TX_QUEUE_CAB:
		REG_WRITE(ah, AR_QMISC(q), REG_READ(ah, AR_QMISC(q))
			  | AR_Q_MISC_FSP_DBA_GATED
			  | AR_Q_MISC_CBR_INCR_DIS1
			  | AR_Q_MISC_CBR_INCR_DIS0);
		value = (qi->tqi_readyTime -
833 834 835
			 (ah->config.sw_beacon_response_time -
			  ah->config.dma_beacon_response_time) -
			 ah->config.additional_swba_backoff) * 1024;
S
Sujith 已提交
836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862
		REG_WRITE(ah, AR_QRDYTIMECFG(q),
			  value | AR_Q_RDYTIMECFG_EN);
		REG_WRITE(ah, AR_DMISC(q), REG_READ(ah, AR_DMISC(q))
			  | (AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL <<
			     AR_D_MISC_ARB_LOCKOUT_CNTRL_S));
		break;
	case ATH9K_TX_QUEUE_PSPOLL:
		REG_WRITE(ah, AR_QMISC(q),
			  REG_READ(ah, AR_QMISC(q)) | AR_Q_MISC_CBR_INCR_DIS1);
		break;
	case ATH9K_TX_QUEUE_UAPSD:
		REG_WRITE(ah, AR_DMISC(q), REG_READ(ah, AR_DMISC(q)) |
			  AR_D_MISC_POST_FR_BKOFF_DIS);
		break;
	default:
		break;
	}

	if (qi->tqi_intFlags & ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS) {
		REG_WRITE(ah, AR_DMISC(q),
			  REG_READ(ah, AR_DMISC(q)) |
			  SM(AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL,
			     AR_D_MISC_ARB_LOCKOUT_CNTRL) |
			  AR_D_MISC_POST_FR_BKOFF_DIS);
	}

	if (qi->tqi_qflags & TXQ_FLAG_TXOKINT_ENABLE)
863
		ah->txok_interrupt_mask |= 1 << q;
S
Sujith 已提交
864
	else
865
		ah->txok_interrupt_mask &= ~(1 << q);
S
Sujith 已提交
866
	if (qi->tqi_qflags & TXQ_FLAG_TXERRINT_ENABLE)
867
		ah->txerr_interrupt_mask |= 1 << q;
S
Sujith 已提交
868
	else
869
		ah->txerr_interrupt_mask &= ~(1 << q);
S
Sujith 已提交
870
	if (qi->tqi_qflags & TXQ_FLAG_TXDESCINT_ENABLE)
871
		ah->txdesc_interrupt_mask |= 1 << q;
S
Sujith 已提交
872
	else
873
		ah->txdesc_interrupt_mask &= ~(1 << q);
S
Sujith 已提交
874
	if (qi->tqi_qflags & TXQ_FLAG_TXEOLINT_ENABLE)
875
		ah->txeol_interrupt_mask |= 1 << q;
S
Sujith 已提交
876
	else
877
		ah->txeol_interrupt_mask &= ~(1 << q);
S
Sujith 已提交
878
	if (qi->tqi_qflags & TXQ_FLAG_TXURNINT_ENABLE)
879
		ah->txurn_interrupt_mask |= 1 << q;
S
Sujith 已提交
880
	else
881
		ah->txurn_interrupt_mask &= ~(1 << q);
S
Sujith 已提交
882 883 884 885
	ath9k_hw_set_txq_interrupts(ah, qi);

	return true;
}
886
EXPORT_SYMBOL(ath9k_hw_resettxqueue);
S
Sujith 已提交
887

888
int ath9k_hw_rxprocdesc(struct ath_hw *ah, struct ath_desc *ds,
889
			struct ath_rx_status *rs, u64 tsf)
S
Sujith 已提交
890 891 892 893 894 895 896 897 898 899
{
	struct ar5416_desc ads;
	struct ar5416_desc *adsp = AR5416DESC(ds);
	u32 phyerr;

	if ((adsp->ds_rxstatus8 & AR_RxDone) == 0)
		return -EINPROGRESS;

	ads.u.rx = adsp->u.rx;

900 901
	rs->rs_status = 0;
	rs->rs_flags = 0;
S
Sujith 已提交
902

903 904
	rs->rs_datalen = ads.ds_rxstatus1 & AR_DataLen;
	rs->rs_tstamp = ads.AR_RcvTimestamp;
S
Sujith 已提交
905

906
	if (ads.ds_rxstatus8 & AR_PostDelimCRCErr) {
907 908 909 910 911 912 913
		rs->rs_rssi = ATH9K_RSSI_BAD;
		rs->rs_rssi_ctl0 = ATH9K_RSSI_BAD;
		rs->rs_rssi_ctl1 = ATH9K_RSSI_BAD;
		rs->rs_rssi_ctl2 = ATH9K_RSSI_BAD;
		rs->rs_rssi_ext0 = ATH9K_RSSI_BAD;
		rs->rs_rssi_ext1 = ATH9K_RSSI_BAD;
		rs->rs_rssi_ext2 = ATH9K_RSSI_BAD;
914
	} else {
915 916
		rs->rs_rssi = MS(ads.ds_rxstatus4, AR_RxRSSICombined);
		rs->rs_rssi_ctl0 = MS(ads.ds_rxstatus0,
917
						AR_RxRSSIAnt00);
918
		rs->rs_rssi_ctl1 = MS(ads.ds_rxstatus0,
919
						AR_RxRSSIAnt01);
920
		rs->rs_rssi_ctl2 = MS(ads.ds_rxstatus0,
921
						AR_RxRSSIAnt02);
922
		rs->rs_rssi_ext0 = MS(ads.ds_rxstatus4,
923
						AR_RxRSSIAnt10);
924
		rs->rs_rssi_ext1 = MS(ads.ds_rxstatus4,
925
						AR_RxRSSIAnt11);
926
		rs->rs_rssi_ext2 = MS(ads.ds_rxstatus4,
927 928
						AR_RxRSSIAnt12);
	}
S
Sujith 已提交
929
	if (ads.ds_rxstatus8 & AR_RxKeyIdxValid)
930
		rs->rs_keyix = MS(ads.ds_rxstatus8, AR_KeyIdx);
S
Sujith 已提交
931
	else
932
		rs->rs_keyix = ATH9K_RXKEYIX_INVALID;
S
Sujith 已提交
933

934 935
	rs->rs_rate = RXSTATUS_RATE(ah, (&ads));
	rs->rs_more = (ads.ds_rxstatus1 & AR_RxMore) ? 1 : 0;
S
Sujith 已提交
936

937 938
	rs->rs_isaggr = (ads.ds_rxstatus8 & AR_RxAggr) ? 1 : 0;
	rs->rs_moreaggr =
S
Sujith 已提交
939
		(ads.ds_rxstatus8 & AR_RxMoreAggr) ? 1 : 0;
940 941
	rs->rs_antenna = MS(ads.ds_rxstatus3, AR_RxAntenna);
	rs->rs_flags =
S
Sujith 已提交
942
		(ads.ds_rxstatus3 & AR_GI) ? ATH9K_RX_GI : 0;
943
	rs->rs_flags |=
S
Sujith 已提交
944 945 946
		(ads.ds_rxstatus3 & AR_2040) ? ATH9K_RX_2040 : 0;

	if (ads.ds_rxstatus8 & AR_PreDelimCRCErr)
947
		rs->rs_flags |= ATH9K_RX_DELIM_CRC_PRE;
S
Sujith 已提交
948
	if (ads.ds_rxstatus8 & AR_PostDelimCRCErr)
949
		rs->rs_flags |= ATH9K_RX_DELIM_CRC_POST;
S
Sujith 已提交
950
	if (ads.ds_rxstatus8 & AR_DecryptBusyErr)
951
		rs->rs_flags |= ATH9K_RX_DECRYPT_BUSY;
S
Sujith 已提交
952 953 954

	if ((ads.ds_rxstatus8 & AR_RxFrameOK) == 0) {
		if (ads.ds_rxstatus8 & AR_CRCErr)
955
			rs->rs_status |= ATH9K_RXERR_CRC;
S
Sujith 已提交
956
		else if (ads.ds_rxstatus8 & AR_PHYErr) {
957
			rs->rs_status |= ATH9K_RXERR_PHY;
S
Sujith 已提交
958
			phyerr = MS(ads.ds_rxstatus8, AR_PHYErrCode);
959
			rs->rs_phyerr = phyerr;
S
Sujith 已提交
960
		} else if (ads.ds_rxstatus8 & AR_DecryptCRCErr)
961
			rs->rs_status |= ATH9K_RXERR_DECRYPT;
S
Sujith 已提交
962
		else if (ads.ds_rxstatus8 & AR_MichaelErr)
963
			rs->rs_status |= ATH9K_RXERR_MIC;
S
Sujith 已提交
964 965 966 967
	}

	return 0;
}
968
EXPORT_SYMBOL(ath9k_hw_rxprocdesc);
S
Sujith 已提交
969

S
Sujith 已提交
970
void ath9k_hw_setuprxdesc(struct ath_hw *ah, struct ath_desc *ds,
S
Sujith 已提交
971 972 973
			  u32 size, u32 flags)
{
	struct ar5416_desc *ads = AR5416DESC(ds);
974
	struct ath9k_hw_capabilities *pCap = &ah->caps;
S
Sujith 已提交
975 976 977 978 979 980 981 982 983

	ads->ds_ctl1 = size & AR_BufLen;
	if (flags & ATH9K_RXDESC_INTREQ)
		ads->ds_ctl1 |= AR_RxIntrReq;

	ads->ds_rxstatus8 &= ~AR_RxDone;
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
		memset(&(ads->u), 0, sizeof(ads->u));
}
984
EXPORT_SYMBOL(ath9k_hw_setuprxdesc);
S
Sujith 已提交
985

986 987 988 989 990 991 992
/*
 * This can stop or re-enables RX.
 *
 * If bool is set this will kill any frame which is currently being
 * transferred between the MAC and baseband and also prevent any new
 * frames from getting started.
 */
993
bool ath9k_hw_setrxabort(struct ath_hw *ah, bool set)
S
Sujith 已提交
994 995 996 997 998 999 1000
{
	u32 reg;

	if (set) {
		REG_SET_BIT(ah, AR_DIAG_SW,
			    (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));

S
Sujith 已提交
1001 1002
		if (!ath9k_hw_wait(ah, AR_OBS_BUS_1, AR_OBS_BUS_1_RX_STATE,
				   0, AH_WAIT_TIMEOUT)) {
S
Sujith 已提交
1003 1004 1005 1006 1007
			REG_CLR_BIT(ah, AR_DIAG_SW,
				    (AR_DIAG_RX_DIS |
				     AR_DIAG_RX_ABORT));

			reg = REG_READ(ah, AR_OBS_BUS_1);
1008 1009 1010
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "RX failed to go idle in 10 ms RXSM=0x%x\n",
				  reg);
S
Sujith 已提交
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020

			return false;
		}
	} else {
		REG_CLR_BIT(ah, AR_DIAG_SW,
			    (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
	}

	return true;
}
1021
EXPORT_SYMBOL(ath9k_hw_setrxabort);
S
Sujith 已提交
1022

1023
void ath9k_hw_putrxbuf(struct ath_hw *ah, u32 rxdp)
S
Sujith 已提交
1024 1025 1026
{
	REG_WRITE(ah, AR_RXDP, rxdp);
}
1027
EXPORT_SYMBOL(ath9k_hw_putrxbuf);
S
Sujith 已提交
1028

1029
void ath9k_hw_startpcureceive(struct ath_hw *ah)
S
Sujith 已提交
1030 1031 1032 1033
{
	ath9k_enable_mib_counters(ah);

	ath9k_ani_reset(ah);
1034

1035
	REG_CLR_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
S
Sujith 已提交
1036
}
1037
EXPORT_SYMBOL(ath9k_hw_startpcureceive);
S
Sujith 已提交
1038

1039
void ath9k_hw_stoppcurecv(struct ath_hw *ah)
S
Sujith 已提交
1040 1041 1042 1043 1044
{
	REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_RX_DIS);

	ath9k_hw_disable_mib_counters(ah);
}
1045
EXPORT_SYMBOL(ath9k_hw_stoppcurecv);
S
Sujith 已提交
1046

1047
bool ath9k_hw_stopdmarecv(struct ath_hw *ah)
S
Sujith 已提交
1048
{
S
Sujith 已提交
1049 1050
#define AH_RX_STOP_DMA_TIMEOUT 10000   /* usec */
#define AH_RX_TIME_QUANTUM     100     /* usec */
1051
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1052 1053
	int i;

S
Sujith 已提交
1054 1055
	REG_WRITE(ah, AR_CR, AR_CR_RXD);

S
Sujith 已提交
1056 1057 1058 1059 1060 1061 1062 1063
	/* Wait for rx enable bit to go low */
	for (i = AH_RX_STOP_DMA_TIMEOUT / AH_TIME_QUANTUM; i != 0; i--) {
		if ((REG_READ(ah, AR_CR) & AR_CR_RXE) == 0)
			break;
		udelay(AH_TIME_QUANTUM);
	}

	if (i == 0) {
1064 1065 1066 1067 1068 1069
		ath_print(common, ATH_DBG_FATAL,
			  "DMA failed to stop in %d ms "
			  "AR_CR=0x%08x AR_DIAG_SW=0x%08x\n",
			  AH_RX_STOP_DMA_TIMEOUT / 1000,
			  REG_READ(ah, AR_CR),
			  REG_READ(ah, AR_DIAG_SW));
S
Sujith 已提交
1070 1071 1072 1073
		return false;
	} else {
		return true;
	}
S
Sujith 已提交
1074 1075 1076

#undef AH_RX_TIME_QUANTUM
#undef AH_RX_STOP_DMA_TIMEOUT
S
Sujith 已提交
1077
}
1078
EXPORT_SYMBOL(ath9k_hw_stopdmarecv);
1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091

int ath9k_hw_beaconq_setup(struct ath_hw *ah)
{
	struct ath9k_tx_queue_info qi;

	memset(&qi, 0, sizeof(qi));
	qi.tqi_aifs = 1;
	qi.tqi_cwmin = 0;
	qi.tqi_cwmax = 0;
	/* NB: don't enable any interrupts */
	return ath9k_hw_setuptxqueue(ah, ATH9K_TX_QUEUE_BEACON, &qi);
}
EXPORT_SYMBOL(ath9k_hw_beaconq_setup);