spi-fsl-spi.c 27.8 KB
Newer Older
1
/*
2
 * Freescale SPI controller driver.
3 4 5 6
 *
 * Maintainer: Kumar Gala
 *
 * Copyright (C) 2006 Polycom, Inc.
7
 * Copyright 2010 Freescale Semiconductor, Inc.
8
 *
9 10 11 12
 * CPM SPI and QE buffer descriptors mode support:
 * Copyright (c) 2009  MontaVista Software, Inc.
 * Author: Anton Vorontsov <avorontsov@ru.mvista.com>
 *
13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 */
#include <linux/module.h>
#include <linux/types.h>
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/irq.h>
#include <linux/spi/spi.h>
#include <linux/spi/spi_bitbang.h>
#include <linux/platform_device.h>
#include <linux/fsl_devices.h>
28 29 30
#include <linux/dma-mapping.h>
#include <linux/mm.h>
#include <linux/mutex.h>
31 32 33 34
#include <linux/of.h>
#include <linux/of_platform.h>
#include <linux/gpio.h>
#include <linux/of_gpio.h>
35

36
#include <sysdev/fsl_soc.h>
37 38
#include <asm/cpm.h>
#include <asm/qe.h>
39

G
Grant Likely 已提交
40
#include "spi-fsl-lib.h"
41

42 43 44 45 46 47 48 49 50
/* CPM1 and CPM2 are mutually exclusive. */
#ifdef CONFIG_CPM1
#include <asm/cpm1.h>
#define CPM_SPI_CMD mk_cr_cmd(CPM_CR_CH_SPI, 0)
#else
#include <asm/cpm2.h>
#define CPM_SPI_CMD mk_cr_cmd(CPM_CR_SPI_PAGE, CPM_CR_SPI_SBLOCK, 0, 0)
#endif

51
/* SPI Controller registers */
52
struct fsl_spi_reg {
53 54 55 56 57 58 59 60 61 62
	u8 res1[0x20];
	__be32 mode;
	__be32 event;
	__be32 mask;
	__be32 command;
	__be32 transmit;
	__be32 receive;
};

/* SPI Controller mode register definitions */
63
#define	SPMODE_LOOP		(1 << 30)
64 65 66 67 68 69 70 71
#define	SPMODE_CI_INACTIVEHIGH	(1 << 29)
#define	SPMODE_CP_BEGIN_EDGECLK	(1 << 28)
#define	SPMODE_DIV16		(1 << 27)
#define	SPMODE_REV		(1 << 26)
#define	SPMODE_MS		(1 << 25)
#define	SPMODE_ENABLE		(1 << 24)
#define	SPMODE_LEN(x)		((x) << 20)
#define	SPMODE_PM(x)		((x) << 16)
72
#define	SPMODE_OP		(1 << 14)
73
#define	SPMODE_CG(x)		((x) << 7)
74 75 76

/*
 * Default for SPI Mode:
77
 *	SPI MODE 0 (inactive low, phase middle, MSB, 8-bit length, slow clk
78 79 80 81 82 83 84 85 86 87 88 89
 */
#define	SPMODE_INIT_VAL (SPMODE_CI_INACTIVEHIGH | SPMODE_DIV16 | SPMODE_REV | \
			 SPMODE_MS | SPMODE_LEN(7) | SPMODE_PM(0xf))

/* SPIE register values */
#define	SPIE_NE		0x00000200	/* Not empty */
#define	SPIE_NF		0x00000100	/* Not full */

/* SPIM register values */
#define	SPIM_NE		0x00000200	/* Not empty */
#define	SPIM_NF		0x00000100	/* Not full */

90 91 92 93 94 95 96 97 98
#define	SPIE_TXB	0x00000200	/* Last char is written to tx fifo */
#define	SPIE_RXB	0x00000100	/* Last char is written to rx buf */

/* SPCOM register values */
#define	SPCOM_STR	(1 << 23)	/* Start transmit */

#define	SPI_PRAM_SIZE	0x100
#define	SPI_MRBLR	((unsigned int)PAGE_SIZE)

99 100 101
static void *fsl_dummy_rx;
static DEFINE_MUTEX(fsl_dummy_rx_lock);
static int fsl_dummy_rx_refcnt;
102

103
static void fsl_spi_change_mode(struct spi_device *spi)
104 105 106
{
	struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
	struct spi_mpc8xxx_cs *cs = spi->controller_state;
107 108
	struct fsl_spi_reg *reg_base = mspi->reg_base;
	__be32 __iomem *mode = &reg_base->mode;
109 110 111 112 113 114 115 116 117 118 119
	unsigned long flags;

	if (cs->hw_mode == mpc8xxx_spi_read_reg(mode))
		return;

	/* Turn off IRQs locally to minimize time that SPI is disabled. */
	local_irq_save(flags);

	/* Turn off SPI unit prior changing mode */
	mpc8xxx_spi_write_reg(mode, cs->hw_mode & ~SPMODE_ENABLE);

120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
	/* When in CPM mode, we need to reinit tx and rx. */
	if (mspi->flags & SPI_CPM_MODE) {
		if (mspi->flags & SPI_QE) {
			qe_issue_cmd(QE_INIT_TX_RX, mspi->subblock,
				     QE_CR_PROTOCOL_UNSPECIFIED, 0);
		} else {
			cpm_command(CPM_SPI_CMD, CPM_CR_INIT_TRX);
			if (mspi->flags & SPI_CPM1) {
				out_be16(&mspi->pram->rbptr,
					 in_be16(&mspi->pram->rbase));
				out_be16(&mspi->pram->tbptr,
					 in_be16(&mspi->pram->tbase));
			}
		}
	}
135
	mpc8xxx_spi_write_reg(mode, cs->hw_mode);
136 137 138
	local_irq_restore(flags);
}

139
static void fsl_spi_chipselect(struct spi_device *spi, int value)
140
{
A
Anton Vorontsov 已提交
141
	struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
142 143
	struct fsl_spi_platform_data *pdata = spi->dev.parent->platform_data;
	bool pol = spi->mode & SPI_CS_HIGH;
A
Anton Vorontsov 已提交
144
	struct spi_mpc8xxx_cs	*cs = spi->controller_state;
145 146

	if (value == BITBANG_CS_INACTIVE) {
147 148
		if (pdata->cs_control)
			pdata->cs_control(spi, !pol);
149 150 151
	}

	if (value == BITBANG_CS_ACTIVE) {
A
Anton Vorontsov 已提交
152 153 154 155
		mpc8xxx_spi->rx_shift = cs->rx_shift;
		mpc8xxx_spi->tx_shift = cs->tx_shift;
		mpc8xxx_spi->get_rx = cs->get_rx;
		mpc8xxx_spi->get_tx = cs->get_tx;
156

157
		fsl_spi_change_mode(spi);
158

159 160
		if (pdata->cs_control)
			pdata->cs_control(spi, pol);
161 162 163
	}
}

164 165 166 167
static int mspi_apply_cpu_mode_quirks(struct spi_mpc8xxx_cs *cs,
				struct spi_device *spi,
				struct mpc8xxx_spi *mpc8xxx_spi,
				int bits_per_word)
168
{
169 170
	cs->rx_shift = 0;
	cs->tx_shift = 0;
171
	if (bits_per_word <= 8) {
A
Anton Vorontsov 已提交
172 173
		cs->get_rx = mpc8xxx_spi_rx_buf_u8;
		cs->get_tx = mpc8xxx_spi_tx_buf_u8;
174
		if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE) {
175 176
			cs->rx_shift = 16;
			cs->tx_shift = 24;
177
		}
178
	} else if (bits_per_word <= 16) {
A
Anton Vorontsov 已提交
179 180
		cs->get_rx = mpc8xxx_spi_rx_buf_u16;
		cs->get_tx = mpc8xxx_spi_tx_buf_u16;
181
		if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE) {
182 183
			cs->rx_shift = 16;
			cs->tx_shift = 16;
184
		}
185
	} else if (bits_per_word <= 32) {
A
Anton Vorontsov 已提交
186 187
		cs->get_rx = mpc8xxx_spi_rx_buf_u32;
		cs->get_tx = mpc8xxx_spi_tx_buf_u32;
188 189 190
	} else
		return -EINVAL;

191
	if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE &&
192
	    spi->mode & SPI_LSB_FIRST) {
193
		cs->tx_shift = 0;
194
		if (bits_per_word <= 8)
195
			cs->rx_shift = 8;
196
		else
197
			cs->rx_shift = 0;
198
	}
A
Anton Vorontsov 已提交
199 200 201 202
	mpc8xxx_spi->rx_shift = cs->rx_shift;
	mpc8xxx_spi->tx_shift = cs->tx_shift;
	mpc8xxx_spi->get_rx = cs->get_rx;
	mpc8xxx_spi->get_tx = cs->get_tx;
203

204 205 206
	return bits_per_word;
}

207 208 209
static int mspi_apply_qe_mode_quirks(struct spi_mpc8xxx_cs *cs,
				struct spi_device *spi,
				int bits_per_word)
210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
{
	/* QE uses Little Endian for words > 8
	 * so transform all words > 8 into 8 bits
	 * Unfortnatly that doesn't work for LSB so
	 * reject these for now */
	/* Note: 32 bits word, LSB works iff
	 * tfcr/rfcr is set to CPMFCR_GBL */
	if (spi->mode & SPI_LSB_FIRST &&
	    bits_per_word > 8)
		return -EINVAL;
	if (bits_per_word > 8)
		return 8; /* pretend its 8 bits */
	return bits_per_word;
}

225 226
static int fsl_spi_setup_transfer(struct spi_device *spi,
					struct spi_transfer *t)
227 228
{
	struct mpc8xxx_spi *mpc8xxx_spi;
229
	int bits_per_word = 0;
230
	u8 pm;
231
	u32 hz = 0;
232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
	struct spi_mpc8xxx_cs	*cs = spi->controller_state;

	mpc8xxx_spi = spi_master_get_devdata(spi->master);

	if (t) {
		bits_per_word = t->bits_per_word;
		hz = t->speed_hz;
	}

	/* spi_transfer level calls that work per-word */
	if (!bits_per_word)
		bits_per_word = spi->bits_per_word;

	/* Make sure its a bit width we support [4..16, 32] */
	if ((bits_per_word < 4)
	    || ((bits_per_word > 16) && (bits_per_word != 32)))
		return -EINVAL;

	if (!hz)
		hz = spi->max_speed_hz;

	if (!(mpc8xxx_spi->flags & SPI_CPM_MODE))
		bits_per_word = mspi_apply_cpu_mode_quirks(cs, spi,
							   mpc8xxx_spi,
							   bits_per_word);
	else if (mpc8xxx_spi->flags & SPI_QE)
		bits_per_word = mspi_apply_qe_mode_quirks(cs, spi,
							  bits_per_word);

	if (bits_per_word < 0)
		return bits_per_word;

264 265 266 267 268
	if (bits_per_word == 32)
		bits_per_word = 0;
	else
		bits_per_word = bits_per_word - 1;

269
	/* mask out bits we are going to set */
270 271 272 273 274
	cs->hw_mode &= ~(SPMODE_LEN(0xF) | SPMODE_DIV16
				  | SPMODE_PM(0xF));

	cs->hw_mode |= SPMODE_LEN(bits_per_word);

A
Anton Vorontsov 已提交
275
	if ((mpc8xxx_spi->spibrg / hz) > 64) {
276
		cs->hw_mode |= SPMODE_DIV16;
277
		pm = (mpc8xxx_spi->spibrg - 1) / (hz * 64) + 1;
278 279 280

		WARN_ONCE(pm > 16, "%s: Requested speed is too low: %d Hz. "
			  "Will use %d Hz instead.\n", dev_name(&spi->dev),
A
Anton Vorontsov 已提交
281
			  hz, mpc8xxx_spi->spibrg / 1024);
282
		if (pm > 16)
283
			pm = 16;
284
	} else {
285
		pm = (mpc8xxx_spi->spibrg - 1) / (hz * 4) + 1;
286
	}
C
Chen Gong 已提交
287 288 289 290
	if (pm)
		pm--;

	cs->hw_mode |= SPMODE_PM(pm);
291

292
	fsl_spi_change_mode(spi);
293 294
	return 0;
}
295

296
static void fsl_spi_cpm_bufs_start(struct mpc8xxx_spi *mspi)
297
{
298 299 300 301
	struct cpm_buf_desc __iomem *tx_bd = mspi->tx_bd;
	struct cpm_buf_desc __iomem *rx_bd = mspi->rx_bd;
	unsigned int xfer_len = min(mspi->count, SPI_MRBLR);
	unsigned int xfer_ofs;
302
	struct fsl_spi_reg *reg_base = mspi->reg_base;
303

304 305
	xfer_ofs = mspi->xfer_in_progress->len - mspi->count;

306 307 308 309
	if (mspi->rx_dma == mspi->dma_dummy_rx)
		out_be32(&rx_bd->cbd_bufaddr, mspi->rx_dma);
	else
		out_be32(&rx_bd->cbd_bufaddr, mspi->rx_dma + xfer_ofs);
310 311 312
	out_be16(&rx_bd->cbd_datlen, 0);
	out_be16(&rx_bd->cbd_sc, BD_SC_EMPTY | BD_SC_INTRPT | BD_SC_WRAP);

313 314 315 316
	if (mspi->tx_dma == mspi->dma_dummy_tx)
		out_be32(&tx_bd->cbd_bufaddr, mspi->tx_dma);
	else
		out_be32(&tx_bd->cbd_bufaddr, mspi->tx_dma + xfer_ofs);
317 318 319 320 321
	out_be16(&tx_bd->cbd_datlen, xfer_len);
	out_be16(&tx_bd->cbd_sc, BD_SC_READY | BD_SC_INTRPT | BD_SC_WRAP |
				 BD_SC_LAST);

	/* start transfer */
322
	mpc8xxx_spi_write_reg(&reg_base->command, SPCOM_STR);
323 324
}

325
static int fsl_spi_cpm_bufs(struct mpc8xxx_spi *mspi,
326 327 328
				struct spi_transfer *t, bool is_dma_mapped)
{
	struct device *dev = mspi->dev;
329
	struct fsl_spi_reg *reg_base = mspi->reg_base;
330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357

	if (is_dma_mapped) {
		mspi->map_tx_dma = 0;
		mspi->map_rx_dma = 0;
	} else {
		mspi->map_tx_dma = 1;
		mspi->map_rx_dma = 1;
	}

	if (!t->tx_buf) {
		mspi->tx_dma = mspi->dma_dummy_tx;
		mspi->map_tx_dma = 0;
	}

	if (!t->rx_buf) {
		mspi->rx_dma = mspi->dma_dummy_rx;
		mspi->map_rx_dma = 0;
	}

	if (mspi->map_tx_dma) {
		void *nonconst_tx = (void *)mspi->tx; /* shut up gcc */

		mspi->tx_dma = dma_map_single(dev, nonconst_tx, t->len,
					      DMA_TO_DEVICE);
		if (dma_mapping_error(dev, mspi->tx_dma)) {
			dev_err(dev, "unable to map tx dma\n");
			return -ENOMEM;
		}
358
	} else if (t->tx_buf) {
359 360 361 362 363 364 365 366 367 368
		mspi->tx_dma = t->tx_dma;
	}

	if (mspi->map_rx_dma) {
		mspi->rx_dma = dma_map_single(dev, mspi->rx, t->len,
					      DMA_FROM_DEVICE);
		if (dma_mapping_error(dev, mspi->rx_dma)) {
			dev_err(dev, "unable to map rx dma\n");
			goto err_rx_dma;
		}
369
	} else if (t->rx_buf) {
370 371 372 373
		mspi->rx_dma = t->rx_dma;
	}

	/* enable rx ints */
374
	mpc8xxx_spi_write_reg(&reg_base->mask, SPIE_RXB);
375 376 377 378 379

	mspi->xfer_in_progress = t;
	mspi->count = t->len;

	/* start CPM transfers */
380
	fsl_spi_cpm_bufs_start(mspi);
381 382 383 384 385 386 387 388 389

	return 0;

err_rx_dma:
	if (mspi->map_tx_dma)
		dma_unmap_single(dev, mspi->tx_dma, t->len, DMA_TO_DEVICE);
	return -ENOMEM;
}

390
static void fsl_spi_cpm_bufs_complete(struct mpc8xxx_spi *mspi)
391 392 393 394 395 396
{
	struct device *dev = mspi->dev;
	struct spi_transfer *t = mspi->xfer_in_progress;

	if (mspi->map_tx_dma)
		dma_unmap_single(dev, mspi->tx_dma, t->len, DMA_TO_DEVICE);
397
	if (mspi->map_rx_dma)
398 399 400 401
		dma_unmap_single(dev, mspi->rx_dma, t->len, DMA_FROM_DEVICE);
	mspi->xfer_in_progress = NULL;
}

402
static int fsl_spi_cpu_bufs(struct mpc8xxx_spi *mspi,
403 404 405
				struct spi_transfer *t, unsigned int len)
{
	u32 word;
406
	struct fsl_spi_reg *reg_base = mspi->reg_base;
407 408 409 410

	mspi->count = len;

	/* enable rx ints */
411
	mpc8xxx_spi_write_reg(&reg_base->mask, SPIM_NE);
412 413 414

	/* transmit word */
	word = mspi->get_tx(mspi);
415
	mpc8xxx_spi_write_reg(&reg_base->transmit, word);
416 417 418 419

	return 0;
}

420
static int fsl_spi_bufs(struct spi_device *spi, struct spi_transfer *t,
421 422 423
			    bool is_dma_mapped)
{
	struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
424
	struct fsl_spi_reg *reg_base;
425 426 427
	unsigned int len = t->len;
	u8 bits_per_word;
	int ret;
428

429
	reg_base = mpc8xxx_spi->reg_base;
430 431 432
	bits_per_word = spi->bits_per_word;
	if (t->bits_per_word)
		bits_per_word = t->bits_per_word;
433

434 435 436 437
	if (bits_per_word > 8) {
		/* invalid length? */
		if (len & 1)
			return -EINVAL;
438
		len /= 2;
439 440 441 442 443
	}
	if (bits_per_word > 16) {
		/* invalid length? */
		if (len & 1)
			return -EINVAL;
444
		len /= 2;
445 446
	}

447 448
	mpc8xxx_spi->tx = t->tx_buf;
	mpc8xxx_spi->rx = t->rx_buf;
449

450
	INIT_COMPLETION(mpc8xxx_spi->done);
451

452
	if (mpc8xxx_spi->flags & SPI_CPM_MODE)
453
		ret = fsl_spi_cpm_bufs(mpc8xxx_spi, t, is_dma_mapped);
454
	else
455
		ret = fsl_spi_cpu_bufs(mpc8xxx_spi, t, len);
456 457
	if (ret)
		return ret;
458

A
Anton Vorontsov 已提交
459
	wait_for_completion(&mpc8xxx_spi->done);
460 461

	/* disable rx ints */
462
	mpc8xxx_spi_write_reg(&reg_base->mask, 0);
463

464
	if (mpc8xxx_spi->flags & SPI_CPM_MODE)
465
		fsl_spi_cpm_bufs_complete(mpc8xxx_spi);
466

A
Anton Vorontsov 已提交
467
	return mpc8xxx_spi->count;
468 469
}

470
static void fsl_spi_do_one_msg(struct spi_message *m)
471
{
472 473 474 475 476 477 478 479 480 481 482 483 484 485
	struct spi_device *spi = m->spi;
	struct spi_transfer *t;
	unsigned int cs_change;
	const int nsecs = 50;
	int status;

	cs_change = 1;
	status = 0;
	list_for_each_entry(t, &m->transfers, transfer_list) {
		if (t->bits_per_word || t->speed_hz) {
			/* Don't allow changes if CS is active */
			status = -EINVAL;

			if (cs_change)
486
				status = fsl_spi_setup_transfer(spi, t);
487
			if (status < 0)
488
				break;
489
		}
490

491
		if (cs_change) {
492
			fsl_spi_chipselect(spi, BITBANG_CS_ACTIVE);
493 494 495 496
			ndelay(nsecs);
		}
		cs_change = t->cs_change;
		if (t->len)
497
			status = fsl_spi_bufs(spi, t, m->is_dma_mapped);
498 499 500
		if (status) {
			status = -EMSGSIZE;
			break;
501
		}
502
		m->actual_length += t->len;
503

504 505
		if (t->delay_usecs)
			udelay(t->delay_usecs);
506

507
		if (cs_change) {
508
			ndelay(nsecs);
509
			fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE);
510
			ndelay(nsecs);
511
		}
512 513 514 515 516 517 518
	}

	m->status = status;
	m->complete(m->context);

	if (status || !cs_change) {
		ndelay(nsecs);
519
		fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE);
520 521
	}

522
	fsl_spi_setup_transfer(spi, NULL);
523 524
}

525
static int fsl_spi_setup(struct spi_device *spi)
526
{
A
Anton Vorontsov 已提交
527
	struct mpc8xxx_spi *mpc8xxx_spi;
528
	struct fsl_spi_reg *reg_base;
529
	int retval;
530
	u32 hw_mode;
A
Anton Vorontsov 已提交
531
	struct spi_mpc8xxx_cs	*cs = spi->controller_state;
532 533 534 535

	if (!spi->max_speed_hz)
		return -EINVAL;

536 537 538 539 540 541
	if (!cs) {
		cs = kzalloc(sizeof *cs, GFP_KERNEL);
		if (!cs)
			return -ENOMEM;
		spi->controller_state = cs;
	}
A
Anton Vorontsov 已提交
542
	mpc8xxx_spi = spi_master_get_devdata(spi->master);
543

544 545
	reg_base = mpc8xxx_spi->reg_base;

T
Thomas Weber 已提交
546
	hw_mode = cs->hw_mode; /* Save original settings */
547
	cs->hw_mode = mpc8xxx_spi_read_reg(&reg_base->mode);
548 549 550 551 552 553 554 555 556 557 558 559 560
	/* mask out bits we are going to set */
	cs->hw_mode &= ~(SPMODE_CP_BEGIN_EDGECLK | SPMODE_CI_INACTIVEHIGH
			 | SPMODE_REV | SPMODE_LOOP);

	if (spi->mode & SPI_CPHA)
		cs->hw_mode |= SPMODE_CP_BEGIN_EDGECLK;
	if (spi->mode & SPI_CPOL)
		cs->hw_mode |= SPMODE_CI_INACTIVEHIGH;
	if (!(spi->mode & SPI_LSB_FIRST))
		cs->hw_mode |= SPMODE_REV;
	if (spi->mode & SPI_LOOP)
		cs->hw_mode |= SPMODE_LOOP;

561
	retval = fsl_spi_setup_transfer(spi, NULL);
562 563
	if (retval < 0) {
		cs->hw_mode = hw_mode; /* Restore settings */
564
		return retval;
565
	}
566 567 568
	return 0;
}

569
static void fsl_spi_cpm_irq(struct mpc8xxx_spi *mspi, u32 events)
570
{
571
	u16 len;
572
	struct fsl_spi_reg *reg_base = mspi->reg_base;
573

574 575
	dev_dbg(mspi->dev, "%s: bd datlen %d, count %d\n", __func__,
		in_be16(&mspi->rx_bd->cbd_datlen), mspi->count);
576

577 578 579 580 581
	len = in_be16(&mspi->rx_bd->cbd_datlen);
	if (len > mspi->count) {
		WARN_ON(1);
		len = mspi->count;
	}
582

583
	/* Clear the events */
584
	mpc8xxx_spi_write_reg(&reg_base->event, events);
585

586 587
	mspi->count -= len;
	if (mspi->count)
588
		fsl_spi_cpm_bufs_start(mspi);
589 590 591 592
	else
		complete(&mspi->done);
}

593
static void fsl_spi_cpu_irq(struct mpc8xxx_spi *mspi, u32 events)
594
{
595 596
	struct fsl_spi_reg *reg_base = mspi->reg_base;

597 598
	/* We need handle RX first */
	if (events & SPIE_NE) {
599
		u32 rx_data = mpc8xxx_spi_read_reg(&reg_base->receive);
600 601 602

		if (mspi->rx)
			mspi->get_rx(rx_data, mspi);
603 604
	}

605
	if ((events & SPIE_NF) == 0)
606
		/* spin until TX is done */
607
		while (((events =
608
			mpc8xxx_spi_read_reg(&reg_base->event)) &
609
						SPIE_NF) == 0)
610
			cpu_relax();
611

612
	/* Clear the events */
613
	mpc8xxx_spi_write_reg(&reg_base->event, events);
614 615 616 617 618

	mspi->count -= 1;
	if (mspi->count) {
		u32 word = mspi->get_tx(mspi);

619
		mpc8xxx_spi_write_reg(&reg_base->transmit, word);
620
	} else {
621
		complete(&mspi->done);
622
	}
623
}
624

625
static irqreturn_t fsl_spi_irq(s32 irq, void *context_data)
626 627 628 629
{
	struct mpc8xxx_spi *mspi = context_data;
	irqreturn_t ret = IRQ_NONE;
	u32 events;
630
	struct fsl_spi_reg *reg_base = mspi->reg_base;
631 632

	/* Get interrupt events(tx/rx) */
633
	events = mpc8xxx_spi_read_reg(&reg_base->event);
634 635 636 637 638 639
	if (events)
		ret = IRQ_HANDLED;

	dev_dbg(mspi->dev, "%s: events %x\n", __func__, events);

	if (mspi->flags & SPI_CPM_MODE)
640
		fsl_spi_cpm_irq(mspi, events);
641
	else
642
		fsl_spi_cpu_irq(mspi, events);
643 644 645

	return ret;
}
646

647
static void *fsl_spi_alloc_dummy_rx(void)
648
{
649
	mutex_lock(&fsl_dummy_rx_lock);
650

651 652 653 654
	if (!fsl_dummy_rx)
		fsl_dummy_rx = kmalloc(SPI_MRBLR, GFP_KERNEL);
	if (fsl_dummy_rx)
		fsl_dummy_rx_refcnt++;
655

656
	mutex_unlock(&fsl_dummy_rx_lock);
657

658
	return fsl_dummy_rx;
659 660
}

661
static void fsl_spi_free_dummy_rx(void)
662
{
663
	mutex_lock(&fsl_dummy_rx_lock);
664

665
	switch (fsl_dummy_rx_refcnt) {
666 667 668 669
	case 0:
		WARN_ON(1);
		break;
	case 1:
670 671
		kfree(fsl_dummy_rx);
		fsl_dummy_rx = NULL;
672 673
		/* fall through */
	default:
674
		fsl_dummy_rx_refcnt--;
675 676 677
		break;
	}

678
	mutex_unlock(&fsl_dummy_rx_lock);
679 680
}

681
static unsigned long fsl_spi_cpm_get_pram(struct mpc8xxx_spi *mspi)
682 683
{
	struct device *dev = mspi->dev;
684
	struct device_node *np = dev->of_node;
685 686
	const u32 *iprop;
	int size;
H
Holger Brunck 已提交
687
	void __iomem *spi_base;
688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
	unsigned long pram_ofs = -ENOMEM;

	/* Can't use of_address_to_resource(), QE muram isn't at 0. */
	iprop = of_get_property(np, "reg", &size);

	/* QE with a fixed pram location? */
	if (mspi->flags & SPI_QE && iprop && size == sizeof(*iprop) * 4)
		return cpm_muram_alloc_fixed(iprop[2], SPI_PRAM_SIZE);

	/* QE but with a dynamic pram location? */
	if (mspi->flags & SPI_QE) {
		pram_ofs = cpm_muram_alloc(SPI_PRAM_SIZE, 64);
		qe_issue_cmd(QE_ASSIGN_PAGE_TO_DEVICE, mspi->subblock,
				QE_CR_PROTOCOL_UNSPECIFIED, pram_ofs);
		return pram_ofs;
	}

H
Holger Brunck 已提交
705 706 707
	spi_base = of_iomap(np, 1);
	if (spi_base == NULL)
		return -EINVAL;
708 709 710

	if (mspi->flags & SPI_CPM2) {
		pram_ofs = cpm_muram_alloc(SPI_PRAM_SIZE, 64);
H
Holger Brunck 已提交
711
		out_be16(spi_base, pram_ofs);
712
	} else {
H
Holger Brunck 已提交
713
		struct spi_pram __iomem *pram = spi_base;
714 715 716 717 718
		u16 rpbase = in_be16(&pram->rpbase);

		/* Microcode relocation patch applied? */
		if (rpbase)
			pram_ofs = rpbase;
H
Holger Brunck 已提交
719 720 721 722
		else {
			pram_ofs = cpm_muram_alloc(SPI_PRAM_SIZE, 64);
			out_be16(spi_base, pram_ofs);
		}
723 724
	}

H
Holger Brunck 已提交
725
	iounmap(spi_base);
726 727 728
	return pram_ofs;
}

729
static int fsl_spi_cpm_init(struct mpc8xxx_spi *mspi)
730 731
{
	struct device *dev = mspi->dev;
732
	struct device_node *np = dev->of_node;
733 734 735 736 737 738 739 740
	const u32 *iprop;
	int size;
	unsigned long pram_ofs;
	unsigned long bds_ofs;

	if (!(mspi->flags & SPI_CPM_MODE))
		return 0;

741
	if (!fsl_spi_alloc_dummy_rx())
742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761
		return -ENOMEM;

	if (mspi->flags & SPI_QE) {
		iprop = of_get_property(np, "cell-index", &size);
		if (iprop && size == sizeof(*iprop))
			mspi->subblock = *iprop;

		switch (mspi->subblock) {
		default:
			dev_warn(dev, "cell-index unspecified, assuming SPI1");
			/* fall through */
		case 0:
			mspi->subblock = QE_CR_SUBBLOCK_SPI1;
			break;
		case 1:
			mspi->subblock = QE_CR_SUBBLOCK_SPI2;
			break;
		}
	}

762
	pram_ofs = fsl_spi_cpm_get_pram(mspi);
763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781
	if (IS_ERR_VALUE(pram_ofs)) {
		dev_err(dev, "can't allocate spi parameter ram\n");
		goto err_pram;
	}

	bds_ofs = cpm_muram_alloc(sizeof(*mspi->tx_bd) +
				  sizeof(*mspi->rx_bd), 8);
	if (IS_ERR_VALUE(bds_ofs)) {
		dev_err(dev, "can't allocate bds\n");
		goto err_bds;
	}

	mspi->dma_dummy_tx = dma_map_single(dev, empty_zero_page, PAGE_SIZE,
					    DMA_TO_DEVICE);
	if (dma_mapping_error(dev, mspi->dma_dummy_tx)) {
		dev_err(dev, "unable to map dummy tx buffer\n");
		goto err_dummy_tx;
	}

782
	mspi->dma_dummy_rx = dma_map_single(dev, fsl_dummy_rx, SPI_MRBLR,
783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819
					    DMA_FROM_DEVICE);
	if (dma_mapping_error(dev, mspi->dma_dummy_rx)) {
		dev_err(dev, "unable to map dummy rx buffer\n");
		goto err_dummy_rx;
	}

	mspi->pram = cpm_muram_addr(pram_ofs);

	mspi->tx_bd = cpm_muram_addr(bds_ofs);
	mspi->rx_bd = cpm_muram_addr(bds_ofs + sizeof(*mspi->tx_bd));

	/* Initialize parameter ram. */
	out_be16(&mspi->pram->tbase, cpm_muram_offset(mspi->tx_bd));
	out_be16(&mspi->pram->rbase, cpm_muram_offset(mspi->rx_bd));
	out_8(&mspi->pram->tfcr, CPMFCR_EB | CPMFCR_GBL);
	out_8(&mspi->pram->rfcr, CPMFCR_EB | CPMFCR_GBL);
	out_be16(&mspi->pram->mrblr, SPI_MRBLR);
	out_be32(&mspi->pram->rstate, 0);
	out_be32(&mspi->pram->rdp, 0);
	out_be16(&mspi->pram->rbptr, 0);
	out_be16(&mspi->pram->rbc, 0);
	out_be32(&mspi->pram->rxtmp, 0);
	out_be32(&mspi->pram->tstate, 0);
	out_be32(&mspi->pram->tdp, 0);
	out_be16(&mspi->pram->tbptr, 0);
	out_be16(&mspi->pram->tbc, 0);
	out_be32(&mspi->pram->txtmp, 0);

	return 0;

err_dummy_rx:
	dma_unmap_single(dev, mspi->dma_dummy_tx, PAGE_SIZE, DMA_TO_DEVICE);
err_dummy_tx:
	cpm_muram_free(bds_ofs);
err_bds:
	cpm_muram_free(pram_ofs);
err_pram:
820
	fsl_spi_free_dummy_rx();
821 822 823
	return -ENOMEM;
}

824
static void fsl_spi_cpm_free(struct mpc8xxx_spi *mspi)
825 826 827
{
	struct device *dev = mspi->dev;

828 829 830
	if (!(mspi->flags & SPI_CPM_MODE))
		return;

831 832 833 834
	dma_unmap_single(dev, mspi->dma_dummy_rx, SPI_MRBLR, DMA_FROM_DEVICE);
	dma_unmap_single(dev, mspi->dma_dummy_tx, PAGE_SIZE, DMA_TO_DEVICE);
	cpm_muram_free(cpm_muram_offset(mspi->tx_bd));
	cpm_muram_free(cpm_muram_offset(mspi->pram));
835
	fsl_spi_free_dummy_rx();
836 837
}

838
static void fsl_spi_remove(struct mpc8xxx_spi *mspi)
839
{
840 841
	iounmap(mspi->reg_base);
	fsl_spi_cpm_free(mspi);
842 843
}

844 845
static struct spi_master * __devinit fsl_spi_probe(struct device *dev,
		struct resource *mem, unsigned int irq)
846
{
847
	struct fsl_spi_platform_data *pdata = dev->platform_data;
848
	struct spi_master *master;
A
Anton Vorontsov 已提交
849
	struct mpc8xxx_spi *mpc8xxx_spi;
850
	struct fsl_spi_reg *reg_base;
851 852 853
	u32 regval;
	int ret = 0;

A
Anton Vorontsov 已提交
854
	master = spi_alloc_master(dev, sizeof(struct mpc8xxx_spi));
855 856 857 858 859
	if (master == NULL) {
		ret = -ENOMEM;
		goto err;
	}

860
	dev_set_drvdata(dev, master);
861

862 863 864
	ret = mpc8xxx_spi_probe(dev, mem, irq);
	if (ret)
		goto err_probe;
865

866
	master->setup = fsl_spi_setup;
A
Anton Vorontsov 已提交
867 868

	mpc8xxx_spi = spi_master_get_devdata(master);
869 870 871
	mpc8xxx_spi->spi_do_one_msg = fsl_spi_do_one_msg;
	mpc8xxx_spi->spi_remove = fsl_spi_remove;

A
Anton Vorontsov 已提交
872

873
	ret = fsl_spi_cpm_init(mpc8xxx_spi);
874 875 876
	if (ret)
		goto err_cpm_init;

877
	if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE) {
A
Anton Vorontsov 已提交
878 879
		mpc8xxx_spi->rx_shift = 16;
		mpc8xxx_spi->tx_shift = 24;
880 881
	}

882 883
	mpc8xxx_spi->reg_base = ioremap(mem->start, resource_size(mem));
	if (mpc8xxx_spi->reg_base == NULL) {
884
		ret = -ENOMEM;
885
		goto err_ioremap;
886 887 888
	}

	/* Register for SPI Interrupt */
889 890
	ret = request_irq(mpc8xxx_spi->irq, fsl_spi_irq,
			  0, "fsl_spi", mpc8xxx_spi);
891 892

	if (ret != 0)
893
		goto free_irq;
894

895
	reg_base = mpc8xxx_spi->reg_base;
896 897

	/* SPI controller initializations */
898 899 900 901
	mpc8xxx_spi_write_reg(&reg_base->mode, 0);
	mpc8xxx_spi_write_reg(&reg_base->mask, 0);
	mpc8xxx_spi_write_reg(&reg_base->command, 0);
	mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
902 903 904

	/* Enable SPI interface */
	regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
905
	if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE)
906 907
		regval |= SPMODE_OP;

908
	mpc8xxx_spi_write_reg(&reg_base->mode, regval);
909 910 911 912

	ret = spi_register_master(master);
	if (ret < 0)
		goto unreg_master;
913

914
	dev_info(dev, "at 0x%p (irq = %d), %s mode\n", reg_base,
915
		 mpc8xxx_spi->irq, mpc8xxx_spi_strmode(mpc8xxx_spi->flags));
916

917
	return master;
918

919
unreg_master:
A
Anton Vorontsov 已提交
920
	free_irq(mpc8xxx_spi->irq, mpc8xxx_spi);
921 922
free_irq:
	iounmap(mpc8xxx_spi->reg_base);
923
err_ioremap:
924
	fsl_spi_cpm_free(mpc8xxx_spi);
925
err_cpm_init:
926
err_probe:
927 928
	spi_master_put(master);
err:
929
	return ERR_PTR(ret);
930 931
}

932
static void fsl_spi_cs_control(struct spi_device *spi, bool on)
933 934
{
	struct device *dev = spi->dev.parent;
A
Anton Vorontsov 已提交
935
	struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(dev->platform_data);
936 937 938 939 940 941 942
	u16 cs = spi->chip_select;
	int gpio = pinfo->gpios[cs];
	bool alow = pinfo->alow_flags[cs];

	gpio_set_value(gpio, on ^ alow);
}

943
static int of_fsl_spi_get_chipselects(struct device *dev)
944
{
945
	struct device_node *np = dev->of_node;
946
	struct fsl_spi_platform_data *pdata = dev->platform_data;
A
Anton Vorontsov 已提交
947
	struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata);
948 949 950 951 952 953 954 955 956 957 958 959 960 961
	unsigned int ngpios;
	int i = 0;
	int ret;

	ngpios = of_gpio_count(np);
	if (!ngpios) {
		/*
		 * SPI w/o chip-select line. One SPI device is still permitted
		 * though.
		 */
		pdata->max_chipselect = 1;
		return 0;
	}

962
	pinfo->gpios = kmalloc(ngpios * sizeof(*pinfo->gpios), GFP_KERNEL);
963 964
	if (!pinfo->gpios)
		return -ENOMEM;
965
	memset(pinfo->gpios, -1, ngpios * sizeof(*pinfo->gpios));
966

967
	pinfo->alow_flags = kzalloc(ngpios * sizeof(*pinfo->alow_flags),
968 969 970 971 972 973 974 975 976 977 978 979 980
				    GFP_KERNEL);
	if (!pinfo->alow_flags) {
		ret = -ENOMEM;
		goto err_alloc_flags;
	}

	for (; i < ngpios; i++) {
		int gpio;
		enum of_gpio_flags flags;

		gpio = of_get_gpio_flags(np, i, &flags);
		if (!gpio_is_valid(gpio)) {
			dev_err(dev, "invalid gpio #%d: %d\n", i, gpio);
981
			ret = gpio;
982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
			goto err_loop;
		}

		ret = gpio_request(gpio, dev_name(dev));
		if (ret) {
			dev_err(dev, "can't request gpio #%d: %d\n", i, ret);
			goto err_loop;
		}

		pinfo->gpios[i] = gpio;
		pinfo->alow_flags[i] = flags & OF_GPIO_ACTIVE_LOW;

		ret = gpio_direction_output(pinfo->gpios[i],
					    pinfo->alow_flags[i]);
		if (ret) {
			dev_err(dev, "can't set output direction for gpio "
				"#%d: %d\n", i, ret);
			goto err_loop;
		}
	}

	pdata->max_chipselect = ngpios;
1004
	pdata->cs_control = fsl_spi_cs_control;
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022

	return 0;

err_loop:
	while (i >= 0) {
		if (gpio_is_valid(pinfo->gpios[i]))
			gpio_free(pinfo->gpios[i]);
		i--;
	}

	kfree(pinfo->alow_flags);
	pinfo->alow_flags = NULL;
err_alloc_flags:
	kfree(pinfo->gpios);
	pinfo->gpios = NULL;
	return ret;
}

1023
static int of_fsl_spi_free_chipselects(struct device *dev)
1024 1025
{
	struct fsl_spi_platform_data *pdata = dev->platform_data;
A
Anton Vorontsov 已提交
1026
	struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata);
1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
	int i;

	if (!pinfo->gpios)
		return 0;

	for (i = 0; i < pdata->max_chipselect; i++) {
		if (gpio_is_valid(pinfo->gpios[i]))
			gpio_free(pinfo->gpios[i]);
	}

	kfree(pinfo->gpios);
	kfree(pinfo->alow_flags);
	return 0;
}

1042
static int __devinit of_fsl_spi_probe(struct platform_device *ofdev)
1043 1044
{
	struct device *dev = &ofdev->dev;
1045
	struct device_node *np = ofdev->dev.of_node;
1046 1047 1048 1049 1050
	struct spi_master *master;
	struct resource mem;
	struct resource irq;
	int ret = -ENOMEM;

1051
	ret = of_mpc8xxx_spi_probe(ofdev);
1052 1053
	if (ret)
		return ret;
1054

1055
	ret = of_fsl_spi_get_chipselects(dev);
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
	if (ret)
		goto err;

	ret = of_address_to_resource(np, 0, &mem);
	if (ret)
		goto err;

	ret = of_irq_to_resource(np, 0, &irq);
	if (!ret) {
		ret = -EINVAL;
		goto err;
	}

1069
	master = fsl_spi_probe(dev, &mem, irq.start);
1070 1071 1072 1073 1074 1075 1076 1077
	if (IS_ERR(master)) {
		ret = PTR_ERR(master);
		goto err;
	}

	return 0;

err:
1078
	of_fsl_spi_free_chipselects(dev);
1079 1080 1081
	return ret;
}

1082
static int __devexit of_fsl_spi_remove(struct platform_device *ofdev)
1083 1084 1085
{
	int ret;

A
Anton Vorontsov 已提交
1086
	ret = mpc8xxx_spi_remove(&ofdev->dev);
1087 1088
	if (ret)
		return ret;
1089
	of_fsl_spi_free_chipselects(&ofdev->dev);
1090 1091 1092
	return 0;
}

1093
static const struct of_device_id of_fsl_spi_match[] = {
1094
	{ .compatible = "fsl,spi" },
1095
	{}
1096
};
1097
MODULE_DEVICE_TABLE(of, of_fsl_spi_match);
1098

1099
static struct platform_driver of_fsl_spi_driver = {
1100
	.driver = {
1101
		.name = "fsl_spi",
1102
		.owner = THIS_MODULE,
1103
		.of_match_table = of_fsl_spi_match,
1104
	},
1105 1106
	.probe		= of_fsl_spi_probe,
	.remove		= __devexit_p(of_fsl_spi_remove),
1107 1108 1109 1110
};

#ifdef CONFIG_MPC832x_RDB
/*
1111
 * XXX XXX XXX
1112 1113 1114 1115 1116
 * This is "legacy" platform driver, was used by the MPC8323E-RDB boards
 * only. The driver should go away soon, since newer MPC8323E-RDB's device
 * tree can work with OpenFirmware driver. But for now we support old trees
 * as well.
 */
A
Anton Vorontsov 已提交
1117
static int __devinit plat_mpc8xxx_spi_probe(struct platform_device *pdev)
1118 1119
{
	struct resource *mem;
1120
	int irq;
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
	struct spi_master *master;

	if (!pdev->dev.platform_data)
		return -EINVAL;

	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!mem)
		return -EINVAL;

	irq = platform_get_irq(pdev, 0);
1131
	if (irq <= 0)
1132 1133
		return -EINVAL;

1134
	master = fsl_spi_probe(&pdev->dev, mem, irq);
1135 1136 1137 1138 1139
	if (IS_ERR(master))
		return PTR_ERR(master);
	return 0;
}

A
Anton Vorontsov 已提交
1140
static int __devexit plat_mpc8xxx_spi_remove(struct platform_device *pdev)
1141
{
A
Anton Vorontsov 已提交
1142
	return mpc8xxx_spi_remove(&pdev->dev);
1143 1144
}

A
Anton Vorontsov 已提交
1145 1146 1147
MODULE_ALIAS("platform:mpc8xxx_spi");
static struct platform_driver mpc8xxx_spi_driver = {
	.probe = plat_mpc8xxx_spi_probe,
1148
	.remove = __devexit_p(plat_mpc8xxx_spi_remove),
1149
	.driver = {
A
Anton Vorontsov 已提交
1150
		.name = "mpc8xxx_spi",
1151
		.owner = THIS_MODULE,
1152 1153 1154
	},
};

1155 1156 1157 1158
static bool legacy_driver_failed;

static void __init legacy_driver_register(void)
{
A
Anton Vorontsov 已提交
1159
	legacy_driver_failed = platform_driver_register(&mpc8xxx_spi_driver);
1160 1161 1162 1163 1164 1165
}

static void __exit legacy_driver_unregister(void)
{
	if (legacy_driver_failed)
		return;
A
Anton Vorontsov 已提交
1166
	platform_driver_unregister(&mpc8xxx_spi_driver);
1167 1168 1169 1170 1171 1172
}
#else
static void __init legacy_driver_register(void) {}
static void __exit legacy_driver_unregister(void) {}
#endif /* CONFIG_MPC832x_RDB */

1173
static int __init fsl_spi_init(void)
1174
{
1175
	legacy_driver_register();
1176
	return platform_driver_register(&of_fsl_spi_driver);
1177
}
1178
module_init(fsl_spi_init);
1179

1180
static void __exit fsl_spi_exit(void)
1181
{
1182
	platform_driver_unregister(&of_fsl_spi_driver);
1183
	legacy_driver_unregister();
1184
}
1185
module_exit(fsl_spi_exit);
1186 1187

MODULE_AUTHOR("Kumar Gala");
1188
MODULE_DESCRIPTION("Simple Freescale SPI Driver");
1189
MODULE_LICENSE("GPL");