setup.c 7.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * PowerNV setup code.
 *
 * Copyright 2011 IBM Corp.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */

#undef DEBUG

#include <linux/cpu.h>
#include <linux/errno.h>
#include <linux/sched.h>
#include <linux/kernel.h>
#include <linux/tty.h>
#include <linux/reboot.h>
#include <linux/init.h>
#include <linux/console.h>
#include <linux/delay.h>
#include <linux/irq.h>
#include <linux/seq_file.h>
#include <linux/of.h>
R
Rob Herring 已提交
26
#include <linux/of_fdt.h>
27 28
#include <linux/interrupt.h>
#include <linux/bug.h>
29
#include <linux/pci.h>
30
#include <linux/cpufreq.h>
31 32 33 34

#include <asm/machdep.h>
#include <asm/firmware.h>
#include <asm/xics.h>
35
#include <asm/rtas.h>
36
#include <asm/opal.h>
37
#include <asm/kexec.h>
38
#include <asm/smp.h>
39 40 41 42 43

#include "powernv.h"

static void __init pnv_setup_arch(void)
{
44 45
	set_arch_panic_timeout(10, ARCH_PANIC_TIMEOUT);

46 47 48
	/* Initialize SMP */
	pnv_smp_init();

49 50
	/* Setup PCI */
	pnv_pci_init();
51

52 53 54
	/* Setup RTC and NVRAM callbacks */
	if (firmware_has_feature(FW_FEATURE_OPAL))
		opal_nvram_init();
55 56 57 58 59 60 61 62 63

	/* Enable NAP mode */
	powersave_nap = 1;

	/* XXX PMCS */
}

static void __init pnv_init_early(void)
{
64 65 66 67 68 69
	/*
	 * Initialize the LPC bus now so that legacy serial
	 * ports can be found on it
	 */
	opal_lpc_init();

70 71 72 73 74 75
#ifdef CONFIG_HVC_OPAL
	if (firmware_has_feature(FW_FEATURE_OPAL))
		hvc_opal_init_early();
	else
#endif
		add_preferred_console("hvc", 0, NULL);
76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93
}

static void __init pnv_init_IRQ(void)
{
	xics_init();

	WARN_ON(!ppc_md.get_irq);
}

static void pnv_show_cpuinfo(struct seq_file *m)
{
	struct device_node *root;
	const char *model = "";

	root = of_find_node_by_path("/");
	if (root)
		model = of_get_property(root, "model", NULL);
	seq_printf(m, "machine\t\t: PowerNV %s\n", model);
94 95 96
	if (firmware_has_feature(FW_FEATURE_OPALv3))
		seq_printf(m, "firmware\t: OPAL v3\n");
	else if (firmware_has_feature(FW_FEATURE_OPALv2))
97 98 99 100 101
		seq_printf(m, "firmware\t: OPAL v2\n");
	else if (firmware_has_feature(FW_FEATURE_OPAL))
		seq_printf(m, "firmware\t: OPAL v1\n");
	else
		seq_printf(m, "firmware\t: BML\n");
102 103 104
	of_node_put(root);
}

105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125
static void pnv_prepare_going_down(void)
{
	/*
	 * Disable all notifiers from OPAL, we can't
	 * service interrupts anymore anyway
	 */
	opal_notifier_disable();

	/* Soft disable interrupts */
	local_irq_disable();

	/*
	 * Return secondary CPUs to firwmare if a flash update
	 * is pending otherwise we will get all sort of error
	 * messages about CPU being stuck etc.. This will also
	 * have the side effect of hard disabling interrupts so
	 * past this point, the kernel is effectively dead.
	 */
	opal_flash_term_callback();
}

126
static void  __noreturn pnv_restart(char *cmd)
127
{
128 129
	long rc = OPAL_BUSY;

130
	pnv_prepare_going_down();
131

132 133 134 135 136 137 138 139 140
	while (rc == OPAL_BUSY || rc == OPAL_BUSY_EVENT) {
		rc = opal_cec_reboot();
		if (rc == OPAL_BUSY_EVENT)
			opal_poll_events(NULL);
		else
			mdelay(10);
	}
	for (;;)
		opal_poll_events(NULL);
141 142
}

143
static void __noreturn pnv_power_off(void)
144
{
145 146
	long rc = OPAL_BUSY;

147
	pnv_prepare_going_down();
148

149 150 151 152 153 154 155 156 157
	while (rc == OPAL_BUSY || rc == OPAL_BUSY_EVENT) {
		rc = opal_cec_power_down(0);
		if (rc == OPAL_BUSY_EVENT)
			opal_poll_events(NULL);
		else
			mdelay(10);
	}
	for (;;)
		opal_poll_events(NULL);
158 159
}

160
static void __noreturn pnv_halt(void)
161
{
162
	pnv_power_off();
163 164
}

165
static void pnv_progress(char *s, unsigned short hex)
166 167 168
{
}

169 170 171 172 173 174 175
static int pnv_dma_set_mask(struct device *dev, u64 dma_mask)
{
	if (dev_is_pci(dev))
		return pnv_pci_dma_set_mask(to_pci_dev(dev), dma_mask);
	return __dma_set_mask(dev, dma_mask);
}

176 177 178 179 180 181 182 183
static u64 pnv_dma_get_required_mask(struct device *dev)
{
	if (dev_is_pci(dev))
		return pnv_pci_dma_get_required_mask(to_pci_dev(dev));

	return __dma_get_required_mask(dev);
}

184 185 186 187 188
static void pnv_shutdown(void)
{
	/* Let the PCI code clear up IODA tables */
	pnv_pci_shutdown();

189 190 191 192
	/*
	 * Stop OPAL activity: Unregister all OPAL interrupts so they
	 * don't fire up while we kexec and make sure all potentially
	 * DMA'ing ops are complete (such as dump retrieval).
193 194 195 196
	 */
	opal_shutdown();
}

197
#ifdef CONFIG_KEXEC
198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226
static void pnv_kexec_wait_secondaries_down(void)
{
	int my_cpu, i, notified = -1;

	my_cpu = get_cpu();

	for_each_online_cpu(i) {
		uint8_t status;
		int64_t rc;

		if (i == my_cpu)
			continue;

		for (;;) {
			rc = opal_query_cpu_status(get_hard_smp_processor_id(i),
						   &status);
			if (rc != OPAL_SUCCESS || status != OPAL_THREAD_STARTED)
				break;
			barrier();
			if (i != notified) {
				printk(KERN_INFO "kexec: waiting for cpu %d "
				       "(physical %d) to enter OPAL\n",
				       i, paca[i].hw_cpu_id);
				notified = i;
			}
		}
	}
}

227
static void pnv_kexec_cpu_down(int crash_shutdown, int secondary)
228
{
229
	xics_kexec_teardown_cpu(secondary);
230

231 232 233 234 235 236 237
	/* On OPAL v3, we return all CPUs to firmware */

	if (!firmware_has_feature(FW_FEATURE_OPALv3))
		return;

	if (secondary) {
		/* Return secondary CPUs to firmware on OPAL v3 */
238 239 240 241 242 243
		mb();
		get_paca()->kexec_state = KEXEC_STATE_REAL_MODE;
		mb();

		/* Return the CPU to OPAL */
		opal_return_cpu();
244 245 246 247 248 249 250 251 252 253
	} else if (crash_shutdown) {
		/*
		 * On crash, we don't wait for secondaries to go
		 * down as they might be unreachable or hung, so
		 * instead we just wait a bit and move on.
		 */
		mdelay(1);
	} else {
		/* Primary waits for the secondaries to have reached OPAL */
		pnv_kexec_wait_secondaries_down();
254
	}
255
}
256
#endif /* CONFIG_KEXEC */
257

258 259 260 261 262 263 264
#ifdef CONFIG_MEMORY_HOTPLUG_SPARSE
static unsigned long pnv_memory_block_size(void)
{
	return 256UL * 1024 * 1024;
}
#endif

265
static void __init pnv_setup_machdep_opal(void)
266
{
267 268 269 270
	ppc_md.get_boot_time = opal_get_boot_time;
	ppc_md.get_rtc_time = opal_get_rtc_time;
	ppc_md.set_rtc_time = opal_set_rtc_time;
	ppc_md.restart = pnv_restart;
271
	pm_power_off = pnv_power_off;
272
	ppc_md.halt = pnv_halt;
273
	ppc_md.machine_check_exception = opal_machine_check;
274
	ppc_md.mce_check_early_recovery = opal_mce_check_early_recovery;
275 276
	ppc_md.hmi_exception_early = opal_hmi_exception_early;
	ppc_md.handle_hmi_exception = opal_handle_hmi_exception;
277 278
}

279 280
#ifdef CONFIG_PPC_POWERNV_RTAS
static void __init pnv_setup_machdep_rtas(void)
281
{
282 283 284 285 286 287
	if (rtas_token("get-time-of-day") != RTAS_UNKNOWN_SERVICE) {
		ppc_md.get_boot_time = rtas_get_boot_time;
		ppc_md.get_rtc_time = rtas_get_rtc_time;
		ppc_md.set_rtc_time = rtas_set_rtc_time;
	}
	ppc_md.restart = rtas_restart;
288
	pm_power_off = rtas_power_off;
289
	ppc_md.halt = rtas_halt;
290
}
291
#endif /* CONFIG_PPC_POWERNV_RTAS */
292 293 294 295 296 297 298 299 300 301

static int __init pnv_probe(void)
{
	unsigned long root = of_get_flat_dt_root();

	if (!of_flat_dt_is_compatible(root, "ibm,powernv"))
		return 0;

	hpte_init_native();

302 303 304 305 306 307 308
	if (firmware_has_feature(FW_FEATURE_OPAL))
		pnv_setup_machdep_opal();
#ifdef CONFIG_PPC_POWERNV_RTAS
	else if (rtas.base)
		pnv_setup_machdep_rtas();
#endif /* CONFIG_PPC_POWERNV_RTAS */

309 310 311 312 313
	pr_debug("PowerNV detected !\n");

	return 1;
}

314 315 316 317
/*
 * Returns the cpu frequency for 'cpu' in Hz. This is used by
 * /proc/cpuinfo
 */
318
static unsigned long pnv_get_proc_freq(unsigned int cpu)
319 320 321 322 323 324 325 326 327 328 329 330 331 332
{
	unsigned long ret_freq;

	ret_freq = cpufreq_quick_get(cpu) * 1000ul;

	/*
	 * If the backend cpufreq driver does not exist,
         * then fallback to old way of reporting the clockrate.
	 */
	if (!ret_freq)
		ret_freq = ppc_proc_freq;
	return ret_freq;
}

333 334 335 336
define_machine(powernv) {
	.name			= "PowerNV",
	.probe			= pnv_probe,
	.init_early		= pnv_init_early,
337
	.setup_arch		= pnv_setup_arch,
338 339
	.init_IRQ		= pnv_init_IRQ,
	.show_cpuinfo		= pnv_show_cpuinfo,
340
	.get_proc_freq          = pnv_get_proc_freq,
341
	.progress		= pnv_progress,
342
	.machine_shutdown	= pnv_shutdown,
343
	.power_save             = power7_idle,
344
	.calibrate_decr		= generic_calibrate_decr,
345
	.dma_set_mask		= pnv_dma_set_mask,
346
	.dma_get_required_mask	= pnv_dma_get_required_mask,
347 348 349
#ifdef CONFIG_KEXEC
	.kexec_cpu_down		= pnv_kexec_cpu_down,
#endif
350 351 352
#ifdef CONFIG_MEMORY_HOTPLUG_SPARSE
	.memory_block_size	= pnv_memory_block_size,
#endif
353
};