amdgpu_object.c 24.9 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
#include <linux/list.h>
#include <linux/slab.h>
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
36
#include <drm/drm_cache.h>
A
Alex Deucher 已提交
37 38 39
#include "amdgpu.h"
#include "amdgpu_trace.h"

40 41 42 43 44
static bool amdgpu_need_backup(struct amdgpu_device *adev)
{
	if (adev->flags & AMD_IS_APU)
		return false;

45 46 47 48 49
	if (amdgpu_gpu_recovery == 0 ||
	    (amdgpu_gpu_recovery == -1  && !amdgpu_sriov_vf(adev)))
		return false;

	return true;
50 51
}

A
Alex Deucher 已提交
52 53
static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
{
54
	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
55
	struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
A
Alex Deucher 已提交
56

57
	amdgpu_bo_kunmap(bo);
A
Alex Deucher 已提交
58 59

	drm_gem_object_release(&bo->gem_base);
60
	amdgpu_bo_unref(&bo->parent);
61
	if (!list_empty(&bo->shadow_list)) {
62
		mutex_lock(&adev->shadow_list_lock);
63
		list_del_init(&bo->shadow_list);
64
		mutex_unlock(&adev->shadow_list_lock);
65
	}
A
Alex Deucher 已提交
66 67 68 69 70 71 72 73 74 75 76
	kfree(bo->metadata);
	kfree(bo);
}

bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
{
	if (bo->destroy == &amdgpu_ttm_bo_destroy)
		return true;
	return false;
}

77
void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
A
Alex Deucher 已提交
78
{
79 80 81 82
	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
	struct ttm_placement *placement = &abo->placement;
	struct ttm_place *places = abo->placements;
	u64 flags = abo->flags;
83
	u32 c = 0;
84

A
Alex Deucher 已提交
85
	if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
86
		unsigned visible_pfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
87 88

		places[c].fpfn = 0;
89
		places[c].lpfn = 0;
90
		places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
91
			TTM_PL_FLAG_VRAM;
92

93 94 95 96
		if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
			places[c].lpfn = visible_pfn;
		else
			places[c].flags |= TTM_PL_FLAG_TOPDOWN;
97 98 99

		if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
			places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
100
		c++;
A
Alex Deucher 已提交
101 102 103
	}

	if (domain & AMDGPU_GEM_DOMAIN_GTT) {
104
		places[c].fpfn = 0;
105
		if (flags & AMDGPU_GEM_CREATE_SHADOW)
106
			places[c].lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
107 108
		else
			places[c].lpfn = 0;
109 110 111 112 113 114 115
		places[c].flags = TTM_PL_FLAG_TT;
		if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
			places[c].flags |= TTM_PL_FLAG_WC |
				TTM_PL_FLAG_UNCACHED;
		else
			places[c].flags |= TTM_PL_FLAG_CACHED;
		c++;
A
Alex Deucher 已提交
116 117 118
	}

	if (domain & AMDGPU_GEM_DOMAIN_CPU) {
119 120 121 122 123 124 125 126 127
		places[c].fpfn = 0;
		places[c].lpfn = 0;
		places[c].flags = TTM_PL_FLAG_SYSTEM;
		if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
			places[c].flags |= TTM_PL_FLAG_WC |
				TTM_PL_FLAG_UNCACHED;
		else
			places[c].flags |= TTM_PL_FLAG_CACHED;
		c++;
A
Alex Deucher 已提交
128 129 130
	}

	if (domain & AMDGPU_GEM_DOMAIN_GDS) {
131 132 133 134
		places[c].fpfn = 0;
		places[c].lpfn = 0;
		places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
		c++;
A
Alex Deucher 已提交
135
	}
136

A
Alex Deucher 已提交
137
	if (domain & AMDGPU_GEM_DOMAIN_GWS) {
138 139 140 141
		places[c].fpfn = 0;
		places[c].lpfn = 0;
		places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
		c++;
A
Alex Deucher 已提交
142
	}
143

A
Alex Deucher 已提交
144
	if (domain & AMDGPU_GEM_DOMAIN_OA) {
145 146 147 148
		places[c].fpfn = 0;
		places[c].lpfn = 0;
		places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
		c++;
A
Alex Deucher 已提交
149 150 151
	}

	if (!c) {
152 153 154 155
		places[c].fpfn = 0;
		places[c].lpfn = 0;
		places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
		c++;
A
Alex Deucher 已提交
156
	}
157

158
	placement->num_placement = c;
159
	placement->placement = places;
A
Alex Deucher 已提交
160

161 162
	placement->num_busy_placement = c;
	placement->busy_placement = places;
A
Alex Deucher 已提交
163 164
}

165
/**
166
 * amdgpu_bo_create_reserved - create reserved BO for kernel use
167 168 169 170 171 172 173 174 175
 *
 * @adev: amdgpu device object
 * @size: size for the new BO
 * @align: alignment for the new BO
 * @domain: where to place it
 * @bo_ptr: resulting BO
 * @gpu_addr: GPU addr of the pinned BO
 * @cpu_addr: optional CPU address mapping
 *
176 177
 * Allocates and pins a BO for kernel internal use, and returns it still
 * reserved.
178 179 180
 *
 * Returns 0 on success, negative error code otherwise.
 */
181 182 183 184
int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
			      unsigned long size, int align,
			      u32 domain, struct amdgpu_bo **bo_ptr,
			      u64 *gpu_addr, void **cpu_addr)
185
{
186
	bool free = false;
187 188
	int r;

189 190 191 192
	if (!*bo_ptr) {
		r = amdgpu_bo_create(adev, size, align, true, domain,
				     AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
				     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
193
				     NULL, NULL, bo_ptr);
194 195 196 197 198 199
		if (r) {
			dev_err(adev->dev, "(%d) failed to allocate kernel bo\n",
				r);
			return r;
		}
		free = true;
200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
	}

	r = amdgpu_bo_reserve(*bo_ptr, false);
	if (r) {
		dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
		goto error_free;
	}

	r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
	if (r) {
		dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
		goto error_unreserve;
	}

	if (cpu_addr) {
		r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
		if (r) {
			dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
			goto error_unreserve;
		}
	}

	return 0;

error_unreserve:
	amdgpu_bo_unreserve(*bo_ptr);

error_free:
228 229
	if (free)
		amdgpu_bo_unref(bo_ptr);
230 231 232 233

	return r;
}

234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
/**
 * amdgpu_bo_create_kernel - create BO for kernel use
 *
 * @adev: amdgpu device object
 * @size: size for the new BO
 * @align: alignment for the new BO
 * @domain: where to place it
 * @bo_ptr: resulting BO
 * @gpu_addr: GPU addr of the pinned BO
 * @cpu_addr: optional CPU address mapping
 *
 * Allocates and pins a BO for kernel internal use.
 *
 * Returns 0 on success, negative error code otherwise.
 */
int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
			    unsigned long size, int align,
			    u32 domain, struct amdgpu_bo **bo_ptr,
			    u64 *gpu_addr, void **cpu_addr)
{
	int r;

	r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr,
				      gpu_addr, cpu_addr);

	if (r)
		return r;

	amdgpu_bo_unreserve(*bo_ptr);

	return 0;
}

267 268 269 270 271 272 273 274 275 276 277 278 279
/**
 * amdgpu_bo_free_kernel - free BO for kernel use
 *
 * @bo: amdgpu BO to free
 *
 * unmaps and unpin a BO for kernel internal use.
 */
void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
			   void **cpu_addr)
{
	if (*bo == NULL)
		return;

280
	if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
		if (cpu_addr)
			amdgpu_bo_kunmap(*bo);

		amdgpu_bo_unpin(*bo);
		amdgpu_bo_unreserve(*bo);
	}
	amdgpu_bo_unref(bo);

	if (gpu_addr)
		*gpu_addr = 0;

	if (cpu_addr)
		*cpu_addr = NULL;
}

296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
/* Validate bo size is bit bigger then the request domain */
static bool amdgpu_bo_validate_size(struct amdgpu_device *adev,
					  unsigned long size, u32 domain)
{
	struct ttm_mem_type_manager *man = NULL;

	/*
	 * If GTT is part of requested domains the check must succeed to
	 * allow fall back to GTT
	 */
	if (domain & AMDGPU_GEM_DOMAIN_GTT) {
		man = &adev->mman.bdev.man[TTM_PL_TT];

		if (size < (man->size << PAGE_SHIFT))
			return true;
		else
			goto fail;
	}

	if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
		man = &adev->mman.bdev.man[TTM_PL_VRAM];

		if (size < (man->size << PAGE_SHIFT))
			return true;
		else
			goto fail;
	}


	/* TODO add more domains checks, such as AMDGPU_GEM_DOMAIN_CPU */
	return true;

fail:
329 330
	DRM_DEBUG("BO size %lu > total memory in domain: %llu\n", size,
		  man->size << PAGE_SHIFT);
331 332 333
	return false;
}

334 335 336 337 338 339
static int amdgpu_bo_do_create(struct amdgpu_device *adev,
			       unsigned long size, int byte_align,
			       bool kernel, u32 domain, u64 flags,
			       struct sg_table *sg,
			       struct reservation_object *resv,
			       struct amdgpu_bo **bo_ptr)
A
Alex Deucher 已提交
340
{
341 342 343 344 345 346
	struct ttm_operation_ctx ctx = {
		.interruptible = !kernel,
		.no_wait_gpu = false,
		.allow_reserved_eviction = true,
		.resv = resv
	};
A
Alex Deucher 已提交
347 348 349 350 351 352 353 354 355
	struct amdgpu_bo *bo;
	enum ttm_bo_type type;
	unsigned long page_align;
	size_t acc_size;
	int r;

	page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
	size = ALIGN(size, PAGE_SIZE);

356 357 358
	if (!amdgpu_bo_validate_size(adev, size, domain))
		return -ENOMEM;

A
Alex Deucher 已提交
359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378
	if (kernel) {
		type = ttm_bo_type_kernel;
	} else if (sg) {
		type = ttm_bo_type_sg;
	} else {
		type = ttm_bo_type_device;
	}
	*bo_ptr = NULL;

	acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
				       sizeof(struct amdgpu_bo));

	bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
	if (bo == NULL)
		return -ENOMEM;
	r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
	if (unlikely(r)) {
		kfree(bo);
		return r;
	}
379
	INIT_LIST_HEAD(&bo->shadow_list);
A
Alex Deucher 已提交
380
	INIT_LIST_HEAD(&bo->va);
K
Kent Russell 已提交
381
	bo->preferred_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
382 383 384 385 386
					 AMDGPU_GEM_DOMAIN_GTT |
					 AMDGPU_GEM_DOMAIN_CPU |
					 AMDGPU_GEM_DOMAIN_GDS |
					 AMDGPU_GEM_DOMAIN_GWS |
					 AMDGPU_GEM_DOMAIN_OA);
K
Kent Russell 已提交
387
	bo->allowed_domains = bo->preferred_domains;
388 389
	if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
		bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
A
Alex Deucher 已提交
390 391

	bo->flags = flags;
392

393 394 395 396 397 398 399 400 401 402 403
#ifdef CONFIG_X86_32
	/* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
	 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
	 */
	bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
#elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
	/* Don't try to enable write-combining when it can't work, or things
	 * may be slow
	 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
	 */

404
#ifndef CONFIG_COMPILE_TEST
405 406
#warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
	 thanks to write-combining
407
#endif
408 409 410 411 412 413

	if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
		DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
			      "better performance thanks to write-combining\n");
	bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
#else
414 415 416 417 418
	/* For architectures that don't support WC memory,
	 * mask out the WC flag from the BO
	 */
	if (!drm_arch_can_wc_memory())
		bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
419
#endif
420

421 422
	bo->tbo.bdev = &adev->mman.bdev;
	amdgpu_ttm_placement_from_domain(bo, domain);
423

424
	r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
425
				 &bo->placement, page_align, &ctx, NULL,
426
				 acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
427 428 429
	if (unlikely(r != 0))
		return r;

430
	if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
431
	    bo->tbo.mem.mem_type == TTM_PL_VRAM &&
432
	    bo->tbo.mem.start < adev->gmc.visible_vram_size >> PAGE_SHIFT)
433 434
		amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved,
					     ctx.bytes_moved);
435
	else
436
		amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved, 0);
437

438
	if (kernel)
439
		bo->tbo.priority = 1;
440

441 442
	if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
	    bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
443
		struct dma_fence *fence;
444

445
		r = amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
446 447 448
		if (unlikely(r))
			goto fail_unreserve;

449
		amdgpu_bo_fence(bo, fence, false);
450 451 452
		dma_fence_put(bo->tbo.moving);
		bo->tbo.moving = dma_fence_get(fence);
		dma_fence_put(fence);
453
	}
454
	if (!resv)
455
		amdgpu_bo_unreserve(bo);
A
Alex Deucher 已提交
456 457 458 459
	*bo_ptr = bo;

	trace_amdgpu_bo_create(bo);

460 461 462 463
	/* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
	if (type == ttm_bo_type_device)
		bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;

A
Alex Deucher 已提交
464
	return 0;
465 466

fail_unreserve:
467 468
	if (!resv)
		ww_mutex_unlock(&bo->tbo.resv->lock);
469 470
	amdgpu_bo_unref(&bo);
	return r;
A
Alex Deucher 已提交
471 472
}

473 474 475 476 477 478 479 480 481
static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
				   unsigned long size, int byte_align,
				   struct amdgpu_bo *bo)
{
	int r;

	if (bo->shadow)
		return 0;

482 483 484 485
	r = amdgpu_bo_do_create(adev, size, byte_align, true,
				AMDGPU_GEM_DOMAIN_GTT,
				AMDGPU_GEM_CREATE_CPU_GTT_USWC |
				AMDGPU_GEM_CREATE_SHADOW,
486
				NULL, bo->tbo.resv,
487
				&bo->shadow);
488
	if (!r) {
489
		bo->shadow->parent = amdgpu_bo_ref(bo);
490 491 492 493
		mutex_lock(&adev->shadow_list_lock);
		list_add_tail(&bo->shadow_list, &adev->shadow_list);
		mutex_unlock(&adev->shadow_list_lock);
	}
494 495 496 497

	return r;
}

498 499 500
int amdgpu_bo_create(struct amdgpu_device *adev,
		     unsigned long size, int byte_align,
		     bool kernel, u32 domain, u64 flags,
501 502 503
		     struct sg_table *sg,
		     struct reservation_object *resv,
		     struct amdgpu_bo **bo_ptr)
504
{
505
	uint64_t parent_flags = flags & ~AMDGPU_GEM_CREATE_SHADOW;
506
	int r;
507

508
	r = amdgpu_bo_do_create(adev, size, byte_align, kernel, domain,
509
				parent_flags, sg, resv, bo_ptr);
510 511 512
	if (r)
		return r;

513 514 515 516
	if ((flags & AMDGPU_GEM_CREATE_SHADOW) && amdgpu_need_backup(adev)) {
		if (!resv)
			WARN_ON(reservation_object_lock((*bo_ptr)->tbo.resv,
							NULL));
517

518
		r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
519 520

		if (!resv)
521
			reservation_object_unlock((*bo_ptr)->tbo.resv);
522

523 524 525 526 527
		if (r)
			amdgpu_bo_unref(bo_ptr);
	}

	return r;
528 529
}

530 531 532 533
int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
			       struct amdgpu_ring *ring,
			       struct amdgpu_bo *bo,
			       struct reservation_object *resv,
534
			       struct dma_fence **fence,
535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553
			       bool direct)

{
	struct amdgpu_bo *shadow = bo->shadow;
	uint64_t bo_addr, shadow_addr;
	int r;

	if (!shadow)
		return -EINVAL;

	bo_addr = amdgpu_bo_gpu_offset(bo);
	shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);

	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		goto err;

	r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
			       amdgpu_bo_size(bo), resv, fence,
554
			       direct, false);
555 556 557 558 559 560 561
	if (!r)
		amdgpu_bo_fence(bo, *fence, true);

err:
	return r;
}

562 563
int amdgpu_bo_validate(struct amdgpu_bo *bo)
{
564
	struct ttm_operation_ctx ctx = { false, false };
565 566 567 568 569 570
	uint32_t domain;
	int r;

	if (bo->pin_count)
		return 0;

K
Kent Russell 已提交
571
	domain = bo->preferred_domains;
572 573 574

retry:
	amdgpu_ttm_placement_from_domain(bo, domain);
575
	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
576 577 578 579 580 581 582 583
	if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
		domain = bo->allowed_domains;
		goto retry;
	}

	return r;
}

584 585 586 587
int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
				  struct amdgpu_ring *ring,
				  struct amdgpu_bo *bo,
				  struct reservation_object *resv,
588
				  struct dma_fence **fence,
589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607
				  bool direct)

{
	struct amdgpu_bo *shadow = bo->shadow;
	uint64_t bo_addr, shadow_addr;
	int r;

	if (!shadow)
		return -EINVAL;

	bo_addr = amdgpu_bo_gpu_offset(bo);
	shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);

	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		goto err;

	r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
			       amdgpu_bo_size(bo), resv, fence,
608
			       direct, false);
609 610 611 612 613 614 615
	if (!r)
		amdgpu_bo_fence(bo, *fence, true);

err:
	return r;
}

A
Alex Deucher 已提交
616 617
int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
{
618
	void *kptr;
619
	long r;
A
Alex Deucher 已提交
620

621 622 623
	if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
		return -EPERM;

624 625 626 627
	kptr = amdgpu_bo_kptr(bo);
	if (kptr) {
		if (ptr)
			*ptr = kptr;
A
Alex Deucher 已提交
628 629
		return 0;
	}
630 631 632 633 634 635

	r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
						MAX_SCHEDULE_TIMEOUT);
	if (r < 0)
		return r;

A
Alex Deucher 已提交
636
	r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
637
	if (r)
A
Alex Deucher 已提交
638
		return r;
639 640

	if (ptr)
641
		*ptr = amdgpu_bo_kptr(bo);
642

A
Alex Deucher 已提交
643 644 645
	return 0;
}

646 647 648 649 650 651 652
void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
{
	bool is_iomem;

	return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
}

A
Alex Deucher 已提交
653 654
void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
{
655 656
	if (bo->kmap.bo)
		ttm_bo_kunmap(&bo->kmap);
A
Alex Deucher 已提交
657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680
}

struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
{
	if (bo == NULL)
		return NULL;

	ttm_bo_reference(&bo->tbo);
	return bo;
}

void amdgpu_bo_unref(struct amdgpu_bo **bo)
{
	struct ttm_buffer_object *tbo;

	if ((*bo) == NULL)
		return;

	tbo = &((*bo)->tbo);
	ttm_bo_unref(&tbo);
	if (tbo == NULL)
		*bo = NULL;
}

681 682
int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
			     u64 min_offset, u64 max_offset,
A
Alex Deucher 已提交
683 684
			     u64 *gpu_addr)
{
685
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
686
	struct ttm_operation_ctx ctx = { false, false };
A
Alex Deucher 已提交
687 688
	int r, i;

689
	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
A
Alex Deucher 已提交
690 691
		return -EPERM;

692 693 694
	if (WARN_ON_ONCE(min_offset > max_offset))
		return -EINVAL;

695 696 697 698
	/* A shared bo cannot be migrated to VRAM */
	if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM))
		return -EINVAL;

A
Alex Deucher 已提交
699
	if (bo->pin_count) {
700 701
		uint32_t mem_type = bo->tbo.mem.mem_type;

702
		if (!(domain & amdgpu_mem_type_to_domain(mem_type)))
703 704
			return -EINVAL;

A
Alex Deucher 已提交
705 706 707 708 709
		bo->pin_count++;
		if (gpu_addr)
			*gpu_addr = amdgpu_bo_gpu_offset(bo);

		if (max_offset != 0) {
710
			u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
A
Alex Deucher 已提交
711 712 713 714 715 716
			WARN_ON_ONCE(max_offset <
				     (amdgpu_bo_gpu_offset(bo) - domain_start));
		}

		return 0;
	}
717 718

	bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
719 720 721
	/* force to pin into visible video ram */
	if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS))
		bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
A
Alex Deucher 已提交
722 723
	amdgpu_ttm_placement_from_domain(bo, domain);
	for (i = 0; i < bo->placement.num_placement; i++) {
724 725 726 727 728
		unsigned fpfn, lpfn;

		fpfn = min_offset >> PAGE_SHIFT;
		lpfn = max_offset >> PAGE_SHIFT;

729 730
		if (fpfn > bo->placements[i].fpfn)
			bo->placements[i].fpfn = fpfn;
731 732
		if (!bo->placements[i].lpfn ||
		    (lpfn && lpfn < bo->placements[i].lpfn))
733
			bo->placements[i].lpfn = lpfn;
A
Alex Deucher 已提交
734 735 736
		bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
	}

737
	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
738
	if (unlikely(r)) {
739
		dev_err(adev->dev, "%p pin failed\n", bo);
740 741 742
		goto error;
	}

743
	r = amdgpu_ttm_alloc_gart(&bo->tbo);
744 745 746 747 748
	if (unlikely(r)) {
		dev_err(adev->dev, "%p bind failed\n", bo);
		goto error;
	}

749
	bo->pin_count = 1;
750
	if (gpu_addr != NULL)
751
		*gpu_addr = amdgpu_bo_gpu_offset(bo);
752 753

	domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
754
	if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
755
		adev->vram_pin_size += amdgpu_bo_size(bo);
756
		if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
757
			adev->invisible_pin_size += amdgpu_bo_size(bo);
758
	} else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
759
		adev->gart_pin_size += amdgpu_bo_size(bo);
A
Alex Deucher 已提交
760
	}
761 762

error:
A
Alex Deucher 已提交
763 764 765 766 767
	return r;
}

int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
{
768
	return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
A
Alex Deucher 已提交
769 770 771 772
}

int amdgpu_bo_unpin(struct amdgpu_bo *bo)
{
773
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
774
	struct ttm_operation_ctx ctx = { false, false };
A
Alex Deucher 已提交
775 776 777
	int r, i;

	if (!bo->pin_count) {
778
		dev_warn(adev->dev, "%p unpin not necessary\n", bo);
A
Alex Deucher 已提交
779 780 781 782 783 784 785 786 787
		return 0;
	}
	bo->pin_count--;
	if (bo->pin_count)
		return 0;
	for (i = 0; i < bo->placement.num_placement; i++) {
		bo->placements[i].lpfn = 0;
		bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
	}
788
	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
789
	if (unlikely(r)) {
790
		dev_err(adev->dev, "%p validate failed for unpin\n", bo);
791
		goto error;
A
Alex Deucher 已提交
792
	}
793 794

	if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
795
		adev->vram_pin_size -= amdgpu_bo_size(bo);
796
		if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
797
			adev->invisible_pin_size -= amdgpu_bo_size(bo);
798
	} else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
799
		adev->gart_pin_size -= amdgpu_bo_size(bo);
800 801 802
	}

error:
A
Alex Deucher 已提交
803 804 805 806 807 808
	return r;
}

int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
{
	/* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
809
	if (0 && (adev->flags & AMD_IS_APU)) {
A
Alex Deucher 已提交
810 811 812 813 814 815
		/* Useless to evict on IGP chips */
		return 0;
	}
	return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
}

816 817 818 819 820 821 822 823 824 825 826
static const char *amdgpu_vram_names[] = {
	"UNKNOWN",
	"GDDR1",
	"DDR2",
	"GDDR3",
	"GDDR4",
	"GDDR5",
	"HBM",
	"DDR3"
};

A
Alex Deucher 已提交
827 828
int amdgpu_bo_init(struct amdgpu_device *adev)
{
829
	/* reserve PAT memory space to WC for VRAM */
830 831
	arch_io_reserve_memtype_wc(adev->gmc.aper_base,
				   adev->gmc.aper_size);
832

A
Alex Deucher 已提交
833
	/* Add an MTRR for the VRAM */
834 835
	adev->gmc.vram_mtrr = arch_phys_wc_add(adev->gmc.aper_base,
					      adev->gmc.aper_size);
A
Alex Deucher 已提交
836
	DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
837 838
		 adev->gmc.mc_vram_size >> 20,
		 (unsigned long long)adev->gmc.aper_size >> 20);
839
	DRM_INFO("RAM width %dbits %s\n",
840
		 adev->gmc.vram_width, amdgpu_vram_names[adev->gmc.vram_type]);
A
Alex Deucher 已提交
841 842 843 844 845 846
	return amdgpu_ttm_init(adev);
}

void amdgpu_bo_fini(struct amdgpu_device *adev)
{
	amdgpu_ttm_fini(adev);
847 848
	arch_phys_wc_del(adev->gmc.vram_mtrr);
	arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
A
Alex Deucher 已提交
849 850 851 852 853 854 855 856 857 858
}

int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
			     struct vm_area_struct *vma)
{
	return ttm_fbdev_mmap(vma, &bo->tbo);
}

int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
{
859 860 861 862
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);

	if (adev->family <= AMDGPU_FAMILY_CZ &&
	    AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
A
Alex Deucher 已提交
863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884
		return -EINVAL;

	bo->tiling_flags = tiling_flags;
	return 0;
}

void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
{
	lockdep_assert_held(&bo->tbo.resv->lock.base);

	if (tiling_flags)
		*tiling_flags = bo->tiling_flags;
}

int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
			    uint32_t metadata_size, uint64_t flags)
{
	void *buffer;

	if (!metadata_size) {
		if (bo->metadata_size) {
			kfree(bo->metadata);
885
			bo->metadata = NULL;
A
Alex Deucher 已提交
886 887 888 889 890 891 892 893
			bo->metadata_size = 0;
		}
		return 0;
	}

	if (metadata == NULL)
		return -EINVAL;

894
	buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
A
Alex Deucher 已提交
895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929
	if (buffer == NULL)
		return -ENOMEM;

	kfree(bo->metadata);
	bo->metadata_flags = flags;
	bo->metadata = buffer;
	bo->metadata_size = metadata_size;

	return 0;
}

int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
			   size_t buffer_size, uint32_t *metadata_size,
			   uint64_t *flags)
{
	if (!buffer && !metadata_size)
		return -EINVAL;

	if (buffer) {
		if (buffer_size < bo->metadata_size)
			return -EINVAL;

		if (bo->metadata_size)
			memcpy(buffer, bo->metadata, bo->metadata_size);
	}

	if (metadata_size)
		*metadata_size = bo->metadata_size;
	if (flags)
		*flags = bo->metadata_flags;

	return 0;
}

void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
930
			   bool evict,
A
Alex Deucher 已提交
931 932
			   struct ttm_mem_reg *new_mem)
{
933
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
934
	struct amdgpu_bo *abo;
935
	struct ttm_mem_reg *old_mem = &bo->mem;
A
Alex Deucher 已提交
936 937 938 939

	if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
		return;

940
	abo = ttm_to_amdgpu_bo(bo);
941
	amdgpu_vm_bo_invalidate(adev, abo, evict);
A
Alex Deucher 已提交
942

943 944
	amdgpu_bo_kunmap(abo);

945 946 947 948
	/* remember the eviction */
	if (evict)
		atomic64_inc(&adev->num_evictions);

A
Alex Deucher 已提交
949 950 951 952 953
	/* update statistics */
	if (!new_mem)
		return;

	/* move_notify is called before move happens */
954
	trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
A
Alex Deucher 已提交
955 956 957 958
}

int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
{
959
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
960
	struct ttm_operation_ctx ctx = { false, false };
961
	struct amdgpu_bo *abo;
962 963
	unsigned long offset, size;
	int r;
A
Alex Deucher 已提交
964 965 966

	if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
		return 0;
967

968
	abo = ttm_to_amdgpu_bo(bo);
969 970 971 972

	/* Remember that this BO was accessed by the CPU */
	abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;

973 974 975 976 977
	if (bo->mem.mem_type != TTM_PL_VRAM)
		return 0;

	size = bo->mem.num_pages << PAGE_SHIFT;
	offset = bo->mem.start << PAGE_SHIFT;
978
	if ((offset + size) <= adev->gmc.visible_vram_size)
979 980
		return 0;

981 982 983 984
	/* Can't move a pinned BO to visible VRAM */
	if (abo->pin_count > 0)
		return -EINVAL;

985
	/* hurrah the memory is not visible ! */
986
	atomic64_inc(&adev->num_vram_cpu_page_faults);
987 988 989 990 991 992 993
	amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
					 AMDGPU_GEM_DOMAIN_GTT);

	/* Avoid costly evictions; only set GTT as a busy placement */
	abo->placement.num_busy_placement = 1;
	abo->placement.busy_placement = &abo->placements[1];

994
	r = ttm_bo_validate(bo, &abo->placement, &ctx);
995
	if (unlikely(r != 0))
996 997 998 999
		return r;

	offset = bo->mem.start << PAGE_SHIFT;
	/* this should never happen */
1000
	if (bo->mem.mem_type == TTM_PL_VRAM &&
1001
	    (offset + size) > adev->gmc.visible_vram_size)
1002 1003
		return -EINVAL;

A
Alex Deucher 已提交
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
	return 0;
}

/**
 * amdgpu_bo_fence - add fence to buffer object
 *
 * @bo: buffer object in question
 * @fence: fence to add
 * @shared: true if fence should be added shared
 *
 */
1015
void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
A
Alex Deucher 已提交
1016 1017 1018 1019 1020
		     bool shared)
{
	struct reservation_object *resv = bo->tbo.resv;

	if (shared)
1021
		reservation_object_add_shared_fence(resv, fence);
A
Alex Deucher 已提交
1022
	else
1023
		reservation_object_add_excl_fence(resv, fence);
A
Alex Deucher 已提交
1024
}
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037

/**
 * amdgpu_bo_gpu_offset - return GPU offset of bo
 * @bo:	amdgpu object for which we query the offset
 *
 * Returns current GPU offset of the object.
 *
 * Note: object should either be pinned or reserved when calling this
 * function, it might be useful to add check for this for debugging.
 */
u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
{
	WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
1038
	WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
1039
		     !amdgpu_gtt_mgr_has_gart_addr(&bo->tbo.mem));
1040 1041
	WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
		     !bo->pin_count);
1042
	WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
1043 1044
	WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
		     !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
1045 1046 1047

	return bo->tbo.offset;
}