dma.c 45.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
/*

  Broadcom B43 wireless driver

  DMA ringbuffer and descriptor allocation/management

  Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>

  Some code in this file is derived from the b44.c driver
  Copyright (C) 2002 David S. Miller
  Copyright (C) Pekka Pietikainen

  This program is free software; you can redistribute it and/or modify
  it under the terms of the GNU General Public License as published by
  the Free Software Foundation; either version 2 of the License, or
  (at your option) any later version.

  This program is distributed in the hope that it will be useful,
  but WITHOUT ANY WARRANTY; without even the implied warranty of
  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
  GNU General Public License for more details.

  You should have received a copy of the GNU General Public License
  along with this program; see the file COPYING.  If not, write to
  the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  Boston, MA 02110-1301, USA.

*/

#include "b43.h"
#include "dma.h"
#include "main.h"
#include "debugfs.h"
#include "xmit.h"

#include <linux/dma-mapping.h>
#include <linux/pci.h>
#include <linux/delay.h>
#include <linux/skbuff.h>
40
#include <linux/etherdevice.h>
41
#include <asm/div64.h>
42

43

M
Michael Buesch 已提交
44 45 46 47 48 49
/* Required number of TX DMA slots per TX frame.
 * This currently is 2, because we put the header and the ieee80211 frame
 * into separate slots. */
#define TX_SLOTS_PER_FRAME	2


50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
/* 32bit DMA ops. */
static
struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
					  int slot,
					  struct b43_dmadesc_meta **meta)
{
	struct b43_dmadesc32 *desc;

	*meta = &(ring->meta[slot]);
	desc = ring->descbase;
	desc = &(desc[slot]);

	return (struct b43_dmadesc_generic *)desc;
}

static void op32_fill_descriptor(struct b43_dmaring *ring,
				 struct b43_dmadesc_generic *desc,
				 dma_addr_t dmaaddr, u16 bufsize,
				 int start, int end, int irq)
{
	struct b43_dmadesc32 *descbase = ring->descbase;
	int slot;
	u32 ctl;
	u32 addr;
	u32 addrext;

	slot = (int)(&(desc->dma32) - descbase);
	B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));

	addr = (u32) (dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
	addrext = (u32) (dmaaddr & SSB_DMA_TRANSLATION_MASK)
	    >> SSB_DMA_TRANSLATION_SHIFT;
	addr |= ssb_dma_translation(ring->dev->dev);
83
	ctl = bufsize & B43_DMA32_DCTL_BYTECNT;
84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
	if (slot == ring->nr_slots - 1)
		ctl |= B43_DMA32_DCTL_DTABLEEND;
	if (start)
		ctl |= B43_DMA32_DCTL_FRAMESTART;
	if (end)
		ctl |= B43_DMA32_DCTL_FRAMEEND;
	if (irq)
		ctl |= B43_DMA32_DCTL_IRQ;
	ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
	    & B43_DMA32_DCTL_ADDREXT_MASK;

	desc->dma32.control = cpu_to_le32(ctl);
	desc->dma32.address = cpu_to_le32(addr);
}

static void op32_poke_tx(struct b43_dmaring *ring, int slot)
{
	b43_dma_write(ring, B43_DMA32_TXINDEX,
		      (u32) (slot * sizeof(struct b43_dmadesc32)));
}

static void op32_tx_suspend(struct b43_dmaring *ring)
{
	b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
		      | B43_DMA32_TXSUSPEND);
}

static void op32_tx_resume(struct b43_dmaring *ring)
{
	b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
		      & ~B43_DMA32_TXSUSPEND);
}

static int op32_get_current_rxslot(struct b43_dmaring *ring)
{
	u32 val;

	val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
	val &= B43_DMA32_RXDPTR;

	return (val / sizeof(struct b43_dmadesc32));
}

static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
{
	b43_dma_write(ring, B43_DMA32_RXINDEX,
		      (u32) (slot * sizeof(struct b43_dmadesc32)));
}

static const struct b43_dma_ops dma32_ops = {
	.idx2desc = op32_idx2desc,
	.fill_descriptor = op32_fill_descriptor,
	.poke_tx = op32_poke_tx,
	.tx_suspend = op32_tx_suspend,
	.tx_resume = op32_tx_resume,
	.get_current_rxslot = op32_get_current_rxslot,
	.set_current_rxslot = op32_set_current_rxslot,
};

/* 64bit DMA ops. */
static
struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
					  int slot,
					  struct b43_dmadesc_meta **meta)
{
	struct b43_dmadesc64 *desc;

	*meta = &(ring->meta[slot]);
	desc = ring->descbase;
	desc = &(desc[slot]);

	return (struct b43_dmadesc_generic *)desc;
}

static void op64_fill_descriptor(struct b43_dmaring *ring,
				 struct b43_dmadesc_generic *desc,
				 dma_addr_t dmaaddr, u16 bufsize,
				 int start, int end, int irq)
{
	struct b43_dmadesc64 *descbase = ring->descbase;
	int slot;
	u32 ctl0 = 0, ctl1 = 0;
	u32 addrlo, addrhi;
	u32 addrext;

	slot = (int)(&(desc->dma64) - descbase);
	B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));

	addrlo = (u32) (dmaaddr & 0xFFFFFFFF);
	addrhi = (((u64) dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
	addrext = (((u64) dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
	    >> SSB_DMA_TRANSLATION_SHIFT;
176
	addrhi |= (ssb_dma_translation(ring->dev->dev) << 1);
177 178 179 180 181 182 183 184
	if (slot == ring->nr_slots - 1)
		ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
	if (start)
		ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
	if (end)
		ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
	if (irq)
		ctl0 |= B43_DMA64_DCTL0_IRQ;
185
	ctl1 |= bufsize & B43_DMA64_DCTL1_BYTECNT;
186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
	ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
	    & B43_DMA64_DCTL1_ADDREXT_MASK;

	desc->dma64.control0 = cpu_to_le32(ctl0);
	desc->dma64.control1 = cpu_to_le32(ctl1);
	desc->dma64.address_low = cpu_to_le32(addrlo);
	desc->dma64.address_high = cpu_to_le32(addrhi);
}

static void op64_poke_tx(struct b43_dmaring *ring, int slot)
{
	b43_dma_write(ring, B43_DMA64_TXINDEX,
		      (u32) (slot * sizeof(struct b43_dmadesc64)));
}

static void op64_tx_suspend(struct b43_dmaring *ring)
{
	b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
		      | B43_DMA64_TXSUSPEND);
}

static void op64_tx_resume(struct b43_dmaring *ring)
{
	b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
		      & ~B43_DMA64_TXSUSPEND);
}

static int op64_get_current_rxslot(struct b43_dmaring *ring)
{
	u32 val;

	val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
	val &= B43_DMA64_RXSTATDPTR;

	return (val / sizeof(struct b43_dmadesc64));
}

static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
{
	b43_dma_write(ring, B43_DMA64_RXINDEX,
		      (u32) (slot * sizeof(struct b43_dmadesc64)));
}

static const struct b43_dma_ops dma64_ops = {
	.idx2desc = op64_idx2desc,
	.fill_descriptor = op64_fill_descriptor,
	.poke_tx = op64_poke_tx,
	.tx_suspend = op64_tx_suspend,
	.tx_resume = op64_tx_resume,
	.get_current_rxslot = op64_get_current_rxslot,
	.set_current_rxslot = op64_set_current_rxslot,
};

static inline int free_slots(struct b43_dmaring *ring)
{
	return (ring->nr_slots - ring->used_slots);
}

static inline int next_slot(struct b43_dmaring *ring, int slot)
{
	B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
	if (slot == ring->nr_slots - 1)
		return 0;
	return slot + 1;
}

static inline int prev_slot(struct b43_dmaring *ring, int slot)
{
	B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
	if (slot == 0)
		return ring->nr_slots - 1;
	return slot - 1;
}

#ifdef CONFIG_B43_DEBUG
static void update_max_used_slots(struct b43_dmaring *ring,
				  int current_used_slots)
{
	if (current_used_slots <= ring->max_used_slots)
		return;
	ring->max_used_slots = current_used_slots;
	if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
		b43dbg(ring->dev->wl,
		       "max_used_slots increased to %d on %s ring %d\n",
		       ring->max_used_slots,
		       ring->tx ? "TX" : "RX", ring->index);
	}
}
#else
static inline
    void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
{
}
#endif /* DEBUG */

/* Request a slot for usage. */
static inline int request_slot(struct b43_dmaring *ring)
{
	int slot;

	B43_WARN_ON(!ring->tx);
	B43_WARN_ON(ring->stopped);
	B43_WARN_ON(free_slots(ring) == 0);

	slot = next_slot(ring, ring->current_slot);
	ring->current_slot = slot;
	ring->used_slots++;

	update_max_used_slots(ring, ring->used_slots);

	return slot;
}

299
static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317
{
	static const u16 map64[] = {
		B43_MMIO_DMA64_BASE0,
		B43_MMIO_DMA64_BASE1,
		B43_MMIO_DMA64_BASE2,
		B43_MMIO_DMA64_BASE3,
		B43_MMIO_DMA64_BASE4,
		B43_MMIO_DMA64_BASE5,
	};
	static const u16 map32[] = {
		B43_MMIO_DMA32_BASE0,
		B43_MMIO_DMA32_BASE1,
		B43_MMIO_DMA32_BASE2,
		B43_MMIO_DMA32_BASE3,
		B43_MMIO_DMA32_BASE4,
		B43_MMIO_DMA32_BASE5,
	};

318
	if (type == B43_DMA_64BIT) {
319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334
		B43_WARN_ON(!(controller_idx >= 0 &&
			      controller_idx < ARRAY_SIZE(map64)));
		return map64[controller_idx];
	}
	B43_WARN_ON(!(controller_idx >= 0 &&
		      controller_idx < ARRAY_SIZE(map32)));
	return map32[controller_idx];
}

static inline
    dma_addr_t map_descbuffer(struct b43_dmaring *ring,
			      unsigned char *buf, size_t len, int tx)
{
	dma_addr_t dmaaddr;

	if (tx) {
335 336
		dmaaddr = ssb_dma_map_single(ring->dev->dev,
					     buf, len, DMA_TO_DEVICE);
337
	} else {
338 339
		dmaaddr = ssb_dma_map_single(ring->dev->dev,
					     buf, len, DMA_FROM_DEVICE);
340 341 342 343 344 345 346 347 348 349
	}

	return dmaaddr;
}

static inline
    void unmap_descbuffer(struct b43_dmaring *ring,
			  dma_addr_t addr, size_t len, int tx)
{
	if (tx) {
350 351
		ssb_dma_unmap_single(ring->dev->dev,
				     addr, len, DMA_TO_DEVICE);
352
	} else {
353 354
		ssb_dma_unmap_single(ring->dev->dev,
				     addr, len, DMA_FROM_DEVICE);
355 356 357 358 359 360 361 362
	}
}

static inline
    void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
				 dma_addr_t addr, size_t len)
{
	B43_WARN_ON(ring->tx);
363 364
	ssb_dma_sync_single_for_cpu(ring->dev->dev,
				    addr, len, DMA_FROM_DEVICE);
365 366 367 368 369 370 371
}

static inline
    void sync_descbuffer_for_device(struct b43_dmaring *ring,
				    dma_addr_t addr, size_t len)
{
	B43_WARN_ON(ring->tx);
372 373
	ssb_dma_sync_single_for_device(ring->dev->dev,
				       addr, len, DMA_FROM_DEVICE);
374 375 376 377 378 379 380 381 382 383 384 385
}

static inline
    void free_descriptor_buffer(struct b43_dmaring *ring,
				struct b43_dmadesc_meta *meta)
{
	if (meta->skb) {
		dev_kfree_skb_any(meta->skb);
		meta->skb = NULL;
	}
}

386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476
/* Check if a DMA region fits the device constraints.
 * Returns true, if the region is OK for usage with this device. */
static inline bool b43_dma_address_ok(struct b43_dmaring *ring,
				      dma_addr_t addr, size_t size)
{
	switch (ring->type) {
	case B43_DMA_30BIT:
		if ((u64)addr + size > (1ULL << 30))
			return 0;
		break;
	case B43_DMA_32BIT:
		if ((u64)addr + size > (1ULL << 32))
			return 0;
		break;
	case B43_DMA_64BIT:
		/* Currently we can't have addresses beyond
		 * 64bit in the kernel. */
		break;
	}
	return 1;
}

#define is_4k_aligned(addr)	(((u64)(addr) & 0x0FFFull) == 0)
#define is_8k_aligned(addr)	(((u64)(addr) & 0x1FFFull) == 0)

static void b43_unmap_and_free_ringmem(struct b43_dmaring *ring, void *base,
				       dma_addr_t dmaaddr, size_t size)
{
	ssb_dma_unmap_single(ring->dev->dev, dmaaddr, size, DMA_TO_DEVICE);
	free_pages((unsigned long)base, get_order(size));
}

static void * __b43_get_and_map_ringmem(struct b43_dmaring *ring,
					dma_addr_t *dmaaddr, size_t size,
					gfp_t gfp_flags)
{
	void *base;

	base = (void *)__get_free_pages(gfp_flags, get_order(size));
	if (!base)
		return NULL;
	memset(base, 0, size);
	*dmaaddr = ssb_dma_map_single(ring->dev->dev, base, size,
				      DMA_TO_DEVICE);
	if (ssb_dma_mapping_error(ring->dev->dev, *dmaaddr)) {
		free_pages((unsigned long)base, get_order(size));
		return NULL;
	}

	return base;
}

static void * b43_get_and_map_ringmem(struct b43_dmaring *ring,
				      dma_addr_t *dmaaddr, size_t size)
{
	void *base;

	base = __b43_get_and_map_ringmem(ring, dmaaddr, size,
					 GFP_KERNEL);
	if (!base) {
		b43err(ring->dev->wl, "Failed to allocate or map pages "
		       "for DMA ringmemory\n");
		return NULL;
	}
	if (!b43_dma_address_ok(ring, *dmaaddr, size)) {
		/* The memory does not fit our device constraints.
		 * Retry with GFP_DMA set to get lower memory. */
		b43_unmap_and_free_ringmem(ring, base, *dmaaddr, size);
		base = __b43_get_and_map_ringmem(ring, dmaaddr, size,
						 GFP_KERNEL | GFP_DMA);
		if (!base) {
			b43err(ring->dev->wl, "Failed to allocate or map pages "
			       "in the GFP_DMA region for DMA ringmemory\n");
			return NULL;
		}
		if (!b43_dma_address_ok(ring, *dmaaddr, size)) {
			b43_unmap_and_free_ringmem(ring, base, *dmaaddr, size);
			b43err(ring->dev->wl, "Failed to allocate DMA "
			       "ringmemory that fits device constraints\n");
			return NULL;
		}
	}
	/* We expect the memory to be 4k aligned, at least. */
	if (B43_WARN_ON(!is_4k_aligned(*dmaaddr))) {
		b43_unmap_and_free_ringmem(ring, base, *dmaaddr, size);
		return NULL;
	}

	return base;
}

477 478
static int alloc_ringmemory(struct b43_dmaring *ring)
{
479 480 481 482 483 484 485 486 487
	unsigned int required;
	void *base;
	dma_addr_t dmaaddr;

	/* There are several requirements to the descriptor ring memory:
	 * - The memory region needs to fit the address constraints for the
	 *   device (same as for frame buffers).
	 * - For 30/32bit DMA devices, the descriptor ring must be 4k aligned.
	 * - For 64bit DMA devices, the descriptor ring must be 8k aligned.
488
	 */
489

490
	if (ring->type == B43_DMA_64BIT)
491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517
		required = ring->nr_slots * sizeof(struct b43_dmadesc64);
	else
		required = ring->nr_slots * sizeof(struct b43_dmadesc32);
	if (B43_WARN_ON(required > 0x1000))
		return -ENOMEM;

	ring->alloc_descsize = 0x1000;
	base = b43_get_and_map_ringmem(ring, &dmaaddr, ring->alloc_descsize);
	if (!base)
		return -ENOMEM;
	ring->alloc_descbase = base;
	ring->alloc_dmabase = dmaaddr;

	if ((ring->type != B43_DMA_64BIT) || is_8k_aligned(dmaaddr)) {
		/* We're on <=32bit DMA, or we already got 8k aligned memory.
		 * That's all we need, so we're fine. */
		ring->descbase = base;
		ring->dmabase = dmaaddr;
		return 0;
	}
	b43_unmap_and_free_ringmem(ring, base, dmaaddr, ring->alloc_descsize);

	/* Ok, we failed at the 8k alignment requirement.
	 * Try to force-align the memory region now. */
	ring->alloc_descsize = 0x2000;
	base = b43_get_and_map_ringmem(ring, &dmaaddr, ring->alloc_descsize);
	if (!base)
518
		return -ENOMEM;
519 520 521 522 523 524 525 526
	ring->alloc_descbase = base;
	ring->alloc_dmabase = dmaaddr;

	if (is_8k_aligned(dmaaddr)) {
		/* We're already 8k aligned. That Ok, too. */
		ring->descbase = base;
		ring->dmabase = dmaaddr;
		return 0;
527
	}
528 529 530 531
	/* Force-align it to 8k */
	ring->descbase = (void *)((u8 *)base + 0x1000);
	ring->dmabase = dmaaddr + 0x1000;
	B43_WARN_ON(!is_8k_aligned(ring->dmabase));
532 533 534 535 536 537

	return 0;
}

static void free_ringmemory(struct b43_dmaring *ring)
{
538 539
	b43_unmap_and_free_ringmem(ring, ring->alloc_descbase,
				   ring->alloc_dmabase, ring->alloc_descsize);
540 541 542
}

/* Reset the RX DMA channel */
543 544
static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
				      enum b43_dmatype type)
545 546 547 548 549 550 551
{
	int i;
	u32 value;
	u16 offset;

	might_sleep();

552
	offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
553 554
	b43_write32(dev, mmio_base + offset, 0);
	for (i = 0; i < 10; i++) {
555 556
		offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
						   B43_DMA32_RXSTATUS;
557
		value = b43_read32(dev, mmio_base + offset);
558
		if (type == B43_DMA_64BIT) {
559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580
			value &= B43_DMA64_RXSTAT;
			if (value == B43_DMA64_RXSTAT_DISABLED) {
				i = -1;
				break;
			}
		} else {
			value &= B43_DMA32_RXSTATE;
			if (value == B43_DMA32_RXSTAT_DISABLED) {
				i = -1;
				break;
			}
		}
		msleep(1);
	}
	if (i != -1) {
		b43err(dev->wl, "DMA RX reset timed out\n");
		return -ENODEV;
	}

	return 0;
}

581
/* Reset the TX DMA channel */
582 583
static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
				      enum b43_dmatype type)
584 585 586 587 588 589 590 591
{
	int i;
	u32 value;
	u16 offset;

	might_sleep();

	for (i = 0; i < 10; i++) {
592 593
		offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
						   B43_DMA32_TXSTATUS;
594
		value = b43_read32(dev, mmio_base + offset);
595
		if (type == B43_DMA_64BIT) {
596 597 598 599 600 601 602 603 604 605 606 607 608 609
			value &= B43_DMA64_TXSTAT;
			if (value == B43_DMA64_TXSTAT_DISABLED ||
			    value == B43_DMA64_TXSTAT_IDLEWAIT ||
			    value == B43_DMA64_TXSTAT_STOPPED)
				break;
		} else {
			value &= B43_DMA32_TXSTATE;
			if (value == B43_DMA32_TXSTAT_DISABLED ||
			    value == B43_DMA32_TXSTAT_IDLEWAIT ||
			    value == B43_DMA32_TXSTAT_STOPPED)
				break;
		}
		msleep(1);
	}
610
	offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
611 612
	b43_write32(dev, mmio_base + offset, 0);
	for (i = 0; i < 10; i++) {
613 614
		offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
						   B43_DMA32_TXSTATUS;
615
		value = b43_read32(dev, mmio_base + offset);
616
		if (type == B43_DMA_64BIT) {
617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640
			value &= B43_DMA64_TXSTAT;
			if (value == B43_DMA64_TXSTAT_DISABLED) {
				i = -1;
				break;
			}
		} else {
			value &= B43_DMA32_TXSTATE;
			if (value == B43_DMA32_TXSTAT_DISABLED) {
				i = -1;
				break;
			}
		}
		msleep(1);
	}
	if (i != -1) {
		b43err(dev->wl, "DMA TX reset timed out\n");
		return -ENODEV;
	}
	/* ensure the reset is completed. */
	msleep(1);

	return 0;
}

641 642 643
/* Check if a DMA mapping address is invalid. */
static bool b43_dma_mapping_error(struct b43_dmaring *ring,
				  dma_addr_t addr,
M
Michael Buesch 已提交
644
				  size_t buffersize, bool dma_to_device)
645
{
646
	if (unlikely(ssb_dma_mapping_error(ring->dev->dev, addr)))
647 648
		return 1;

649 650 651 652
	if (!b43_dma_address_ok(ring, addr, buffersize)) {
		/* We can't support this address. Unmap it again. */
		unmap_descbuffer(ring, addr, buffersize, dma_to_device);
		return 1;
653 654 655 656 657 658
	}

	/* The address is OK. */
	return 0;
}

M
Michael Buesch 已提交
659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680
static bool b43_rx_buffer_is_poisoned(struct b43_dmaring *ring, struct sk_buff *skb)
{
	unsigned char *f = skb->data + ring->frameoffset;

	return ((f[0] & f[1] & f[2] & f[3] & f[4] & f[5] & f[6] & f[7]) == 0xFF);
}

static void b43_poison_rx_buffer(struct b43_dmaring *ring, struct sk_buff *skb)
{
	struct b43_rxhdr_fw4 *rxhdr;
	unsigned char *frame;

	/* This poisons the RX buffer to detect DMA failures. */

	rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
	rxhdr->frame_len = 0;

	B43_WARN_ON(ring->rx_buffersize < ring->frameoffset + sizeof(struct b43_plcp_hdr6) + 2);
	frame = skb->data + ring->frameoffset;
	memset(frame, 0xFF, sizeof(struct b43_plcp_hdr6) + 2 /* padding */);
}

681 682 683 684 685 686 687 688 689 690 691 692
static int setup_rx_descbuffer(struct b43_dmaring *ring,
			       struct b43_dmadesc_generic *desc,
			       struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
{
	dma_addr_t dmaaddr;
	struct sk_buff *skb;

	B43_WARN_ON(ring->tx);

	skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
	if (unlikely(!skb))
		return -ENOMEM;
M
Michael Buesch 已提交
693
	b43_poison_rx_buffer(ring, skb);
694
	dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
M
Michael Buesch 已提交
695
	if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
696 697 698 699 700 701 702 703
		/* ugh. try to realloc in zone_dma */
		gfp_flags |= GFP_DMA;

		dev_kfree_skb_any(skb);

		skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
		if (unlikely(!skb))
			return -ENOMEM;
M
Michael Buesch 已提交
704
		b43_poison_rx_buffer(ring, skb);
705 706
		dmaaddr = map_descbuffer(ring, skb->data,
					 ring->rx_buffersize, 0);
M
Michael Buesch 已提交
707 708 709 710 711
		if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
			b43err(ring->dev->wl, "RX DMA buffer allocation failed\n");
			dev_kfree_skb_any(skb);
			return -EIO;
		}
712 713 714 715 716 717
	}

	meta->skb = skb;
	meta->dmaaddr = dmaaddr;
	ring->ops->fill_descriptor(ring, desc, dmaaddr,
				   ring->rx_buffersize, 0, 0, 0);
718 719 720
	ssb_dma_sync_single_for_device(ring->dev->dev,
				       ring->alloc_dmabase,
				       ring->alloc_descsize, DMA_TO_DEVICE);
721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771

	return 0;
}

/* Allocate the initial descbuffers.
 * This is used for an RX ring only.
 */
static int alloc_initial_descbuffers(struct b43_dmaring *ring)
{
	int i, err = -ENOMEM;
	struct b43_dmadesc_generic *desc;
	struct b43_dmadesc_meta *meta;

	for (i = 0; i < ring->nr_slots; i++) {
		desc = ring->ops->idx2desc(ring, i, &meta);

		err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
		if (err) {
			b43err(ring->dev->wl,
			       "Failed to allocate initial descbuffers\n");
			goto err_unwind;
		}
	}
	mb();
	ring->used_slots = ring->nr_slots;
	err = 0;
      out:
	return err;

      err_unwind:
	for (i--; i >= 0; i--) {
		desc = ring->ops->idx2desc(ring, i, &meta);

		unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
		dev_kfree_skb(meta->skb);
	}
	goto out;
}

/* Do initial setup of the DMA controller.
 * Reset the controller, write the ring busaddress
 * and switch the "enable" bit on.
 */
static int dmacontroller_setup(struct b43_dmaring *ring)
{
	int err = 0;
	u32 value;
	u32 addrext;
	u32 trans = ssb_dma_translation(ring->dev->dev);

	if (ring->tx) {
772
		if (ring->type == B43_DMA_64BIT) {
773 774 775 776 777 778 779 780 781 782 783 784 785
			u64 ringbase = (u64) (ring->dmabase);

			addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
			    >> SSB_DMA_TRANSLATION_SHIFT;
			value = B43_DMA64_TXENABLE;
			value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
			    & B43_DMA64_TXADDREXT_MASK;
			b43_dma_write(ring, B43_DMA64_TXCTL, value);
			b43_dma_write(ring, B43_DMA64_TXRINGLO,
				      (ringbase & 0xFFFFFFFF));
			b43_dma_write(ring, B43_DMA64_TXRINGHI,
				      ((ringbase >> 32) &
				       ~SSB_DMA_TRANSLATION_MASK)
786
				      | (trans << 1));
787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803
		} else {
			u32 ringbase = (u32) (ring->dmabase);

			addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
			    >> SSB_DMA_TRANSLATION_SHIFT;
			value = B43_DMA32_TXENABLE;
			value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
			    & B43_DMA32_TXADDREXT_MASK;
			b43_dma_write(ring, B43_DMA32_TXCTL, value);
			b43_dma_write(ring, B43_DMA32_TXRING,
				      (ringbase & ~SSB_DMA_TRANSLATION_MASK)
				      | trans);
		}
	} else {
		err = alloc_initial_descbuffers(ring);
		if (err)
			goto out;
804
		if (ring->type == B43_DMA_64BIT) {
805 806 807 808 809 810 811 812 813 814 815 816 817 818
			u64 ringbase = (u64) (ring->dmabase);

			addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
			    >> SSB_DMA_TRANSLATION_SHIFT;
			value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
			value |= B43_DMA64_RXENABLE;
			value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
			    & B43_DMA64_RXADDREXT_MASK;
			b43_dma_write(ring, B43_DMA64_RXCTL, value);
			b43_dma_write(ring, B43_DMA64_RXRINGLO,
				      (ringbase & 0xFFFFFFFF));
			b43_dma_write(ring, B43_DMA64_RXRINGHI,
				      ((ringbase >> 32) &
				       ~SSB_DMA_TRANSLATION_MASK)
819 820 821
				      | (trans << 1));
			b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
				      sizeof(struct b43_dmadesc64));
822 823 824 825 826 827 828 829 830 831 832 833 834
		} else {
			u32 ringbase = (u32) (ring->dmabase);

			addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
			    >> SSB_DMA_TRANSLATION_SHIFT;
			value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
			value |= B43_DMA32_RXENABLE;
			value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
			    & B43_DMA32_RXADDREXT_MASK;
			b43_dma_write(ring, B43_DMA32_RXCTL, value);
			b43_dma_write(ring, B43_DMA32_RXRING,
				      (ringbase & ~SSB_DMA_TRANSLATION_MASK)
				      | trans);
835 836
			b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
				      sizeof(struct b43_dmadesc32));
837 838 839
		}
	}

840
out:
841 842 843 844 845 846 847 848
	return err;
}

/* Shutdown the DMA controller. */
static void dmacontroller_cleanup(struct b43_dmaring *ring)
{
	if (ring->tx) {
		b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
849 850
					   ring->type);
		if (ring->type == B43_DMA_64BIT) {
851 852 853 854 855 856
			b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
			b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
		} else
			b43_dma_write(ring, B43_DMA32_TXRING, 0);
	} else {
		b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
857 858
					   ring->type);
		if (ring->type == B43_DMA_64BIT) {
859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898
			b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
			b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
		} else
			b43_dma_write(ring, B43_DMA32_RXRING, 0);
	}
}

static void free_all_descbuffers(struct b43_dmaring *ring)
{
	struct b43_dmadesc_generic *desc;
	struct b43_dmadesc_meta *meta;
	int i;

	if (!ring->used_slots)
		return;
	for (i = 0; i < ring->nr_slots; i++) {
		desc = ring->ops->idx2desc(ring, i, &meta);

		if (!meta->skb) {
			B43_WARN_ON(!ring->tx);
			continue;
		}
		if (ring->tx) {
			unmap_descbuffer(ring, meta->dmaaddr,
					 meta->skb->len, 1);
		} else {
			unmap_descbuffer(ring, meta->dmaaddr,
					 ring->rx_buffersize, 0);
		}
		free_descriptor_buffer(ring, meta);
	}
}

static u64 supported_dma_mask(struct b43_wldev *dev)
{
	u32 tmp;
	u16 mmio_base;

	tmp = b43_read32(dev, SSB_TMSHIGH);
	if (tmp & SSB_TMSHIGH_DMA64)
899
		return DMA_BIT_MASK(64);
900 901 902 903
	mmio_base = b43_dmacontroller_base(0, 0);
	b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
	tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
	if (tmp & B43_DMA32_TXADDREXT_MASK)
904
		return DMA_BIT_MASK(32);
905

906
	return DMA_BIT_MASK(30);
907 908
}

909 910
static enum b43_dmatype dma_mask_to_engine_type(u64 dmamask)
{
911
	if (dmamask == DMA_BIT_MASK(30))
912
		return B43_DMA_30BIT;
913
	if (dmamask == DMA_BIT_MASK(32))
914
		return B43_DMA_32BIT;
915
	if (dmamask == DMA_BIT_MASK(64))
916 917 918 919 920
		return B43_DMA_64BIT;
	B43_WARN_ON(1);
	return B43_DMA_30BIT;
}

921 922 923 924
/* Main initialization function. */
static
struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
				      int controller_index,
925 926
				      int for_tx,
				      enum b43_dmatype type)
927 928 929 930 931 932 933 934 935
{
	struct b43_dmaring *ring;
	int err;
	dma_addr_t dma_test;

	ring = kzalloc(sizeof(*ring), GFP_KERNEL);
	if (!ring)
		goto out;

936
	ring->nr_slots = B43_RXRING_SLOTS;
937
	if (for_tx)
938
		ring->nr_slots = B43_TXRING_SLOTS;
939

940
	ring->meta = kcalloc(ring->nr_slots, sizeof(struct b43_dmadesc_meta),
941 942 943
			     GFP_KERNEL);
	if (!ring->meta)
		goto err_kfree_ring;
944 945 946 947 948 949 950 951 952

	ring->type = type;
	ring->dev = dev;
	ring->mmio_base = b43_dmacontroller_base(type, controller_index);
	ring->index = controller_index;
	if (type == B43_DMA_64BIT)
		ring->ops = &dma64_ops;
	else
		ring->ops = &dma32_ops;
953
	if (for_tx) {
954 955 956 957 958 959 960 961 962 963 964 965 966 967
		ring->tx = 1;
		ring->current_slot = -1;
	} else {
		if (ring->index == 0) {
			ring->rx_buffersize = B43_DMA0_RX_BUFFERSIZE;
			ring->frameoffset = B43_DMA0_RX_FRAMEOFFSET;
		} else
			B43_WARN_ON(1);
	}
#ifdef CONFIG_B43_DEBUG
	ring->last_injected_overflow = jiffies;
#endif

	if (for_tx) {
968 969 970
		/* Assumption: B43_TXRING_SLOTS can be divided by TX_SLOTS_PER_FRAME */
		BUILD_BUG_ON(B43_TXRING_SLOTS % TX_SLOTS_PER_FRAME != 0);

M
Michael Buesch 已提交
971
		ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
972
					    b43_txhdr_size(dev),
973 974 975 976 977
					    GFP_KERNEL);
		if (!ring->txhdr_cache)
			goto err_kfree_meta;

		/* test for ability to dma to txhdr_cache */
978 979 980 981
		dma_test = ssb_dma_map_single(dev->dev,
					      ring->txhdr_cache,
					      b43_txhdr_size(dev),
					      DMA_TO_DEVICE);
982

M
Michael Buesch 已提交
983 984
		if (b43_dma_mapping_error(ring, dma_test,
					  b43_txhdr_size(dev), 1)) {
985 986
			/* ugh realloc */
			kfree(ring->txhdr_cache);
M
Michael Buesch 已提交
987
			ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
988
						    b43_txhdr_size(dev),
989 990 991 992
						    GFP_KERNEL | GFP_DMA);
			if (!ring->txhdr_cache)
				goto err_kfree_meta;

993 994 995 996
			dma_test = ssb_dma_map_single(dev->dev,
						      ring->txhdr_cache,
						      b43_txhdr_size(dev),
						      DMA_TO_DEVICE);
997

998
			if (b43_dma_mapping_error(ring, dma_test,
999 1000 1001 1002
						  b43_txhdr_size(dev), 1)) {

				b43err(dev->wl,
				       "TXHDR DMA allocation failed\n");
1003
				goto err_kfree_txhdr_cache;
1004
			}
1005 1006
		}

1007 1008 1009
		ssb_dma_unmap_single(dev->dev,
				     dma_test, b43_txhdr_size(dev),
				     DMA_TO_DEVICE);
1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
	}

	err = alloc_ringmemory(ring);
	if (err)
		goto err_kfree_txhdr_cache;
	err = dmacontroller_setup(ring);
	if (err)
		goto err_free_ringmemory;

      out:
	return ring;

      err_free_ringmemory:
	free_ringmemory(ring);
      err_kfree_txhdr_cache:
	kfree(ring->txhdr_cache);
      err_kfree_meta:
	kfree(ring->meta);
      err_kfree_ring:
	kfree(ring);
	ring = NULL;
	goto out;
}

1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
#define divide(a, b)	({	\
	typeof(a) __a = a;	\
	do_div(__a, b);		\
	__a;			\
  })

#define modulo(a, b)	({	\
	typeof(a) __a = a;	\
	do_div(__a, b);		\
  })

1045
/* Main cleanup function. */
1046 1047
static void b43_destroy_dmaring(struct b43_dmaring *ring,
				const char *ringname)
1048 1049 1050 1051
{
	if (!ring)
		return;

1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
#ifdef CONFIG_B43_DEBUG
	{
		/* Print some statistics. */
		u64 failed_packets = ring->nr_failed_tx_packets;
		u64 succeed_packets = ring->nr_succeed_tx_packets;
		u64 nr_packets = failed_packets + succeed_packets;
		u64 permille_failed = 0, average_tries = 0;

		if (nr_packets)
			permille_failed = divide(failed_packets * 1000, nr_packets);
		if (nr_packets)
			average_tries = divide(ring->nr_total_packet_tries * 100, nr_packets);

		b43dbg(ring->dev->wl, "DMA-%u %s: "
		       "Used slots %d/%d, Failed frames %llu/%llu = %llu.%01llu%%, "
		       "Average tries %llu.%02llu\n",
		       (unsigned int)(ring->type), ringname,
		       ring->max_used_slots,
		       ring->nr_slots,
		       (unsigned long long)failed_packets,
1072
		       (unsigned long long)nr_packets,
1073 1074 1075 1076 1077 1078 1079
		       (unsigned long long)divide(permille_failed, 10),
		       (unsigned long long)modulo(permille_failed, 10),
		       (unsigned long long)divide(average_tries, 100),
		       (unsigned long long)modulo(average_tries, 100));
	}
#endif /* DEBUG */

1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
	/* Device IRQs are disabled prior entering this function,
	 * so no need to take care of concurrency with rx handler stuff.
	 */
	dmacontroller_cleanup(ring);
	free_all_descbuffers(ring);
	free_ringmemory(ring);

	kfree(ring->txhdr_cache);
	kfree(ring->meta);
	kfree(ring);
}

1092 1093 1094 1095 1096
#define destroy_ring(dma, ring) do {				\
	b43_destroy_dmaring((dma)->ring, __stringify(ring));	\
	(dma)->ring = NULL;					\
    } while (0)

1097 1098
void b43_dma_free(struct b43_wldev *dev)
{
1099 1100 1101 1102 1103
	struct b43_dma *dma;

	if (b43_using_pio_transfers(dev))
		return;
	dma = &dev->dma;
1104

1105 1106 1107 1108 1109 1110
	destroy_ring(dma, rx_ring);
	destroy_ring(dma, tx_ring_AC_BK);
	destroy_ring(dma, tx_ring_AC_BE);
	destroy_ring(dma, tx_ring_AC_VI);
	destroy_ring(dma, tx_ring_AC_VO);
	destroy_ring(dma, tx_ring_mcast);
1111 1112
}

M
Michael Buesch 已提交
1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
static int b43_dma_set_mask(struct b43_wldev *dev, u64 mask)
{
	u64 orig_mask = mask;
	bool fallback = 0;
	int err;

	/* Try to set the DMA mask. If it fails, try falling back to a
	 * lower mask, as we can always also support a lower one. */
	while (1) {
		err = ssb_dma_set_mask(dev->dev, mask);
		if (!err)
			break;
1125
		if (mask == DMA_BIT_MASK(64)) {
1126
			mask = DMA_BIT_MASK(32);
M
Michael Buesch 已提交
1127 1128 1129
			fallback = 1;
			continue;
		}
1130
		if (mask == DMA_BIT_MASK(32)) {
1131
			mask = DMA_BIT_MASK(30);
M
Michael Buesch 已提交
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
			fallback = 1;
			continue;
		}
		b43err(dev->wl, "The machine/kernel does not support "
		       "the required %u-bit DMA mask\n",
		       (unsigned int)dma_mask_to_engine_type(orig_mask));
		return -EOPNOTSUPP;
	}
	if (fallback) {
		b43info(dev->wl, "DMA mask fallback from %u-bit to %u-bit\n",
			(unsigned int)dma_mask_to_engine_type(orig_mask),
			(unsigned int)dma_mask_to_engine_type(mask));
	}

	return 0;
}

1149 1150 1151 1152 1153
int b43_dma_init(struct b43_wldev *dev)
{
	struct b43_dma *dma = &dev->dma;
	int err;
	u64 dmamask;
1154
	enum b43_dmatype type;
1155 1156

	dmamask = supported_dma_mask(dev);
1157
	type = dma_mask_to_engine_type(dmamask);
M
Michael Buesch 已提交
1158 1159 1160
	err = b43_dma_set_mask(dev, dmamask);
	if (err)
		return err;
1161 1162 1163

	err = -ENOMEM;
	/* setup TX DMA channels. */
1164 1165
	dma->tx_ring_AC_BK = b43_setup_dmaring(dev, 0, 1, type);
	if (!dma->tx_ring_AC_BK)
1166 1167
		goto out;

1168 1169 1170
	dma->tx_ring_AC_BE = b43_setup_dmaring(dev, 1, 1, type);
	if (!dma->tx_ring_AC_BE)
		goto err_destroy_bk;
1171

1172 1173 1174
	dma->tx_ring_AC_VI = b43_setup_dmaring(dev, 2, 1, type);
	if (!dma->tx_ring_AC_VI)
		goto err_destroy_be;
1175

1176 1177 1178
	dma->tx_ring_AC_VO = b43_setup_dmaring(dev, 3, 1, type);
	if (!dma->tx_ring_AC_VO)
		goto err_destroy_vi;
1179

1180 1181 1182
	dma->tx_ring_mcast = b43_setup_dmaring(dev, 4, 1, type);
	if (!dma->tx_ring_mcast)
		goto err_destroy_vo;
1183

1184 1185 1186 1187
	/* setup RX DMA channel. */
	dma->rx_ring = b43_setup_dmaring(dev, 0, 0, type);
	if (!dma->rx_ring)
		goto err_destroy_mcast;
1188

1189 1190
	/* No support for the TX status DMA ring. */
	B43_WARN_ON(dev->dev->id.revision < 5);
1191

1192 1193
	b43dbg(dev->wl, "%u-bit DMA initialized\n",
	       (unsigned int)type);
1194
	err = 0;
1195
out:
1196 1197
	return err;

1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
err_destroy_mcast:
	destroy_ring(dma, tx_ring_mcast);
err_destroy_vo:
	destroy_ring(dma, tx_ring_AC_VO);
err_destroy_vi:
	destroy_ring(dma, tx_ring_AC_VI);
err_destroy_be:
	destroy_ring(dma, tx_ring_AC_BE);
err_destroy_bk:
	destroy_ring(dma, tx_ring_AC_BK);
	return err;
1209 1210 1211 1212 1213
}

/* Generate a cookie for the TX header. */
static u16 generate_cookie(struct b43_dmaring *ring, int slot)
{
1214
	u16 cookie;
1215 1216 1217 1218 1219 1220

	/* Use the upper 4 bits of the cookie as
	 * DMA controller ID and store the slot number
	 * in the lower 12 bits.
	 * Note that the cookie must never be 0, as this
	 * is a special value used in RX path.
1221 1222
	 * It can also not be 0xFFFF because that is special
	 * for multicast frames.
1223
	 */
1224
	cookie = (((u16)ring->index + 1) << 12);
1225
	B43_WARN_ON(slot & ~0x0FFF);
1226
	cookie |= (u16)slot;
1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238

	return cookie;
}

/* Inspect a cookie and find out to which controller/slot it belongs. */
static
struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
{
	struct b43_dma *dma = &dev->dma;
	struct b43_dmaring *ring = NULL;

	switch (cookie & 0xF000) {
1239
	case 0x1000:
1240
		ring = dma->tx_ring_AC_BK;
1241
		break;
1242
	case 0x2000:
1243
		ring = dma->tx_ring_AC_BE;
1244
		break;
1245
	case 0x3000:
1246
		ring = dma->tx_ring_AC_VI;
1247
		break;
1248
	case 0x4000:
1249
		ring = dma->tx_ring_AC_VO;
1250
		break;
1251
	case 0x5000:
1252
		ring = dma->tx_ring_mcast;
1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
		break;
	default:
		B43_WARN_ON(1);
	}
	*slot = (cookie & 0x0FFF);
	B43_WARN_ON(!(ring && *slot >= 0 && *slot < ring->nr_slots));

	return ring;
}

static int dma_tx_fragment(struct b43_dmaring *ring,
1264
			   struct sk_buff *skb)
1265 1266
{
	const struct b43_dma_ops *ops = ring->ops;
1267
	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1268
	struct b43_private_tx_info *priv_info = b43_get_priv_tx_info(info);
1269
	u8 *header;
1270
	int slot, old_top_slot, old_used_slots;
1271 1272 1273 1274
	int err;
	struct b43_dmadesc_generic *desc;
	struct b43_dmadesc_meta *meta;
	struct b43_dmadesc_meta *meta_hdr;
1275
	u16 cookie;
1276
	size_t hdrsize = b43_txhdr_size(ring->dev);
1277

M
Michael Buesch 已提交
1278 1279 1280 1281
	/* Important note: If the number of used DMA slots per TX frame
	 * is changed here, the TX_SLOTS_PER_FRAME definition at the top of
	 * the file has to be updated, too!
	 */
1282

1283 1284 1285
	old_top_slot = ring->current_slot;
	old_used_slots = ring->used_slots;

1286 1287 1288 1289 1290
	/* Get a slot for the header. */
	slot = request_slot(ring);
	desc = ops->idx2desc(ring, slot, &meta_hdr);
	memset(meta_hdr, 0, sizeof(*meta_hdr));

M
Michael Buesch 已提交
1291
	header = &(ring->txhdr_cache[(slot / TX_SLOTS_PER_FRAME) * hdrsize]);
1292
	cookie = generate_cookie(ring, slot);
1293
	err = b43_generate_txhdr(ring->dev, header,
G
gregor kowski 已提交
1294
				 skb, info, cookie);
1295 1296 1297 1298 1299
	if (unlikely(err)) {
		ring->current_slot = old_top_slot;
		ring->used_slots = old_used_slots;
		return err;
	}
1300 1301

	meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
1302
					   hdrsize, 1);
M
Michael Buesch 已提交
1303
	if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize, 1)) {
1304 1305
		ring->current_slot = old_top_slot;
		ring->used_slots = old_used_slots;
1306
		return -EIO;
1307
	}
1308
	ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
1309
			     hdrsize, 1, 0, 0);
1310 1311 1312 1313 1314 1315 1316 1317

	/* Get a slot for the payload. */
	slot = request_slot(ring);
	desc = ops->idx2desc(ring, slot, &meta);
	memset(meta, 0, sizeof(*meta));

	meta->skb = skb;
	meta->is_last_fragment = 1;
1318
	priv_info->bouncebuffer = NULL;
1319 1320 1321

	meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
	/* create a bounce buffer in zone_dma on mapping failure. */
M
Michael Buesch 已提交
1322
	if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
1323 1324
		priv_info->bouncebuffer = kmalloc(skb->len, GFP_ATOMIC | GFP_DMA);
		if (!priv_info->bouncebuffer) {
1325 1326
			ring->current_slot = old_top_slot;
			ring->used_slots = old_used_slots;
1327 1328 1329
			err = -ENOMEM;
			goto out_unmap_hdr;
		}
1330
		memcpy(priv_info->bouncebuffer, skb->data, skb->len);
1331

1332
		meta->dmaaddr = map_descbuffer(ring, priv_info->bouncebuffer, skb->len, 1);
M
Michael Buesch 已提交
1333
		if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
1334 1335
			kfree(priv_info->bouncebuffer);
			priv_info->bouncebuffer = NULL;
1336 1337
			ring->current_slot = old_top_slot;
			ring->used_slots = old_used_slots;
1338
			err = -EIO;
1339
			goto out_unmap_hdr;
1340 1341 1342 1343 1344
		}
	}

	ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);

1345
	if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
1346 1347 1348 1349 1350
		/* Tell the firmware about the cookie of the last
		 * mcast frame, so it can clear the more-data bit in it. */
		b43_shm_write16(ring->dev, B43_SHM_SHARED,
				B43_SHM_SH_MCASTCOOKIE, cookie);
	}
1351 1352
	/* Now transfer the whole frame. */
	wmb();
1353 1354 1355
	ssb_dma_sync_single_for_device(ring->dev->dev,
				       ring->alloc_dmabase,
				       ring->alloc_descsize, DMA_TO_DEVICE);
1356 1357 1358
	ops->poke_tx(ring, next_slot(ring, slot));
	return 0;

1359
out_unmap_hdr:
1360
	unmap_descbuffer(ring, meta_hdr->dmaaddr,
1361
			 hdrsize, 1);
1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
	return err;
}

static inline int should_inject_overflow(struct b43_dmaring *ring)
{
#ifdef CONFIG_B43_DEBUG
	if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
		/* Check if we should inject another ringbuffer overflow
		 * to test handling of this situation in the stack. */
		unsigned long next_overflow;

		next_overflow = ring->last_injected_overflow + HZ;
		if (time_after(jiffies, next_overflow)) {
			ring->last_injected_overflow = jiffies;
			b43dbg(ring->dev->wl,
			       "Injecting TX ring overflow on "
			       "DMA controller %d\n", ring->index);
			return 1;
		}
	}
#endif /* CONFIG_B43_DEBUG */
	return 0;
}

M
Michael Buesch 已提交
1386
/* Static mapping of mac80211's queues (priorities) to b43 DMA rings. */
J
John Daiker 已提交
1387 1388
static struct b43_dmaring *select_ring_by_priority(struct b43_wldev *dev,
						   u8 queue_prio)
M
Michael Buesch 已提交
1389 1390 1391
{
	struct b43_dmaring *ring;

M
Michael Buesch 已提交
1392
	if (dev->qos_enabled) {
M
Michael Buesch 已提交
1393 1394 1395 1396 1397 1398
		/* 0 = highest priority */
		switch (queue_prio) {
		default:
			B43_WARN_ON(1);
			/* fallthrough */
		case 0:
1399
			ring = dev->dma.tx_ring_AC_VO;
M
Michael Buesch 已提交
1400 1401
			break;
		case 1:
1402
			ring = dev->dma.tx_ring_AC_VI;
M
Michael Buesch 已提交
1403 1404
			break;
		case 2:
1405
			ring = dev->dma.tx_ring_AC_BE;
M
Michael Buesch 已提交
1406 1407
			break;
		case 3:
1408
			ring = dev->dma.tx_ring_AC_BK;
M
Michael Buesch 已提交
1409 1410 1411
			break;
		}
	} else
1412
		ring = dev->dma.tx_ring_AC_BE;
M
Michael Buesch 已提交
1413 1414 1415 1416

	return ring;
}

1417
int b43_dma_tx(struct b43_wldev *dev, struct sk_buff *skb)
1418 1419
{
	struct b43_dmaring *ring;
1420
	struct ieee80211_hdr *hdr;
1421
	int err = 0;
1422
	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1423

1424
	hdr = (struct ieee80211_hdr *)skb->data;
1425
	if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
1426
		/* The multicast ring will be sent after the DTIM */
1427
		ring = dev->dma.tx_ring_mcast;
1428 1429 1430 1431 1432
		/* Set the more-data bit. Ucode will clear it on
		 * the last frame for us. */
		hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
	} else {
		/* Decide by priority where to put this frame. */
1433 1434
		ring = select_ring_by_priority(
			dev, skb_get_queue_mapping(skb));
1435 1436
	}

1437
	B43_WARN_ON(!ring->tx);
M
Michael Buesch 已提交
1438

1439 1440 1441 1442 1443 1444 1445 1446
	if (unlikely(ring->stopped)) {
		/* We get here only because of a bug in mac80211.
		 * Because of a race, one packet may be queued after
		 * the queue is stopped, thus we got called when we shouldn't.
		 * For now, just refuse the transmit. */
		if (b43_debug(dev, B43_DBG_DMAVERBOSE))
			b43err(dev->wl, "Packet after queue stopped\n");
		err = -ENOSPC;
M
Michael Buesch 已提交
1447
		goto out;
1448 1449 1450 1451 1452 1453
	}

	if (unlikely(WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME))) {
		/* If we get here, we have a real error with the queue
		 * full, but queues not stopped. */
		b43err(dev->wl, "DMA queue overflow\n");
1454
		err = -ENOSPC;
M
Michael Buesch 已提交
1455
		goto out;
1456 1457
	}

M
Michael Buesch 已提交
1458 1459 1460
	/* Assign the queue number to the ring (if not already done before)
	 * so TX status handling can use it. The queue to ring mapping is
	 * static, so we don't need to store it per frame. */
1461
	ring->queue_prio = skb_get_queue_mapping(skb);
M
Michael Buesch 已提交
1462

1463
	err = dma_tx_fragment(ring, skb);
1464 1465 1466 1467 1468
	if (unlikely(err == -ENOKEY)) {
		/* Drop this packet, as we don't have the encryption key
		 * anymore and must not transmit it unencrypted. */
		dev_kfree_skb_any(skb);
		err = 0;
M
Michael Buesch 已提交
1469
		goto out;
1470
	}
1471 1472
	if (unlikely(err)) {
		b43err(dev->wl, "DMA tx mapping failure\n");
M
Michael Buesch 已提交
1473
		goto out;
1474 1475
	}
	ring->nr_tx_packets++;
M
Michael Buesch 已提交
1476
	if ((free_slots(ring) < TX_SLOTS_PER_FRAME) ||
1477 1478
	    should_inject_overflow(ring)) {
		/* This TX ring is full. */
1479
		ieee80211_stop_queue(dev->wl->hw, skb_get_queue_mapping(skb));
1480 1481 1482 1483 1484
		ring->stopped = 1;
		if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
			b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
		}
	}
M
Michael Buesch 已提交
1485
out:
1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497

	return err;
}

void b43_dma_handle_txstatus(struct b43_wldev *dev,
			     const struct b43_txstatus *status)
{
	const struct b43_dma_ops *ops;
	struct b43_dmaring *ring;
	struct b43_dmadesc_generic *desc;
	struct b43_dmadesc_meta *meta;
	int slot;
1498
	bool frame_succeed;
1499 1500 1501 1502

	ring = parse_cookie(dev, status->cookie, &slot);
	if (unlikely(!ring))
		return;
1503

1504 1505 1506 1507 1508 1509
	B43_WARN_ON(!ring->tx);
	ops = ring->ops;
	while (1) {
		B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
		desc = ops->idx2desc(ring, slot, &meta);

1510 1511 1512 1513 1514 1515 1516 1517
		if (meta->skb) {
			struct b43_private_tx_info *priv_info =
				b43_get_priv_tx_info(IEEE80211_SKB_CB(meta->skb));

			unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len, 1);
			kfree(priv_info->bouncebuffer);
			priv_info->bouncebuffer = NULL;
		} else {
1518
			unmap_descbuffer(ring, meta->dmaaddr,
1519
					 b43_txhdr_size(dev), 1);
1520
		}
1521 1522

		if (meta->is_last_fragment) {
1523 1524 1525 1526 1527 1528 1529 1530 1531
			struct ieee80211_tx_info *info;

			BUG_ON(!meta->skb);

			info = IEEE80211_SKB_CB(meta->skb);

			/*
			 * Call back to inform the ieee80211 subsystem about
			 * the status of the transmission.
1532
			 */
1533
			frame_succeed = b43_fill_txstatus_report(dev, info, status);
1534 1535 1536 1537 1538 1539 1540
#ifdef CONFIG_B43_DEBUG
			if (frame_succeed)
				ring->nr_succeed_tx_packets++;
			else
				ring->nr_failed_tx_packets++;
			ring->nr_total_packet_tries += status->frame_count;
#endif /* DEBUG */
1541
			ieee80211_tx_status(dev->wl->hw, meta->skb);
1542

1543
			/* skb is freed by ieee80211_tx_status() */
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
			meta->skb = NULL;
		} else {
			/* No need to call free_descriptor_buffer here, as
			 * this is only the txhdr, which is not allocated.
			 */
			B43_WARN_ON(meta->skb);
		}

		/* Everything unmapped and free'd. So it's not used anymore. */
		ring->used_slots--;

		if (meta->is_last_fragment)
			break;
		slot = next_slot(ring, slot);
	}
	if (ring->stopped) {
M
Michael Buesch 已提交
1560
		B43_WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME);
M
Michael Buesch 已提交
1561
		ieee80211_wake_queue(dev->wl->hw, ring->queue_prio);
1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
		ring->stopped = 0;
		if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
			b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
		}
	}
}

void b43_dma_get_tx_stats(struct b43_wldev *dev,
			  struct ieee80211_tx_queue_stats *stats)
{
	const int nr_queues = dev->wl->hw->queues;
	struct b43_dmaring *ring;
	int i;

	for (i = 0; i < nr_queues; i++) {
M
Michael Buesch 已提交
1577
		ring = select_ring_by_priority(dev, i);
1578

M
Michael Buesch 已提交
1579 1580
		stats[i].len = ring->used_slots / TX_SLOTS_PER_FRAME;
		stats[i].limit = ring->nr_slots / TX_SLOTS_PER_FRAME;
1581
		stats[i].count = ring->nr_tx_packets;
1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
	}
}

static void dma_rx(struct b43_dmaring *ring, int *slot)
{
	const struct b43_dma_ops *ops = ring->ops;
	struct b43_dmadesc_generic *desc;
	struct b43_dmadesc_meta *meta;
	struct b43_rxhdr_fw4 *rxhdr;
	struct sk_buff *skb;
	u16 len;
	int err;
	dma_addr_t dmaaddr;

	desc = ops->idx2desc(ring, *slot, &meta);

	sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
	skb = meta->skb;

	rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
	len = le16_to_cpu(rxhdr->frame_len);
	if (len == 0) {
		int i = 0;

		do {
			udelay(2);
			barrier();
			len = le16_to_cpu(rxhdr->frame_len);
		} while (len == 0 && i++ < 5);
		if (unlikely(len == 0)) {
1612 1613
			dmaaddr = meta->dmaaddr;
			goto drop_recycle_buffer;
1614 1615
		}
	}
M
Michael Buesch 已提交
1616 1617 1618 1619
	if (unlikely(b43_rx_buffer_is_poisoned(ring, skb))) {
		/* Something went wrong with the DMA.
		 * The device did not touch the buffer and did not overwrite the poison. */
		b43dbg(ring->dev->wl, "DMA RX: Dropping poisoned buffer.\n");
1620 1621
		dmaaddr = meta->dmaaddr;
		goto drop_recycle_buffer;
M
Michael Buesch 已提交
1622
	}
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
	if (unlikely(len > ring->rx_buffersize)) {
		/* The data did not fit into one descriptor buffer
		 * and is split over multiple buffers.
		 * This should never happen, as we try to allocate buffers
		 * big enough. So simply ignore this packet.
		 */
		int cnt = 0;
		s32 tmp = len;

		while (1) {
			desc = ops->idx2desc(ring, *slot, &meta);
			/* recycle the descriptor buffer. */
1635
			b43_poison_rx_buffer(ring, meta->skb);
1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
			sync_descbuffer_for_device(ring, meta->dmaaddr,
						   ring->rx_buffersize);
			*slot = next_slot(ring, *slot);
			cnt++;
			tmp -= ring->rx_buffersize;
			if (tmp <= 0)
				break;
		}
		b43err(ring->dev->wl, "DMA RX buffer too small "
		       "(len: %u, buffer: %u, nr-dropped: %d)\n",
		       len, ring->rx_buffersize, cnt);
		goto drop;
	}

	dmaaddr = meta->dmaaddr;
	err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
	if (unlikely(err)) {
		b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
1654
		goto drop_recycle_buffer;
1655 1656 1657 1658 1659 1660 1661
	}

	unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
	skb_put(skb, len + ring->frameoffset);
	skb_pull(skb, ring->frameoffset);

	b43_rx(ring->dev, skb, rxhdr);
1662
drop:
1663
	return;
1664 1665 1666 1667 1668

drop_recycle_buffer:
	/* Poison and recycle the RX buffer. */
	b43_poison_rx_buffer(ring, skb);
	sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704
}

void b43_dma_rx(struct b43_dmaring *ring)
{
	const struct b43_dma_ops *ops = ring->ops;
	int slot, current_slot;
	int used_slots = 0;

	B43_WARN_ON(ring->tx);
	current_slot = ops->get_current_rxslot(ring);
	B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));

	slot = ring->current_slot;
	for (; slot != current_slot; slot = next_slot(ring, slot)) {
		dma_rx(ring, &slot);
		update_max_used_slots(ring, ++used_slots);
	}
	ops->set_current_rxslot(ring, slot);
	ring->current_slot = slot;
}

static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
{
	B43_WARN_ON(!ring->tx);
	ring->ops->tx_suspend(ring);
}

static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
{
	B43_WARN_ON(!ring->tx);
	ring->ops->tx_resume(ring);
}

void b43_dma_tx_suspend(struct b43_wldev *dev)
{
	b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
1705 1706 1707 1708 1709
	b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BK);
	b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BE);
	b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VI);
	b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VO);
	b43_dma_tx_suspend_ring(dev->dma.tx_ring_mcast);
1710 1711 1712 1713
}

void b43_dma_tx_resume(struct b43_wldev *dev)
{
1714 1715 1716 1717 1718
	b43_dma_tx_resume_ring(dev->dma.tx_ring_mcast);
	b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VO);
	b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VI);
	b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BE);
	b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BK);
1719 1720
	b43_power_saving_ctl_bits(dev, 0);
}
1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756

#ifdef CONFIG_B43_PIO
static void direct_fifo_rx(struct b43_wldev *dev, enum b43_dmatype type,
			   u16 mmio_base, bool enable)
{
	u32 ctl;

	if (type == B43_DMA_64BIT) {
		ctl = b43_read32(dev, mmio_base + B43_DMA64_RXCTL);
		ctl &= ~B43_DMA64_RXDIRECTFIFO;
		if (enable)
			ctl |= B43_DMA64_RXDIRECTFIFO;
		b43_write32(dev, mmio_base + B43_DMA64_RXCTL, ctl);
	} else {
		ctl = b43_read32(dev, mmio_base + B43_DMA32_RXCTL);
		ctl &= ~B43_DMA32_RXDIRECTFIFO;
		if (enable)
			ctl |= B43_DMA32_RXDIRECTFIFO;
		b43_write32(dev, mmio_base + B43_DMA32_RXCTL, ctl);
	}
}

/* Enable/Disable Direct FIFO Receive Mode (PIO) on a RX engine.
 * This is called from PIO code, so DMA structures are not available. */
void b43_dma_direct_fifo_rx(struct b43_wldev *dev,
			    unsigned int engine_index, bool enable)
{
	enum b43_dmatype type;
	u16 mmio_base;

	type = dma_mask_to_engine_type(supported_dma_mask(dev));

	mmio_base = b43_dmacontroller_base(type, engine_index);
	direct_fifo_rx(dev, type, mmio_base, enable);
}
#endif /* CONFIG_B43_PIO */