dispc.c 110.5 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * linux/drivers/video/omap2/dss/dispc.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DISPC"

#include <linux/kernel.h>
#include <linux/dma-mapping.h>
#include <linux/vmalloc.h>
28
#include <linux/export.h>
T
Tomi Valkeinen 已提交
29 30 31 32 33 34
#include <linux/clk.h>
#include <linux/io.h>
#include <linux/jiffies.h>
#include <linux/seq_file.h>
#include <linux/delay.h>
#include <linux/workqueue.h>
35
#include <linux/hardirq.h>
36
#include <linux/platform_device.h>
37
#include <linux/pm_runtime.h>
38
#include <linux/sizes.h>
39 40 41
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
#include <linux/of.h>
T
Tomi Valkeinen 已提交
42
#include <linux/component.h>
T
Tomi Valkeinen 已提交
43

44
#include "omapdss.h"
T
Tomi Valkeinen 已提交
45
#include "dss.h"
46
#include "dss_features.h"
47
#include "dispc.h"
T
Tomi Valkeinen 已提交
48 49

/* DISPC */
50
#define DISPC_SZ_REGS			SZ_4K
T
Tomi Valkeinen 已提交
51

52 53 54 55 56 57
enum omap_burst_size {
	BURST_SIZE_X2 = 0,
	BURST_SIZE_X4 = 1,
	BURST_SIZE_X8 = 2,
};

T
Tomi Valkeinen 已提交
58 59 60 61 62 63
#define REG_GET(idx, start, end) \
	FLD_GET(dispc_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end)				\
	dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))

64 65 66 67 68 69 70
struct dispc_features {
	u8 sw_start;
	u8 fp_start;
	u8 bp_start;
	u16 sw_max;
	u16 vp_max;
	u16 hp_max;
71 72 73 74
	u8 mgr_width_start;
	u8 mgr_height_start;
	u16 mgr_width_max;
	u16 mgr_height_max;
75 76
	unsigned long max_lcd_pclk;
	unsigned long max_tv_pclk;
77
	int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
78
		const struct videomode *vm,
79 80 81
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
82
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
83
	unsigned long (*calc_core_clk) (unsigned long pclk,
84 85
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool mem_to_mem);
86
	u8 num_fifos;
87 88 89

	/* swap GFX & WB fifos */
	bool gfx_fifo_workaround:1;
90 91 92

	/* no DISPC_IRQ_FRAMEDONETV on this SoC */
	bool no_framedone_tv:1;
93 94 95

	/* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
	bool mstandby_workaround:1;
96 97

	bool set_max_preload:1;
98 99 100

	/* PIXEL_INC is not added to the last pixel of a line */
	bool last_pixel_inc_missing:1;
101 102 103

	/* POL_FREQ has ALIGN bit */
	bool supports_sync_align:1;
T
Tomi Valkeinen 已提交
104 105

	bool has_writeback:1;
106 107

	bool supports_double_pixel:1;
108 109 110 111 112 113 114

	/*
	 * Field order for VENC is different than HDMI. We should handle this in
	 * some intelligent manner, but as the SoCs have either HDMI or VENC,
	 * never both, we can just use this flag for now.
	 */
	bool reverse_ilace_field_order:1;
115 116

	bool has_gamma_table:1;
117 118

	bool has_gamma_i734_bug:1;
119 120
};

121
#define DISPC_MAX_NR_FIFOS 5
122
#define DISPC_MAX_CHANNEL_GAMMA 4
123

T
Tomi Valkeinen 已提交
124
static struct {
125
	struct platform_device *pdev;
T
Tomi Valkeinen 已提交
126
	void __iomem    *base;
127

128
	int irq;
129 130
	irq_handler_t user_handler;
	void *user_data;
T
Tomi Valkeinen 已提交
131

132
	unsigned long core_clk_rate;
133
	unsigned long tv_pclk_rate;
134

135 136 137
	u32 fifo_size[DISPC_MAX_NR_FIFOS];
	/* maps which plane is using a fifo. fifo-id -> plane-id */
	int fifo_assignment[DISPC_MAX_NR_FIFOS];
T
Tomi Valkeinen 已提交
138

139
	bool		ctx_valid;
T
Tomi Valkeinen 已提交
140
	u32		ctx[DISPC_SZ_REGS / sizeof(u32)];
141

142 143
	u32 *gamma_table[DISPC_MAX_CHANNEL_GAMMA];

144
	const struct dispc_features *feat;
145 146

	bool is_enabled;
147 148 149

	struct regmap *syscon_pol;
	u32 syscon_pol_offset;
150 151 152

	/* DISPC_CONTROL & DISPC_CONFIG lock*/
	spinlock_t control_lock;
T
Tomi Valkeinen 已提交
153 154
} dispc;

155 156 157 158 159 160 161 162 163 164 165 166
enum omap_color_component {
	/* used for all color formats for OMAP3 and earlier
	 * and for RGB and Y color component on OMAP4
	 */
	DISPC_COLOR_COMPONENT_RGB_Y		= 1 << 0,
	/* used for UV component for
	 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
	 * color formats on OMAP4
	 */
	DISPC_COLOR_COMPONENT_UV		= 1 << 1,
};

167 168 169 170 171 172 173 174 175 176 177 178 179 180
enum mgr_reg_fields {
	DISPC_MGR_FLD_ENABLE,
	DISPC_MGR_FLD_STNTFT,
	DISPC_MGR_FLD_GO,
	DISPC_MGR_FLD_TFTDATALINES,
	DISPC_MGR_FLD_STALLMODE,
	DISPC_MGR_FLD_TCKENABLE,
	DISPC_MGR_FLD_TCKSELECTION,
	DISPC_MGR_FLD_CPR,
	DISPC_MGR_FLD_FIFOHANDCHECK,
	/* used to maintain a count of the above fields */
	DISPC_MGR_FLD_NUM,
};

181 182 183 184 185 186
struct dispc_reg_field {
	u16 reg;
	u8 high;
	u8 low;
};

187 188 189 190 191 192 193
struct dispc_gamma_desc {
	u32 len;
	u32 bits;
	u16 reg;
	bool has_index;
};

194 195 196 197 198
static const struct {
	const char *name;
	u32 vsync_irq;
	u32 framedone_irq;
	u32 sync_lost_irq;
199
	struct dispc_gamma_desc gamma;
200
	struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
201 202 203 204 205 206
} mgr_desc[] = {
	[OMAP_DSS_CHANNEL_LCD] = {
		.name		= "LCD",
		.vsync_irq	= DISPC_IRQ_VSYNC,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST,
207 208 209 210 211 212
		.gamma		= {
			.len	= 256,
			.bits	= 8,
			.reg	= DISPC_GAMMA_TABLE0,
			.has_index = true,
		},
213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_DIGIT] = {
		.name		= "DIGIT",
		.vsync_irq	= DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
228
		.framedone_irq	= DISPC_IRQ_FRAMEDONETV,
229
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST_DIGIT,
230 231 232 233 234 235
		.gamma		= {
			.len	= 1024,
			.bits	= 10,
			.reg	= DISPC_GAMMA_TABLE2,
			.has_index = false,
		},
236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  1,  1 },
			[DISPC_MGR_FLD_STNTFT]		= { },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  6,  6 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { },
			[DISPC_MGR_FLD_STALLMODE]	= { },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  12, 12 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  13, 13 },
			[DISPC_MGR_FLD_CPR]		= { },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_LCD2] = {
		.name		= "LCD2",
		.vsync_irq	= DISPC_IRQ_VSYNC2,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE2,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST2,
253 254 255 256 257 258
		.gamma		= {
			.len	= 256,
			.bits	= 8,
			.reg	= DISPC_GAMMA_TABLE1,
			.has_index = true,
		},
259 260 261 262 263 264 265 266 267 268 269 270
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL2,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL2,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL2,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL2,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL2, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG2,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG2,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG2,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG2,  16, 16 },
		},
	},
271 272 273 274 275
	[OMAP_DSS_CHANNEL_LCD3] = {
		.name		= "LCD3",
		.vsync_irq	= DISPC_IRQ_VSYNC3,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE3,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST3,
276 277 278 279 280 281
		.gamma		= {
			.len	= 256,
			.bits	= 8,
			.reg	= DISPC_GAMMA_TABLE3,
			.has_index = true,
		},
282 283 284 285 286 287 288 289 290 291 292 293
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL3,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL3,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL3,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL3,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL3, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG3,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG3,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG3,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG3,  16, 16 },
		},
	},
294 295
};

296 297 298 299 300
struct color_conv_coef {
	int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
	int full_range;
};

301 302 303 304 305
static unsigned long dispc_fclk_rate(void);
static unsigned long dispc_core_clk_rate(void);
static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);

306 307
static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
T
Tomi Valkeinen 已提交
308

309
static inline void dispc_write_reg(const u16 idx, u32 val)
T
Tomi Valkeinen 已提交
310
{
311
	__raw_writel(val, dispc.base + idx);
T
Tomi Valkeinen 已提交
312 313
}

314
static inline u32 dispc_read_reg(const u16 idx)
T
Tomi Valkeinen 已提交
315
{
316
	return __raw_readl(dispc.base + idx);
T
Tomi Valkeinen 已提交
317 318
}

319 320
static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
{
321
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
322 323 324 325 326
	return REG_GET(rfld.reg, rfld.high, rfld.low);
}

static void mgr_fld_write(enum omap_channel channel,
					enum mgr_reg_fields regfld, int val) {
327
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
328 329 330 331 332 333
	const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
	unsigned long flags;

	if (need_lock)
		spin_lock_irqsave(&dispc.control_lock, flags);

334
	REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
335 336 337

	if (need_lock)
		spin_unlock_irqrestore(&dispc.control_lock, flags);
338 339
}

T
Tomi Valkeinen 已提交
340
#define SR(reg) \
341
	dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
T
Tomi Valkeinen 已提交
342
#define RR(reg) \
343
	dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
T
Tomi Valkeinen 已提交
344

345
static void dispc_save_context(void)
T
Tomi Valkeinen 已提交
346
{
347
	int i, j;
T
Tomi Valkeinen 已提交
348

349 350
	DSSDBG("dispc_save_context\n");

T
Tomi Valkeinen 已提交
351 352 353 354
	SR(IRQENABLE);
	SR(CONTROL);
	SR(CONFIG);
	SR(LINE_NUMBER);
355 356
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
357
		SR(GLOBAL_ALPHA);
358 359 360 361
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		SR(CONTROL2);
		SR(CONFIG2);
	}
362 363 364 365
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		SR(CONTROL3);
		SR(CONFIG3);
	}
T
Tomi Valkeinen 已提交
366

367 368 369 370 371 372 373 374 375 376 377 378 379 380 381
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		SR(DEFAULT_COLOR(i));
		SR(TRANS_COLOR(i));
		SR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		SR(TIMING_H(i));
		SR(TIMING_V(i));
		SR(POL_FREQ(i));
		SR(DIVISORo(i));

		SR(DATA_CYCLE1(i));
		SR(DATA_CYCLE2(i));
		SR(DATA_CYCLE3(i));

382
		if (dss_has_feature(FEAT_CPR)) {
383 384 385
			SR(CPR_COEF_R(i));
			SR(CPR_COEF_G(i));
			SR(CPR_COEF_B(i));
386
		}
387
	}
T
Tomi Valkeinen 已提交
388

389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		SR(OVL_BA0(i));
		SR(OVL_BA1(i));
		SR(OVL_POSITION(i));
		SR(OVL_SIZE(i));
		SR(OVL_ATTRIBUTES(i));
		SR(OVL_FIFO_THRESHOLD(i));
		SR(OVL_ROW_INC(i));
		SR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			SR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			SR(OVL_WINDOW_SKIP(i));
			SR(OVL_TABLE_BA(i));
			continue;
		}
		SR(OVL_FIR(i));
		SR(OVL_PICTURE_SIZE(i));
		SR(OVL_ACCU0(i));
		SR(OVL_ACCU1(i));
409

410 411
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_H(i, j));
412

413 414
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_HV(i, j));
415

416 417
		for (j = 0; j < 5; j++)
			SR(OVL_CONV_COEF(i, j));
418

419 420 421 422
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V(i, j));
		}
423

424 425 426 427 428 429
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			SR(OVL_BA0_UV(i));
			SR(OVL_BA1_UV(i));
			SR(OVL_FIR2(i));
			SR(OVL_ACCU2_0(i));
			SR(OVL_ACCU2_1(i));
430

431 432
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_H2(i, j));
433

434 435
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_HV2(i, j));
436

437 438 439 440 441
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			SR(OVL_ATTRIBUTES2(i));
442
	}
443 444 445

	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		SR(DIVISOR);
446 447 448

	dispc.ctx_valid = true;

449
	DSSDBG("context saved\n");
T
Tomi Valkeinen 已提交
450 451
}

452
static void dispc_restore_context(void)
T
Tomi Valkeinen 已提交
453
{
454
	int i, j;
455 456 457

	DSSDBG("dispc_restore_context\n");

458 459 460
	if (!dispc.ctx_valid)
		return;

461
	/*RR(IRQENABLE);*/
T
Tomi Valkeinen 已提交
462 463 464
	/*RR(CONTROL);*/
	RR(CONFIG);
	RR(LINE_NUMBER);
465 466
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
467
		RR(GLOBAL_ALPHA);
468
	if (dss_has_feature(FEAT_MGR_LCD2))
469
		RR(CONFIG2);
470 471
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONFIG3);
T
Tomi Valkeinen 已提交
472

473 474 475 476 477 478 479 480 481 482 483 484 485 486
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		RR(DEFAULT_COLOR(i));
		RR(TRANS_COLOR(i));
		RR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		RR(TIMING_H(i));
		RR(TIMING_V(i));
		RR(POL_FREQ(i));
		RR(DIVISORo(i));

		RR(DATA_CYCLE1(i));
		RR(DATA_CYCLE2(i));
		RR(DATA_CYCLE3(i));
487

488
		if (dss_has_feature(FEAT_CPR)) {
489 490 491
			RR(CPR_COEF_R(i));
			RR(CPR_COEF_G(i));
			RR(CPR_COEF_B(i));
492
		}
493
	}
T
Tomi Valkeinen 已提交
494

495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		RR(OVL_BA0(i));
		RR(OVL_BA1(i));
		RR(OVL_POSITION(i));
		RR(OVL_SIZE(i));
		RR(OVL_ATTRIBUTES(i));
		RR(OVL_FIFO_THRESHOLD(i));
		RR(OVL_ROW_INC(i));
		RR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			RR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			RR(OVL_WINDOW_SKIP(i));
			RR(OVL_TABLE_BA(i));
			continue;
		}
		RR(OVL_FIR(i));
		RR(OVL_PICTURE_SIZE(i));
		RR(OVL_ACCU0(i));
		RR(OVL_ACCU1(i));
515

516 517
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_H(i, j));
518

519 520
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_HV(i, j));
521

522 523
		for (j = 0; j < 5; j++)
			RR(OVL_CONV_COEF(i, j));
524

525 526 527 528
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V(i, j));
		}
529

530 531 532 533 534 535
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			RR(OVL_BA0_UV(i));
			RR(OVL_BA1_UV(i));
			RR(OVL_FIR2(i));
			RR(OVL_ACCU2_0(i));
			RR(OVL_ACCU2_1(i));
536

537 538
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_H2(i, j));
539

540 541
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_HV2(i, j));
542

543 544 545 546 547
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			RR(OVL_ATTRIBUTES2(i));
548
	}
T
Tomi Valkeinen 已提交
549

550 551 552
	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		RR(DIVISOR);

T
Tomi Valkeinen 已提交
553 554
	/* enable last, because LCD & DIGIT enable are here */
	RR(CONTROL);
555 556
	if (dss_has_feature(FEAT_MGR_LCD2))
		RR(CONTROL2);
557 558
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONTROL3);
559
	/* clear spurious SYNC_LOST_DIGIT interrupts */
560
	dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
561 562 563 564 565 566

	/*
	 * enable last so IRQs won't trigger before
	 * the context is fully restored
	 */
	RR(IRQENABLE);
567 568

	DSSDBG("context restored\n");
T
Tomi Valkeinen 已提交
569 570 571 572 573
}

#undef SR
#undef RR

574 575 576 577 578 579 580 581 582 583
int dispc_runtime_get(void)
{
	int r;

	DSSDBG("dispc_runtime_get\n");

	r = pm_runtime_get_sync(&dispc.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}
T
Tomi Valkeinen 已提交
584
EXPORT_SYMBOL(dispc_runtime_get);
585 586 587 588 589 590 591

void dispc_runtime_put(void)
{
	int r;

	DSSDBG("dispc_runtime_put\n");

592
	r = pm_runtime_put_sync(&dispc.pdev->dev);
593
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
594
}
T
Tomi Valkeinen 已提交
595
EXPORT_SYMBOL(dispc_runtime_put);
T
Tomi Valkeinen 已提交
596

597 598
u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
{
599
	return mgr_desc[channel].vsync_irq;
600
}
T
Tomi Valkeinen 已提交
601
EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
602

603 604
u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
{
605 606 607
	if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
		return 0;

608
	return mgr_desc[channel].framedone_irq;
609
}
T
Tomi Valkeinen 已提交
610
EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
611

612 613 614 615
u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
{
	return mgr_desc[channel].sync_lost_irq;
}
T
Tomi Valkeinen 已提交
616
EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
617

618 619 620 621 622
u32 dispc_wb_get_framedone_irq(void)
{
	return DISPC_IRQ_FRAMEDONEWB;
}

623 624 625 626 627 628 629 630 631 632 633 634 635
void dispc_mgr_enable(enum omap_channel channel, bool enable)
{
	mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
	/* flush posted write */
	mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
}
EXPORT_SYMBOL(dispc_mgr_enable);

static bool dispc_mgr_is_enabled(enum omap_channel channel)
{
	return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
}

636
bool dispc_mgr_go_busy(enum omap_channel channel)
T
Tomi Valkeinen 已提交
637
{
638
	return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
T
Tomi Valkeinen 已提交
639
}
T
Tomi Valkeinen 已提交
640
EXPORT_SYMBOL(dispc_mgr_go_busy);
T
Tomi Valkeinen 已提交
641

642
void dispc_mgr_go(enum omap_channel channel)
T
Tomi Valkeinen 已提交
643
{
644
	WARN_ON(!dispc_mgr_is_enabled(channel));
645
	WARN_ON(dispc_mgr_go_busy(channel));
T
Tomi Valkeinen 已提交
646

647
	DSSDBG("GO %s\n", mgr_desc[channel].name);
T
Tomi Valkeinen 已提交
648

649
	mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
T
Tomi Valkeinen 已提交
650
}
T
Tomi Valkeinen 已提交
651
EXPORT_SYMBOL(dispc_mgr_go);
T
Tomi Valkeinen 已提交
652

653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676
bool dispc_wb_go_busy(void)
{
	return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
}

void dispc_wb_go(void)
{
	enum omap_plane plane = OMAP_DSS_WB;
	bool enable, go;

	enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;

	if (!enable)
		return;

	go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
	if (go) {
		DSSERR("GO bit not down for WB\n");
		return;
	}

	REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
}

677
static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
678
{
679
	dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
T
Tomi Valkeinen 已提交
680 681
}

682
static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
683
{
684
	dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
T
Tomi Valkeinen 已提交
685 686
}

687
static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
688
{
689
	dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
T
Tomi Valkeinen 已提交
690 691
}

692
static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
693 694 695 696 697 698
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
}

699 700
static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
		u32 value)
701 702 703 704 705 706
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
}

707
static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
708 709 710 711 712 713
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
}

714 715 716
static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
				int fir_vinc, int five_taps,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
717
{
718
	const struct dispc_coef *h_coef, *v_coef;
T
Tomi Valkeinen 已提交
719 720
	int i;

721 722
	h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
	v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
T
Tomi Valkeinen 已提交
723 724 725 726

	for (i = 0; i < 8; i++) {
		u32 h, hv;

727 728 729 730 731 732 733 734
		h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
			| FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
		hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
			| FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
T
Tomi Valkeinen 已提交
735

736
		if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
737 738
			dispc_ovl_write_firh_reg(plane, i, h);
			dispc_ovl_write_firhv_reg(plane, i, hv);
739
		} else {
740 741
			dispc_ovl_write_firh2_reg(plane, i, h);
			dispc_ovl_write_firhv2_reg(plane, i, hv);
742 743
		}

T
Tomi Valkeinen 已提交
744 745
	}

746 747 748
	if (five_taps) {
		for (i = 0; i < 8; i++) {
			u32 v;
749 750
			v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
				| FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
751
			if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
752
				dispc_ovl_write_firv_reg(plane, i, v);
753
			else
754
				dispc_ovl_write_firv2_reg(plane, i, v);
755
		}
T
Tomi Valkeinen 已提交
756 757 758 759
	}
}


760 761 762
static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
		const struct color_conv_coef *ct)
{
T
Tomi Valkeinen 已提交
763 764
#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))

765 766 767 768 769
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy,  ct->rcb));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
T
Tomi Valkeinen 已提交
770

771
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
T
Tomi Valkeinen 已提交
772 773 774 775

#undef CVAL
}

776 777 778 779 780
static void dispc_setup_color_conv_coef(void)
{
	int i;
	int num_ovl = dss_feat_get_num_ovls();
	const struct color_conv_coef ctbl_bt601_5_ovl = {
781
		/* YUV -> RGB */
782 783 784
		298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
	};
	const struct color_conv_coef ctbl_bt601_5_wb = {
785 786
		/* RGB -> YUV */
		66, 129, 25, 112, -94, -18, -38, -74, 112, 0,
787 788 789 790 791
	};

	for (i = 1; i < num_ovl; i++)
		dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);

T
Tomi Valkeinen 已提交
792 793
	if (dispc.feat->has_writeback)
		dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
794
}
T
Tomi Valkeinen 已提交
795

796
static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
797
{
798
	dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
T
Tomi Valkeinen 已提交
799 800
}

801
static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
802
{
803
	dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
T
Tomi Valkeinen 已提交
804 805
}

806
static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
807 808 809 810
{
	dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
}

811
static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
812 813 814 815
{
	dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
}

816 817
static void dispc_ovl_set_pos(enum omap_plane plane,
		enum omap_overlay_caps caps, int x, int y)
T
Tomi Valkeinen 已提交
818
{
819 820 821 822 823 824
	u32 val;

	if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
		return;

	val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
825 826

	dispc_write_reg(DISPC_OVL_POSITION(plane), val);
T
Tomi Valkeinen 已提交
827 828
}

829 830
static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
		int height)
T
Tomi Valkeinen 已提交
831 832
{
	u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
833

834
	if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
835 836 837
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
T
Tomi Valkeinen 已提交
838 839
}

840 841
static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
		int height)
T
Tomi Valkeinen 已提交
842 843 844 845 846 847
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
848

849 850 851 852
	if (plane == OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
T
Tomi Valkeinen 已提交
853 854
}

855 856
static void dispc_ovl_set_zorder(enum omap_plane plane,
		enum omap_overlay_caps caps, u8 zorder)
857
{
858
	if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874
		return;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
}

static void dispc_ovl_enable_zorder_planes(void)
{
	int i;

	if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
		return;

	for (i = 0; i < dss_feat_get_num_ovls(); i++)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
}

875 876
static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
		enum omap_overlay_caps caps, bool enable)
877
{
878
	if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
879 880
		return;

881
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
882 883
}

884 885
static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
		enum omap_overlay_caps caps, u8 global_alpha)
T
Tomi Valkeinen 已提交
886
{
887
	static const unsigned shifts[] = { 0, 8, 16, 24, };
888 889
	int shift;

890
	if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
891
		return;
892

893 894
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
T
Tomi Valkeinen 已提交
895 896
}

897
static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
898
{
899
	dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
T
Tomi Valkeinen 已提交
900 901
}

902
static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
903
{
904
	dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
T
Tomi Valkeinen 已提交
905 906
}

907
static void dispc_ovl_set_color_mode(enum omap_plane plane,
T
Tomi Valkeinen 已提交
908 909 910
		enum omap_color_mode color_mode)
{
	u32 m = 0;
911 912 913 914
	if (plane != OMAP_DSS_GFX) {
		switch (color_mode) {
		case OMAP_DSS_COLOR_NV12:
			m = 0x0; break;
915
		case OMAP_DSS_COLOR_RGBX16:
916 917 918
			m = 0x1; break;
		case OMAP_DSS_COLOR_RGBA16:
			m = 0x2; break;
919
		case OMAP_DSS_COLOR_RGB12U:
920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
		case OMAP_DSS_COLOR_YUV2:
			m = 0xa; break;
		case OMAP_DSS_COLOR_UYVY:
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
944
			BUG(); return;
945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
		}
	} else {
		switch (color_mode) {
		case OMAP_DSS_COLOR_CLUT1:
			m = 0x0; break;
		case OMAP_DSS_COLOR_CLUT2:
			m = 0x1; break;
		case OMAP_DSS_COLOR_CLUT4:
			m = 0x2; break;
		case OMAP_DSS_COLOR_CLUT8:
			m = 0x3; break;
		case OMAP_DSS_COLOR_RGB12U:
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
968
		case OMAP_DSS_COLOR_RGBX16:
969
			m = 0xa; break;
970
		case OMAP_DSS_COLOR_RGBA16:
971 972 973 974 975 976 977 978 979 980
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
981
			BUG(); return;
982
		}
T
Tomi Valkeinen 已提交
983 984
	}

985
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
T
Tomi Valkeinen 已提交
986 987
}

988 989 990 991 992 993 994 995 996 997 998 999
static void dispc_ovl_configure_burst_type(enum omap_plane plane,
		enum omap_dss_rotation_type rotation_type)
{
	if (dss_has_feature(FEAT_BURST_2D) == 0)
		return;

	if (rotation_type == OMAP_DSS_ROT_TILER)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
	else
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
}

1000
void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
T
Tomi Valkeinen 已提交
1001 1002 1003
{
	int shift;
	u32 val;
1004
	int chan = 0, chan2 = 0;
T
Tomi Valkeinen 已提交
1005 1006 1007 1008 1009 1010 1011

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
1012
	case OMAP_DSS_VIDEO3:
T
Tomi Valkeinen 已提交
1013 1014 1015 1016 1017 1018 1019
		shift = 16;
		break;
	default:
		BUG();
		return;
	}

1020
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		switch (channel) {
		case OMAP_DSS_CHANNEL_LCD:
			chan = 0;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_DIGIT:
			chan = 1;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_LCD2:
			chan = 0;
			chan2 = 1;
			break;
1035 1036 1037 1038 1039 1040 1041 1042 1043
		case OMAP_DSS_CHANNEL_LCD3:
			if (dss_has_feature(FEAT_MGR_LCD3)) {
				chan = 0;
				chan2 = 2;
			} else {
				BUG();
				return;
			}
			break;
1044 1045 1046 1047
		case OMAP_DSS_CHANNEL_WB:
			chan = 0;
			chan2 = 3;
			break;
1048 1049
		default:
			BUG();
1050
			return;
1051 1052 1053 1054 1055 1056 1057
		}

		val = FLD_MOD(val, chan, shift, shift);
		val = FLD_MOD(val, chan2, 31, 30);
	} else {
		val = FLD_MOD(val, channel, shift, shift);
	}
1058
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1059
}
T
Tomi Valkeinen 已提交
1060
EXPORT_SYMBOL(dispc_ovl_set_channel_out);
T
Tomi Valkeinen 已提交
1061

1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
{
	int shift;
	u32 val;

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
	case OMAP_DSS_VIDEO3:
		shift = 16;
		break;
	default:
		BUG();
1078
		return 0;
1079 1080 1081 1082
	}

	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));

1083 1084
	if (FLD_GET(val, shift, shift) == 1)
		return OMAP_DSS_CHANNEL_DIGIT;
1085

1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
	if (!dss_has_feature(FEAT_MGR_LCD2))
		return OMAP_DSS_CHANNEL_LCD;

	switch (FLD_GET(val, 31, 30)) {
	case 0:
	default:
		return OMAP_DSS_CHANNEL_LCD;
	case 1:
		return OMAP_DSS_CHANNEL_LCD2;
	case 2:
		return OMAP_DSS_CHANNEL_LCD3;
1097 1098
	case 3:
		return OMAP_DSS_CHANNEL_WB;
1099
	}
1100 1101
}

1102 1103 1104 1105 1106 1107 1108
void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
{
	enum omap_plane plane = OMAP_DSS_WB;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
}

1109
static void dispc_ovl_set_burst_size(enum omap_plane plane,
T
Tomi Valkeinen 已提交
1110 1111
		enum omap_burst_size burst_size)
{
1112
	static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
T
Tomi Valkeinen 已提交
1113 1114
	int shift;

1115
	shift = shifts[plane];
1116
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
T
Tomi Valkeinen 已提交
1117 1118
}

1119 1120 1121 1122 1123 1124
static void dispc_configure_burst_sizes(void)
{
	int i;
	const int burst_size = BURST_SIZE_X8;

	/* Configure burst size always to maximum size */
1125
	for (i = 0; i < dss_feat_get_num_ovls(); ++i)
1126
		dispc_ovl_set_burst_size(i, burst_size);
1127 1128
	if (dispc.feat->has_writeback)
		dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
1129 1130
}

1131
static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
1132 1133 1134 1135 1136 1137
{
	unsigned unit = dss_feat_get_burst_size_unit();
	/* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
	return unit * 8;
}

1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
enum omap_color_mode dispc_ovl_get_color_modes(enum omap_plane plane)
{
	return dss_feat_get_supported_color_modes(plane);
}
EXPORT_SYMBOL(dispc_ovl_get_color_modes);

int dispc_get_num_ovls(void)
{
	return dss_feat_get_num_ovls();
}
EXPORT_SYMBOL(dispc_get_num_ovls);

1150
static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
1151
{
1152
	if (channel == OMAP_DSS_CHANNEL_DIGIT)
1153 1154
		return;

1155
	mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
1156 1157
}

1158
static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
1159
		const struct omap_dss_cpr_coefs *coefs)
1160 1161 1162
{
	u32 coef_r, coef_g, coef_b;

1163
	if (!dss_mgr_is_lcd(channel))
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
		return;

	coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
		FLD_VAL(coefs->rb, 9, 0);
	coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
		FLD_VAL(coefs->gb, 9, 0);
	coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
		FLD_VAL(coefs->bb, 9, 0);

	dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
	dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
	dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
}

1178
static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
1179 1180 1181 1182 1183
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

1184
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1185
	val = FLD_MOD(val, enable, 9, 9);
1186
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1187 1188
}

1189 1190
static void dispc_ovl_enable_replication(enum omap_plane plane,
		enum omap_overlay_caps caps, bool enable)
T
Tomi Valkeinen 已提交
1191
{
1192
	static const unsigned shifts[] = { 5, 10, 10, 10 };
1193
	int shift;
T
Tomi Valkeinen 已提交
1194

1195 1196 1197
	if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
		return;

1198 1199
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
T
Tomi Valkeinen 已提交
1200 1201
}

1202
static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
1203
		u16 height)
T
Tomi Valkeinen 已提交
1204 1205 1206
{
	u32 val;

1207 1208 1209
	val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
		FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);

1210
	dispc_write_reg(DISPC_SIZE_MGR(channel), val);
T
Tomi Valkeinen 已提交
1211 1212
}

1213
static void dispc_init_fifos(void)
T
Tomi Valkeinen 已提交
1214 1215
{
	u32 size;
1216
	int fifo;
1217
	u8 start, end;
1218
	u32 unit;
1219
	int i;
1220 1221

	unit = dss_feat_get_buffer_size_unit();
T
Tomi Valkeinen 已提交
1222

1223
	dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
T
Tomi Valkeinen 已提交
1224

1225 1226
	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
1227
		size *= unit;
1228 1229 1230 1231 1232 1233 1234
		dispc.fifo_size[fifo] = size;

		/*
		 * By default fifos are mapped directly to overlays, fifo 0 to
		 * ovl 0, fifo 1 to ovl 1, etc.
		 */
		dispc.fifo_assignment[fifo] = fifo;
T
Tomi Valkeinen 已提交
1235
	}
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258

	/*
	 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
	 * causes problems with certain use cases, like using the tiler in 2D
	 * mode. The below hack swaps the fifos of GFX and WB planes, thus
	 * giving GFX plane a larger fifo. WB but should work fine with a
	 * smaller fifo.
	 */
	if (dispc.feat->gfx_fifo_workaround) {
		u32 v;

		v = dispc_read_reg(DISPC_GLOBAL_BUFFER);

		v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
		v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
		v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
		v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */

		dispc_write_reg(DISPC_GLOBAL_BUFFER, v);

		dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
		dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
	}
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272

	/*
	 * Setup default fifo thresholds.
	 */
	for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
		u32 low, high;
		const bool use_fifomerge = false;
		const bool manual_update = false;

		dispc_ovl_compute_fifo_thresholds(i, &low, &high,
			use_fifomerge, manual_update);

		dispc_ovl_set_fifo_threshold(i, low, high);
	}
1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283

	if (dispc.feat->has_writeback) {
		u32 low, high;
		const bool use_fifomerge = false;
		const bool manual_update = false;

		dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high,
			use_fifomerge, manual_update);

		dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high);
	}
T
Tomi Valkeinen 已提交
1284 1285
}

1286
static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
T
Tomi Valkeinen 已提交
1287
{
1288 1289 1290 1291 1292 1293 1294 1295 1296
	int fifo;
	u32 size = 0;

	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		if (dispc.fifo_assignment[fifo] == plane)
			size += dispc.fifo_size[fifo];
	}

	return size;
T
Tomi Valkeinen 已提交
1297 1298
}

1299
void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
T
Tomi Valkeinen 已提交
1300
{
1301
	u8 hi_start, hi_end, lo_start, lo_end;
1302 1303 1304 1305 1306 1307 1308 1309 1310
	u32 unit;

	unit = dss_feat_get_buffer_size_unit();

	WARN_ON(low % unit != 0);
	WARN_ON(high % unit != 0);

	low /= unit;
	high /= unit;
1311

1312 1313 1314
	dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
	dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);

1315
	DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
T
Tomi Valkeinen 已提交
1316
			plane,
1317
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1318
				lo_start, lo_end) * unit,
1319
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1320 1321
				hi_start, hi_end) * unit,
			low * unit, high * unit);
T
Tomi Valkeinen 已提交
1322

1323
	dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
1324 1325
			FLD_VAL(high, hi_start, hi_end) |
			FLD_VAL(low, lo_start, lo_end));
1326 1327 1328 1329 1330 1331 1332 1333 1334

	/*
	 * configure the preload to the pipeline's high threhold, if HT it's too
	 * large for the preload field, set the threshold to the maximum value
	 * that can be held by the preload register
	 */
	if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
			plane != OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
T
Tomi Valkeinen 已提交
1335 1336 1337 1338
}

void dispc_enable_fifomerge(bool enable)
{
1339 1340 1341 1342 1343
	if (!dss_has_feature(FEAT_FIFO_MERGE)) {
		WARN_ON(enable);
		return;
	}

T
Tomi Valkeinen 已提交
1344 1345 1346 1347
	DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
	REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
}

1348
void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
1349 1350
		u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
		bool manual_update)
1351 1352 1353 1354 1355 1356 1357
{
	/*
	 * All sizes are in bytes. Both the buffer and burst are made of
	 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
	 */

	unsigned buf_unit = dss_feat_get_buffer_size_unit();
1358 1359
	unsigned ovl_fifo_size, total_fifo_size, burst_size;
	int i;
1360 1361

	burst_size = dispc_ovl_get_burst_size(plane);
1362
	ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
1363

1364 1365
	if (use_fifomerge) {
		total_fifo_size = 0;
1366
		for (i = 0; i < dss_feat_get_num_ovls(); ++i)
1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377
			total_fifo_size += dispc_ovl_get_fifo_size(i);
	} else {
		total_fifo_size = ovl_fifo_size;
	}

	/*
	 * We use the same low threshold for both fifomerge and non-fifomerge
	 * cases, but for fifomerge we calculate the high threshold using the
	 * combined fifo size
	 */

1378
	if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
1379 1380
		*fifo_low = ovl_fifo_size - burst_size * 2;
		*fifo_high = total_fifo_size - burst_size;
1381 1382 1383 1384 1385 1386 1387 1388
	} else if (plane == OMAP_DSS_WB) {
		/*
		 * Most optimal configuration for writeback is to push out data
		 * to the interconnect the moment writeback pushes enough pixels
		 * in the FIFO to form a burst
		 */
		*fifo_low = 0;
		*fifo_high = burst_size;
1389 1390 1391 1392
	} else {
		*fifo_low = ovl_fifo_size - burst_size;
		*fifo_high = total_fifo_size - buf_unit;
	}
1393 1394
}

T
Tomi Valkeinen 已提交
1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
static void dispc_ovl_set_mflag(enum omap_plane plane, bool enable)
{
	int bit;

	if (plane == OMAP_DSS_GFX)
		bit = 14;
	else
		bit = 23;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
}

static void dispc_ovl_set_mflag_threshold(enum omap_plane plane,
	int low, int high)
{
	dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
		FLD_VAL(high, 31, 16) |	FLD_VAL(low, 15, 0));
}

static void dispc_init_mflag(void)
{
	int i;

1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
	/*
	 * HACK: NV12 color format and MFLAG seem to have problems working
	 * together: using two displays, and having an NV12 overlay on one of
	 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
	 * Changing MFLAG thresholds and PRELOAD to certain values seem to
	 * remove the errors, but there doesn't seem to be a clear logic on
	 * which values work and which not.
	 *
	 * As a work-around, set force MFLAG to always on.
	 */
T
Tomi Valkeinen 已提交
1428
	dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
1429
		(1 << 0) |	/* MFLAG_CTRL = force always on */
T
Tomi Valkeinen 已提交
1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
		(0 << 2));	/* MFLAG_START = disable */

	for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
		u32 size = dispc_ovl_get_fifo_size(i);
		u32 unit = dss_feat_get_buffer_size_unit();
		u32 low, high;

		dispc_ovl_set_mflag(i, true);

		/*
		 * Simulation team suggests below thesholds:
		 * HT = fifosize * 5 / 8;
		 * LT = fifosize * 4 / 8;
		 */

		low = size * 4 / 8 / unit;
		high = size * 5 / 8 / unit;

		dispc_ovl_set_mflag_threshold(i, low, high);
	}
1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468

	if (dispc.feat->has_writeback) {
		u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB);
		u32 unit = dss_feat_get_buffer_size_unit();
		u32 low, high;

		dispc_ovl_set_mflag(OMAP_DSS_WB, true);

		/*
		 * Simulation team suggests below thesholds:
		 * HT = fifosize * 5 / 8;
		 * LT = fifosize * 4 / 8;
		 */

		low = size * 4 / 8 / unit;
		high = size * 5 / 8 / unit;

		dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high);
	}
T
Tomi Valkeinen 已提交
1469 1470
}

1471
static void dispc_ovl_set_fir(enum omap_plane plane,
1472 1473
				int hinc, int vinc,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1474 1475 1476
{
	u32 val;

1477 1478
	if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
		u8 hinc_start, hinc_end, vinc_start, vinc_end;
1479

1480 1481 1482 1483 1484 1485
		dss_feat_get_reg_field(FEAT_REG_FIRHINC,
					&hinc_start, &hinc_end);
		dss_feat_get_reg_field(FEAT_REG_FIRVINC,
					&vinc_start, &vinc_end);
		val = FLD_VAL(vinc, vinc_start, vinc_end) |
				FLD_VAL(hinc, hinc_start, hinc_end);
1486

1487 1488 1489 1490 1491
		dispc_write_reg(DISPC_OVL_FIR(plane), val);
	} else {
		val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
		dispc_write_reg(DISPC_OVL_FIR2(plane), val);
	}
T
Tomi Valkeinen 已提交
1492 1493
}

1494
static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1495 1496
{
	u32 val;
1497
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1498

1499 1500 1501 1502 1503 1504
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1505
	dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
T
Tomi Valkeinen 已提交
1506 1507
}

1508
static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1509 1510
{
	u32 val;
1511
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1512

1513 1514 1515 1516 1517 1518
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1519
	dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
T
Tomi Valkeinen 已提交
1520 1521
}

1522 1523
static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
		int vaccu)
1524 1525 1526 1527 1528 1529 1530
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
}

1531 1532
static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
		int vaccu)
1533 1534 1535 1536 1537 1538
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
}
T
Tomi Valkeinen 已提交
1539

1540
static void dispc_ovl_set_scale_param(enum omap_plane plane,
T
Tomi Valkeinen 已提交
1541 1542
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
1543 1544
		bool five_taps, u8 rotation,
		enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1545
{
1546
	int fir_hinc, fir_vinc;
T
Tomi Valkeinen 已提交
1547

1548 1549
	fir_hinc = 1024 * orig_width / out_width;
	fir_vinc = 1024 * orig_height / out_height;
T
Tomi Valkeinen 已提交
1550

1551 1552
	dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
				color_comp);
1553
	dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
1554 1555
}

1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
static void dispc_ovl_set_accu_uv(enum omap_plane plane,
		u16 orig_width,	u16 orig_height, u16 out_width, u16 out_height,
		bool ilace, enum omap_color_mode color_mode, u8 rotation)
{
	int h_accu2_0, h_accu2_1;
	int v_accu2_0, v_accu2_1;
	int chroma_hinc, chroma_vinc;
	int idx;

	struct accu {
		s8 h0_m, h0_n;
		s8 h1_m, h1_n;
		s8 v0_m, v0_n;
		s8 v1_m, v1_n;
	};

	const struct accu *accu_table;
	const struct accu *accu_val;

	static const struct accu accu_nv12[4] = {
		{  0, 1,  0, 1 , -1, 2, 0, 1 },
		{  1, 2, -3, 4 ,  0, 1, 0, 1 },
		{ -1, 1,  0, 1 , -1, 2, 0, 1 },
		{ -1, 2, -1, 2 , -1, 1, 0, 1 },
	};

	static const struct accu accu_nv12_ilace[4] = {
		{  0, 1,  0, 1 , -3, 4, -1, 4 },
		{ -1, 4, -3, 4 ,  0, 1,  0, 1 },
		{ -1, 1,  0, 1 , -1, 4, -3, 4 },
		{ -3, 4, -3, 4 , -1, 1,  0, 1 },
	};

	static const struct accu accu_yuv[4] = {
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{ -1, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1, -1, 1, 0, 1 },
	};

	switch (rotation) {
	case OMAP_DSS_ROT_0:
		idx = 0;
		break;
	case OMAP_DSS_ROT_90:
		idx = 1;
		break;
	case OMAP_DSS_ROT_180:
		idx = 2;
		break;
	case OMAP_DSS_ROT_270:
		idx = 3;
		break;
	default:
		BUG();
1611
		return;
1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
	}

	switch (color_mode) {
	case OMAP_DSS_COLOR_NV12:
		if (ilace)
			accu_table = accu_nv12_ilace;
		else
			accu_table = accu_nv12;
		break;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		accu_table = accu_yuv;
		break;
	default:
		BUG();
1627
		return;
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
	}

	accu_val = &accu_table[idx];

	chroma_hinc = 1024 * orig_width / out_width;
	chroma_vinc = 1024 * orig_height / out_height;

	h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
	h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
	v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
	v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;

	dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
	dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
}

1644
static void dispc_ovl_set_scaling_common(enum omap_plane plane,
1645 1646 1647 1648 1649 1650 1651 1652 1653
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int accu0 = 0;
	int accu1 = 0;
	u32 l;
T
Tomi Valkeinen 已提交
1654

1655
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1656 1657
				out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_RGB_Y);
1658
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1659

1660 1661
	/* RESIZEENABLE and VERTICALTAPS */
	l &= ~((0x3 << 5) | (0x1 << 21));
1662 1663
	l |= (orig_width != out_width) ? (1 << 5) : 0;
	l |= (orig_height != out_height) ? (1 << 6) : 0;
1664
	l |= five_taps ? (1 << 21) : 0;
T
Tomi Valkeinen 已提交
1665

1666 1667 1668
	/* VRESIZECONF and HRESIZECONF */
	if (dss_has_feature(FEAT_RESIZECONF)) {
		l &= ~(0x3 << 7);
1669 1670
		l |= (orig_width <= out_width) ? 0 : (1 << 7);
		l |= (orig_height <= out_height) ? 0 : (1 << 8);
1671
	}
T
Tomi Valkeinen 已提交
1672

1673 1674 1675 1676 1677
	/* LINEBUFFERSPLIT */
	if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
		l &= ~(0x1 << 22);
		l |= five_taps ? (1 << 22) : 0;
	}
T
Tomi Valkeinen 已提交
1678

1679
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
T
Tomi Valkeinen 已提交
1680 1681 1682 1683 1684 1685 1686

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	if (ilace && !fieldmode) {
		accu1 = 0;
1687
		accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
T
Tomi Valkeinen 已提交
1688 1689 1690 1691 1692 1693
		if (accu0 >= 1024/2) {
			accu1 = 1024/2;
			accu0 -= accu1;
		}
	}

1694 1695
	dispc_ovl_set_vid_accu0(plane, 0, accu0);
	dispc_ovl_set_vid_accu1(plane, 0, accu1);
T
Tomi Valkeinen 已提交
1696 1697
}

1698
static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
1699 1700 1701 1702 1703 1704 1705 1706
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int scale_x = out_width != orig_width;
	int scale_y = out_height != orig_height;
1707
	bool chroma_upscale = plane != OMAP_DSS_WB;
1708 1709 1710 1711 1712 1713 1714

	if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
		return;
	if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
			color_mode != OMAP_DSS_COLOR_UYVY &&
			color_mode != OMAP_DSS_COLOR_NV12)) {
		/* reset chroma resampling for RGB formats  */
1715 1716
		if (plane != OMAP_DSS_WB)
			REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1717 1718
		return;
	}
1719 1720 1721 1722

	dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
			out_height, ilace, color_mode, rotation);

1723 1724
	switch (color_mode) {
	case OMAP_DSS_COLOR_NV12:
1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
		if (chroma_upscale) {
			/* UV is subsampled by 2 horizontally and vertically */
			orig_height >>= 1;
			orig_width >>= 1;
		} else {
			/* UV is downsampled by 2 horizontally and vertically */
			orig_height <<= 1;
			orig_width <<= 1;
		}

1735 1736 1737
		break;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
1738
		/* For YUV422 with 90/270 rotation, we don't upsample chroma */
1739
		if (rotation == OMAP_DSS_ROT_0 ||
1740 1741 1742 1743 1744 1745 1746 1747 1748
				rotation == OMAP_DSS_ROT_180) {
			if (chroma_upscale)
				/* UV is subsampled by 2 horizontally */
				orig_width >>= 1;
			else
				/* UV is downsampled by 2 horizontally */
				orig_width <<= 1;
		}

1749 1750 1751
		/* must use FIR for YUV422 if rotated */
		if (rotation != OMAP_DSS_ROT_0)
			scale_x = scale_y = true;
1752

1753 1754 1755
		break;
	default:
		BUG();
1756
		return;
1757 1758 1759 1760 1761 1762 1763
	}

	if (out_width != orig_width)
		scale_x = true;
	if (out_height != orig_height)
		scale_y = true;

1764
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1765 1766 1767
			out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_UV);

1768 1769 1770 1771
	if (plane != OMAP_DSS_WB)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
			(scale_x || scale_y) ? 1 : 0, 8, 8);

1772 1773 1774 1775 1776 1777
	/* set H scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
	/* set V scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
}

1778
static void dispc_ovl_set_scaling(enum omap_plane plane,
1779 1780 1781 1782 1783 1784 1785 1786
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	BUG_ON(plane == OMAP_DSS_GFX);

1787
	dispc_ovl_set_scaling_common(plane,
1788 1789 1790 1791 1792 1793
			orig_width, orig_height,
			out_width, out_height,
			ilace, five_taps,
			fieldmode, color_mode,
			rotation);

1794
	dispc_ovl_set_scaling_uv(plane,
1795 1796 1797 1798 1799 1800 1801
		orig_width, orig_height,
		out_width, out_height,
		ilace, five_taps,
		fieldmode, color_mode,
		rotation);
}

1802
static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
1803
		enum omap_dss_rotation_type rotation_type,
T
Tomi Valkeinen 已提交
1804 1805
		bool mirroring, enum omap_color_mode color_mode)
{
1806 1807 1808
	bool row_repeat = false;
	int vidrot = 0;

T
Tomi Valkeinen 已提交
1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY) {

		if (mirroring) {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		} else {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		}

		if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
1845
			row_repeat = true;
T
Tomi Valkeinen 已提交
1846
		else
1847
			row_repeat = false;
T
Tomi Valkeinen 已提交
1848
	}
1849

1850 1851 1852 1853 1854 1855 1856 1857 1858
	/*
	 * OMAP4/5 Errata i631:
	 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
	 * rows beyond the framebuffer, which may cause OCP error.
	 */
	if (color_mode == OMAP_DSS_COLOR_NV12 &&
			rotation_type != OMAP_DSS_ROT_TILER)
		vidrot = 1;

1859
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
1860
	if (dss_has_feature(FEAT_ROWREPEATENABLE))
1861 1862
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
			row_repeat ? 1 : 0, 18, 18);
1863 1864 1865 1866 1867 1868 1869 1870 1871

	if (color_mode == OMAP_DSS_COLOR_NV12) {
		bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
					(rotation == OMAP_DSS_ROT_0 ||
					rotation == OMAP_DSS_ROT_180);
		/* DOUBLESTRIDE */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
	}

T
Tomi Valkeinen 已提交
1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883
}

static int color_mode_to_bpp(enum omap_color_mode color_mode)
{
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
		return 1;
	case OMAP_DSS_COLOR_CLUT2:
		return 2;
	case OMAP_DSS_COLOR_CLUT4:
		return 4;
	case OMAP_DSS_COLOR_CLUT8:
1884
	case OMAP_DSS_COLOR_NV12:
T
Tomi Valkeinen 已提交
1885 1886 1887 1888 1889 1890
		return 8;
	case OMAP_DSS_COLOR_RGB12U:
	case OMAP_DSS_COLOR_RGB16:
	case OMAP_DSS_COLOR_ARGB16:
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
1891 1892 1893 1894
	case OMAP_DSS_COLOR_RGBA16:
	case OMAP_DSS_COLOR_RGBX16:
	case OMAP_DSS_COLOR_ARGB16_1555:
	case OMAP_DSS_COLOR_XRGB16_1555:
T
Tomi Valkeinen 已提交
1895 1896 1897 1898 1899 1900 1901 1902 1903 1904
		return 16;
	case OMAP_DSS_COLOR_RGB24P:
		return 24;
	case OMAP_DSS_COLOR_RGB24U:
	case OMAP_DSS_COLOR_ARGB32:
	case OMAP_DSS_COLOR_RGBA32:
	case OMAP_DSS_COLOR_RGBX32:
		return 32;
	default:
		BUG();
1905
		return 0;
T
Tomi Valkeinen 已提交
1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918
	}
}

static s32 pixinc(int pixels, u8 ps)
{
	if (pixels == 1)
		return 1;
	else if (pixels > 1)
		return 1 + (pixels - 1) * ps;
	else if (pixels < 0)
		return 1 - (-pixels + 1) * ps;
	else
		BUG();
1919
		return 0;
T
Tomi Valkeinen 已提交
1920 1921 1922 1923 1924 1925 1926 1927
}

static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
1928
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
T
Tomi Valkeinen 已提交
1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973
{
	u8 ps;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		ps = 4;
		break;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
	case OMAP_DSS_ROT_180:
		/*
		 * If the pixel format is YUV or UYVY divide the width
		 * of the image by 2 for 0 and 180 degree rotation.
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90:
	case OMAP_DSS_ROT_270:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;

1974 1975 1976 1977
		*row_inc = pixinc(1 +
			(y_predecim * screen_width - x_predecim * width) +
			(fieldmode ? screen_width : 0), ps);
		*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994
		break;

	case OMAP_DSS_ROT_0 + 4:
	case OMAP_DSS_ROT_180 + 4:
		/* If the pixel format is YUV or UYVY divide the width
		 * of the image by 2  for 0 degree and 180 degree
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90 + 4:
	case OMAP_DSS_ROT_270 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;
1995 1996 1997 1998
		*row_inc = pixinc(1 -
			(y_predecim * screen_width + x_predecim * width) -
			(fieldmode ? screen_width : 0), ps);
		*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1999 2000 2001 2002
		break;

	default:
		BUG();
2003
		return;
T
Tomi Valkeinen 已提交
2004 2005 2006 2007 2008 2009 2010 2011 2012
	}
}

static void calc_dma_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
2013
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
T
Tomi Valkeinen 已提交
2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054
{
	u8 ps;
	u16 fbw, fbh;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/* width & height are overlay sizes, convert to fb sizes */

	if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
		fbw = width;
		fbh = height;
	} else {
		fbw = height;
		fbh = width;
	}

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
2055 2056 2057 2058 2059 2060 2061 2062
		*row_inc = pixinc(1 +
			(y_predecim * screen_width - fbw * x_predecim) +
			(fieldmode ? screen_width : 0),	ps);
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
2063 2064 2065 2066 2067 2068 2069
		break;
	case OMAP_DSS_ROT_90:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
2070 2071 2072
		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
				y_predecim + (fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(-x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
2073 2074 2075 2076 2077 2078 2079 2080
		break;
	case OMAP_DSS_ROT_180:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
		*row_inc = pixinc(-1 -
2081 2082 2083 2084 2085 2086 2087
			(y_predecim * screen_width - fbw * x_predecim) -
			(fieldmode ? screen_width : 0),	ps);
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(-x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(-x_predecim, ps);
T
Tomi Valkeinen 已提交
2088 2089 2090 2091 2092 2093 2094
		break;
	case OMAP_DSS_ROT_270:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
2095 2096 2097
		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
				y_predecim - (fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
2098 2099 2100 2101 2102 2103 2104 2105 2106
		break;

	/* mirroring */
	case OMAP_DSS_ROT_0 + 4:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
2107
		*row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
T
Tomi Valkeinen 已提交
2108 2109
				(fieldmode ? screen_width : 0),
				ps);
2110 2111 2112 2113 2114
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(-x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(-x_predecim, ps);
T
Tomi Valkeinen 已提交
2115 2116 2117 2118 2119 2120 2121 2122
		break;

	case OMAP_DSS_ROT_90 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
2123 2124
		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
				y_predecim + (fieldmode ? 1 : 0),
T
Tomi Valkeinen 已提交
2125
				ps);
2126
		*pix_inc = pixinc(x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
2127 2128 2129 2130 2131 2132 2133 2134
		break;

	case OMAP_DSS_ROT_180 + 4:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
2135
		*row_inc = pixinc(1 - y_predecim * screen_width * 2 -
T
Tomi Valkeinen 已提交
2136 2137
				(fieldmode ? screen_width : 0),
				ps);
2138 2139 2140 2141 2142
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
2143 2144 2145 2146 2147 2148 2149 2150
		break;

	case OMAP_DSS_ROT_270 + 4:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
2151 2152
		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
				y_predecim - (fieldmode ? 1 : 0),
T
Tomi Valkeinen 已提交
2153
				ps);
2154
		*pix_inc = pixinc(-x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
2155 2156 2157 2158
		break;

	default:
		BUG();
2159
		return;
T
Tomi Valkeinen 已提交
2160 2161 2162
	}
}

2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201
static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset, unsigned *offset0, unsigned *offset1,
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
{
	u8 ps;

	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("scrw %d, width %d\n", screen_width, width);

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	*offset1 = 0;
	if (field_offset)
		*offset0 = *offset1 + field_offset * screen_width * ps;
	else
		*offset0 = *offset1;
	*row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
			(fieldmode ? screen_width : 0), ps);
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
		color_mode == OMAP_DSS_COLOR_UYVY)
		*pix_inc = pixinc(x_predecim, 2 * ps);
	else
		*pix_inc = pixinc(x_predecim, ps);
}

2202 2203 2204 2205
/*
 * This function is used to avoid synclosts in OMAP3, because of some
 * undocumented horizontal position and timing related limitations.
 */
2206
static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
2207
		const struct videomode *vm, u16 pos_x,
2208 2209
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool five_taps)
2210
{
2211
	const int ds = DIV_ROUND_UP(height, out_height);
2212
	unsigned long nonactive;
2213 2214 2215 2216
	static const u8 limits[3] = { 8, 10, 20 };
	u64 val, blank;
	int i;

2217 2218
	nonactive = vm->hactive + vm->hfront_porch + vm->hsync_len +
		    vm->hback_porch - out_width;
2219 2220 2221 2222 2223 2224

	i = 0;
	if (out_height < height)
		i++;
	if (out_width < width)
		i++;
2225
	blank = div_u64((u64)(vm->hback_porch + vm->hsync_len + vm->hfront_porch) *
2226
			lclk, pclk);
2227 2228 2229 2230
	DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
	if (blank <= limits[i])
		return -EINVAL;

2231 2232 2233 2234
	/* FIXME add checks for 3-tap filter once the limitations are known */
	if (!five_taps)
		return 0;

2235 2236 2237 2238 2239 2240 2241
	/*
	 * Pixel data should be prepared before visible display point starts.
	 * So, atleast DS-2 lines must have already been fetched by DISPC
	 * during nonactive - pos_x period.
	 */
	val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
	DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
2242 2243
		val, max(0, ds - 2) * width);
	if (val < max(0, ds - 2) * width)
2244 2245 2246 2247 2248 2249 2250 2251 2252
		return -EINVAL;

	/*
	 * All lines need to be refilled during the nonactive period of which
	 * only one line can be loaded during the active period. So, atleast
	 * DS - 1 lines should be loaded during nonactive period.
	 */
	val =  div_u64((u64)nonactive * lclk, pclk);
	DSSDBG("nonactive * pcd  = %llu, max(0, DS - 1) * width = %d\n",
2253 2254
		val, max(0, ds - 1) * width);
	if (val < max(0, ds - 1) * width)
2255 2256 2257 2258 2259
		return -EINVAL;

	return 0;
}

2260
static unsigned long calc_core_clk_five_taps(unsigned long pclk,
2261
		const struct videomode *vm, u16 width,
2262
		u16 height, u16 out_width, u16 out_height,
2263
		enum omap_color_mode color_mode)
T
Tomi Valkeinen 已提交
2264
{
2265
	u32 core_clk = 0;
2266
	u64 tmp;
T
Tomi Valkeinen 已提交
2267

2268 2269 2270
	if (height <= out_height && width <= out_width)
		return (unsigned long) pclk;

T
Tomi Valkeinen 已提交
2271
	if (height > out_height) {
2272
		unsigned int ppl = vm->hactive;
T
Tomi Valkeinen 已提交
2273

2274
		tmp = (u64)pclk * height * out_width;
T
Tomi Valkeinen 已提交
2275
		do_div(tmp, 2 * out_height * ppl);
2276
		core_clk = tmp;
T
Tomi Valkeinen 已提交
2277

2278 2279 2280 2281
		if (height > 2 * out_height) {
			if (ppl == out_width)
				return 0;

2282
			tmp = (u64)pclk * (height - 2 * out_height) * out_width;
T
Tomi Valkeinen 已提交
2283
			do_div(tmp, 2 * out_height * (ppl - out_width));
2284
			core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2285 2286 2287 2288
		}
	}

	if (width > out_width) {
2289
		tmp = (u64)pclk * width;
T
Tomi Valkeinen 已提交
2290
		do_div(tmp, out_width);
2291
		core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2292 2293

		if (color_mode == OMAP_DSS_COLOR_RGB24U)
2294
			core_clk <<= 1;
T
Tomi Valkeinen 已提交
2295 2296
	}

2297
	return core_clk;
T
Tomi Valkeinen 已提交
2298 2299
}

2300
static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
2301
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2302 2303 2304 2305 2306 2307 2308
{
	if (height > out_height && width > out_width)
		return pclk * 4;
	else
		return pclk * 2;
}

2309
static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
2310
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
T
Tomi Valkeinen 已提交
2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331
{
	unsigned int hf, vf;

	/*
	 * FIXME how to determine the 'A' factor
	 * for the no downscaling case ?
	 */

	if (width > 3 * out_width)
		hf = 4;
	else if (width > 2 * out_width)
		hf = 3;
	else if (width > out_width)
		hf = 2;
	else
		hf = 1;
	if (height > out_height)
		vf = 2;
	else
		vf = 1;

2332 2333 2334
	return pclk * vf * hf;
}

2335
static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
2336
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2337
{
2338 2339 2340 2341 2342 2343 2344 2345 2346
	/*
	 * If the overlay/writeback is in mem to mem mode, there are no
	 * downscaling limitations with respect to pixel clock, return 1 as
	 * required core clock to represent that we have sufficient enough
	 * core clock to do maximum downscaling
	 */
	if (mem_to_mem)
		return 1;

2347 2348 2349 2350 2351 2352
	if (width > out_width)
		return DIV_ROUND_UP(pclk, out_width) * width;
	else
		return pclk;
}

2353
static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
2354
		const struct videomode *vm,
2355 2356 2357
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2358
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2359 2360 2361 2362 2363 2364
{
	int error;
	u16 in_width, in_height;
	int min_factor = min(*decim_x, *decim_y);
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2365

2366 2367 2368
	*five_taps = false;

	do {
2369 2370
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2371
		*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2372
				in_height, out_width, out_height, mem_to_mem);
2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
		error = (in_width > maxsinglelinewidth || !*core_clk ||
			*core_clk > dispc_core_clk_rate());
		if (error) {
			if (*decim_x == *decim_y) {
				*decim_x = min_factor;
				++*decim_y;
			} else {
				swap(*decim_x, *decim_y);
				if (*decim_x < *decim_y)
					++*decim_x;
			}
		}
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2387 2388 2389 2390 2391
	if (error) {
		DSSERR("failed to find scaling settings\n");
		return -EINVAL;
	}

2392 2393 2394 2395 2396 2397 2398
	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale max input width exceeded");
		return -EINVAL;
	}
	return 0;
}

2399
static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
2400
		const struct videomode *vm,
2401 2402 2403
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2404
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2405 2406 2407 2408 2409 2410 2411
{
	int error;
	u16 in_width, in_height;
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);

	do {
2412 2413
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2414
		*five_taps = in_height > out_height;
2415 2416 2417 2418 2419

		if (in_width > maxsinglelinewidth)
			if (in_height > out_height &&
						in_height < out_height * 2)
				*five_taps = false;
2420 2421
again:
		if (*five_taps)
2422
			*core_clk = calc_core_clk_five_taps(pclk, vm,
2423 2424 2425
						in_width, in_height, out_width,
						out_height, color_mode);
		else
2426
			*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2427 2428
					in_height, out_width, out_height,
					mem_to_mem);
2429

2430
		error = check_horiz_timing_omap3(pclk, lclk, vm,
2431 2432 2433 2434 2435 2436 2437
				pos_x, in_width, in_height, out_width,
				out_height, *five_taps);
		if (error && *five_taps) {
			*five_taps = false;
			goto again;
		}

2438 2439 2440
		error = (error || in_width > maxsinglelinewidth * 2 ||
			(in_width > maxsinglelinewidth && *five_taps) ||
			!*core_clk || *core_clk > dispc_core_clk_rate());
2441 2442 2443 2444 2445 2446 2447 2448 2449

		if (!error) {
			/* verify that we're inside the limits of scaler */
			if (in_width / 4 > out_width)
					error = 1;

			if (*five_taps) {
				if (in_height / 4 > out_height)
					error = 1;
2450
			} else {
2451 2452
				if (in_height / 2 > out_height)
					error = 1;
2453 2454
			}
		}
2455

2456 2457
		if (error)
			++*decim_y;
2458 2459
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2460 2461 2462 2463 2464
	if (error) {
		DSSERR("failed to find scaling settings\n");
		return -EINVAL;
	}

2465
	if (check_horiz_timing_omap3(pclk, lclk, vm, pos_x, in_width,
2466
				in_height, out_width, out_height, *five_taps)) {
2467 2468
			DSSERR("horizontal timing too tight\n");
			return -EINVAL;
2469
	}
2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483

	if (in_width > (maxsinglelinewidth * 2)) {
		DSSERR("Cannot setup scaling");
		DSSERR("width exceeds maximum width possible");
		return -EINVAL;
	}

	if (in_width > maxsinglelinewidth && *five_taps) {
		DSSERR("cannot setup scaling with five taps");
		return -EINVAL;
	}
	return 0;
}

2484
static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
2485
		const struct videomode *vm,
2486 2487 2488
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2489
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2490 2491 2492
{
	u16 in_width, in_width_max;
	int decim_x_min = *decim_x;
2493
	u16 in_height = height / *decim_y;
2494 2495
	const int maxsinglelinewidth =
				dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2496
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2497

2498 2499 2500
	if (mem_to_mem) {
		in_width_max = out_width * maxdownscale;
	} else {
2501 2502
		in_width_max = dispc_core_clk_rate() /
					DIV_ROUND_UP(pclk, out_width);
2503
	}
2504 2505 2506 2507 2508 2509 2510 2511

	*decim_x = DIV_ROUND_UP(width, in_width_max);

	*decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
	if (*decim_x > *x_predecim)
		return -EINVAL;

	do {
2512
		in_width = width / *decim_x;
2513 2514 2515 2516 2517 2518 2519 2520
	} while (*decim_x <= *x_predecim &&
			in_width > maxsinglelinewidth && ++*decim_x);

	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale width exceeds max line width");
		return -EINVAL;
	}

2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539
	if (*decim_x > 4 && color_mode != OMAP_DSS_COLOR_NV12) {
		/*
		 * Let's disable all scaling that requires horizontal
		 * decimation with higher factor than 4, until we have
		 * better estimates of what we can and can not
		 * do. However, NV12 color format appears to work Ok
		 * with all decimation factors.
		 *
		 * When decimating horizontally by more that 4 the dss
		 * is not able to fetch the data in burst mode. When
		 * this happens it is hard to tell if there enough
		 * bandwidth. Despite what theory says this appears to
		 * be true also for 16-bit color formats.
		 */
		DSSERR("Not enough bandwidth, too much downscaling (x-decimation factor %d > 4)", *decim_x);

		return -EINVAL;
	}

2540
	*core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
2541
				out_width, out_height, mem_to_mem);
2542
	return 0;
T
Tomi Valkeinen 已提交
2543 2544
}

2545 2546 2547
#define DIV_FRAC(dividend, divisor) \
	((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))

2548
static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
2549
		enum omap_overlay_caps caps,
2550
		const struct videomode *vm,
2551
		u16 width, u16 height, u16 out_width, u16 out_height,
2552
		enum omap_color_mode color_mode, bool *five_taps,
2553
		int *x_predecim, int *y_predecim, u16 pos_x,
2554
		enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
2555
{
2556
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2557
	const int max_decim_limit = 16;
2558
	unsigned long core_clk = 0;
2559
	int decim_x, decim_y, ret;
2560

2561 2562 2563
	if (width == out_width && height == out_height)
		return 0;

2564
	if (!mem_to_mem && (pclk == 0 || vm->pixelclock == 0)) {
2565 2566 2567 2568
		DSSERR("cannot calculate scaling settings: pclk is zero\n");
		return -EINVAL;
	}

2569
	if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
2570
		return -EINVAL;
2571

2572
	if (mem_to_mem) {
2573 2574 2575 2576 2577 2578 2579
		*x_predecim = *y_predecim = 1;
	} else {
		*x_predecim = max_decim_limit;
		*y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
				dss_has_feature(FEAT_BURST_2D)) ?
				2 : max_decim_limit;
	}
2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594

	if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
	    color_mode == OMAP_DSS_COLOR_CLUT2 ||
	    color_mode == OMAP_DSS_COLOR_CLUT4 ||
	    color_mode == OMAP_DSS_COLOR_CLUT8) {
		*x_predecim = 1;
		*y_predecim = 1;
		*five_taps = false;
		return 0;
	}

	decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
	decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);

	if (decim_x > *x_predecim || out_width > width * 8)
2595 2596
		return -EINVAL;

2597
	if (decim_y > *y_predecim || out_height > height * 8)
2598 2599
		return -EINVAL;

2600
	ret = dispc.feat->calc_scaling(pclk, lclk, vm, width, height,
2601
		out_width, out_height, color_mode, five_taps,
2602 2603
		x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
		mem_to_mem);
2604 2605
	if (ret)
		return ret;
2606

2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619
	DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
		width, height,
		out_width, out_height,
		out_width / width, DIV_FRAC(out_width, width),
		out_height / height, DIV_FRAC(out_height, height),

		decim_x, decim_y,
		width / decim_x, height / decim_y,
		out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
		out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),

		*five_taps ? 5 : 3,
		core_clk, dispc_core_clk_rate());
2620

2621
	if (!core_clk || core_clk > dispc_core_clk_rate()) {
2622
		DSSERR("failed to set up scaling, "
2623 2624 2625
			"required core clk rate = %lu Hz, "
			"current core clk rate = %lu Hz\n",
			core_clk, dispc_core_clk_rate());
2626 2627 2628
		return -EINVAL;
	}

2629 2630
	*x_predecim = decim_x;
	*y_predecim = decim_y;
2631 2632 2633
	return 0;
}

2634
static int dispc_ovl_setup_common(enum omap_plane plane,
2635 2636 2637 2638 2639
		enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
		u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
		u16 out_width, u16 out_height, enum omap_color_mode color_mode,
		u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
		u8 global_alpha, enum omap_dss_rotation_type rotation_type,
2640
		bool replication, const struct videomode *vm,
2641
		bool mem_to_mem)
T
Tomi Valkeinen 已提交
2642
{
2643
	bool five_taps = true;
2644
	bool fieldmode = false;
2645
	int r, cconv = 0;
T
Tomi Valkeinen 已提交
2646 2647 2648
	unsigned offset0, offset1;
	s32 row_inc;
	s32 pix_inc;
2649
	u16 frame_width, frame_height;
T
Tomi Valkeinen 已提交
2650
	unsigned int field_offset = 0;
2651 2652
	u16 in_height = height;
	u16 in_width = width;
2653
	int x_predecim = 1, y_predecim = 1;
2654
	bool ilace = !!(vm->flags & DISPLAY_FLAGS_INTERLACED);
2655 2656
	unsigned long pclk = dispc_plane_pclk_rate(plane);
	unsigned long lclk = dispc_plane_lclk_rate(plane);
2657

2658
	if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
T
Tomi Valkeinen 已提交
2659 2660
		return -EINVAL;

2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675
	switch (color_mode) {
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
	case OMAP_DSS_COLOR_NV12:
		if (in_width & 1) {
			DSSERR("input width %d is not even for YUV format\n",
				in_width);
			return -EINVAL;
		}
		break;

	default:
		break;
	}

2676 2677
	out_width = out_width == 0 ? width : out_width;
	out_height = out_height == 0 ? height : out_height;
2678

2679
	if (ilace && height == out_height)
2680
		fieldmode = true;
T
Tomi Valkeinen 已提交
2681 2682 2683

	if (ilace) {
		if (fieldmode)
2684
			in_height /= 2;
2685
		pos_y /= 2;
2686
		out_height /= 2;
T
Tomi Valkeinen 已提交
2687 2688

		DSSDBG("adjusting for ilace: height %d, pos_y %d, "
2689 2690
			"out_height %d\n", in_height, pos_y,
			out_height);
T
Tomi Valkeinen 已提交
2691 2692
	}

2693
	if (!dss_feat_color_mode_supported(plane, color_mode))
2694 2695
		return -EINVAL;

2696
	r = dispc_ovl_calc_scaling(pclk, lclk, caps, vm, in_width,
2697 2698
			in_height, out_width, out_height, color_mode,
			&five_taps, &x_predecim, &y_predecim, pos_x,
2699
			rotation_type, mem_to_mem);
2700 2701
	if (r)
		return r;
T
Tomi Valkeinen 已提交
2702

2703 2704
	in_width = in_width / x_predecim;
	in_height = in_height / y_predecim;
2705

2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726
	if (x_predecim > 1 || y_predecim > 1)
		DSSDBG("predecimation %d x %x, new input size %d x %d\n",
			x_predecim, y_predecim, in_width, in_height);

	switch (color_mode) {
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
	case OMAP_DSS_COLOR_NV12:
		if (in_width & 1) {
			DSSDBG("predecimated input width is not even for YUV format\n");
			DSSDBG("adjusting input width %d -> %d\n",
				in_width, in_width & ~1);

			in_width &= ~1;
		}
		break;

	default:
		break;
	}

2727 2728 2729
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY ||
			color_mode == OMAP_DSS_COLOR_NV12)
2730
		cconv = 1;
T
Tomi Valkeinen 已提交
2731 2732 2733 2734 2735 2736 2737 2738 2739

	if (ilace && !fieldmode) {
		/*
		 * when downscaling the bottom field may have to start several
		 * source lines below the top field. Unfortunately ACCUI
		 * registers will only hold the fractional part of the offset
		 * so the integer part must be added to the base address of the
		 * bottom field.
		 */
2740
		if (!in_height || in_height == out_height)
T
Tomi Valkeinen 已提交
2741 2742
			field_offset = 0;
		else
2743
			field_offset = in_height / out_height / 2;
T
Tomi Valkeinen 已提交
2744 2745 2746 2747 2748 2749
	}

	/* Fields are independent but interleaved in memory. */
	if (fieldmode)
		field_offset = 1;

2750 2751 2752 2753 2754
	offset0 = 0;
	offset1 = 0;
	row_inc = 0;
	pix_inc = 0;

2755 2756 2757 2758 2759 2760 2761 2762
	if (plane == OMAP_DSS_WB) {
		frame_width = out_width;
		frame_height = out_height;
	} else {
		frame_width = in_width;
		frame_height = height;
	}

2763
	if (rotation_type == OMAP_DSS_ROT_TILER)
2764
		calc_tiler_rotation_offset(screen_width, frame_width,
2765
				color_mode, fieldmode, field_offset,
2766 2767
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
2768
	else if (rotation_type == OMAP_DSS_ROT_DMA)
2769 2770
		calc_dma_rotation_offset(rotation, mirror, screen_width,
				frame_width, frame_height,
2771
				color_mode, fieldmode, field_offset,
2772 2773
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
T
Tomi Valkeinen 已提交
2774
	else
2775
		calc_vrfb_rotation_offset(rotation, mirror,
2776
				screen_width, frame_width, frame_height,
2777
				color_mode, fieldmode, field_offset,
2778 2779
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
T
Tomi Valkeinen 已提交
2780 2781 2782 2783

	DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
			offset0, offset1, row_inc, pix_inc);

2784
	dispc_ovl_set_color_mode(plane, color_mode);
T
Tomi Valkeinen 已提交
2785

2786
	dispc_ovl_configure_burst_type(plane, rotation_type);
2787

2788 2789 2790
	if (dispc.feat->reverse_ilace_field_order)
		swap(offset0, offset1);

2791 2792
	dispc_ovl_set_ba0(plane, paddr + offset0);
	dispc_ovl_set_ba1(plane, paddr + offset1);
T
Tomi Valkeinen 已提交
2793

2794 2795 2796
	if (OMAP_DSS_COLOR_NV12 == color_mode) {
		dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
		dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
2797 2798
	}

2799 2800 2801
	if (dispc.feat->last_pixel_inc_missing)
		row_inc += pix_inc - 1;

2802 2803
	dispc_ovl_set_row_inc(plane, row_inc);
	dispc_ovl_set_pix_inc(plane, pix_inc);
T
Tomi Valkeinen 已提交
2804

2805
	DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
2806
			in_height, out_width, out_height);
T
Tomi Valkeinen 已提交
2807

2808
	dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
T
Tomi Valkeinen 已提交
2809

2810
	dispc_ovl_set_input_size(plane, in_width, in_height);
T
Tomi Valkeinen 已提交
2811

2812
	if (caps & OMAP_DSS_OVL_CAP_SCALE) {
2813 2814
		dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
				   out_height, ilace, five_taps, fieldmode,
2815
				   color_mode, rotation);
2816
		dispc_ovl_set_output_size(plane, out_width, out_height);
2817
		dispc_ovl_set_vid_color_conv(plane, cconv);
T
Tomi Valkeinen 已提交
2818 2819
	}

2820 2821
	dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
			color_mode);
T
Tomi Valkeinen 已提交
2822

2823 2824 2825
	dispc_ovl_set_zorder(plane, caps, zorder);
	dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
	dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
T
Tomi Valkeinen 已提交
2826

2827
	dispc_ovl_enable_replication(plane, caps, replication);
2828

T
Tomi Valkeinen 已提交
2829 2830 2831
	return 0;
}

2832
int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
2833
		bool replication, const struct videomode *vm,
2834
		bool mem_to_mem)
2835 2836
{
	int r;
2837
	enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2838 2839 2840 2841
	enum omap_channel channel;

	channel = dispc_ovl_get_channel_out(plane);

2842 2843 2844
	DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
		" %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
		plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
2845 2846 2847
		oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
		oi->color_mode, oi->rotation, oi->mirror, channel, replication);

2848
	r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
2849 2850 2851
		oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
		oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
		oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
2852
		oi->rotation_type, replication, vm, mem_to_mem);
2853 2854 2855

	return r;
}
T
Tomi Valkeinen 已提交
2856
EXPORT_SYMBOL(dispc_ovl_setup);
2857

2858
int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
2859
		bool mem_to_mem, const struct videomode *vm)
2860 2861
{
	int r;
2862
	u32 l;
2863 2864 2865 2866
	enum omap_plane plane = OMAP_DSS_WB;
	const int pos_x = 0, pos_y = 0;
	const u8 zorder = 0, global_alpha = 0;
	const bool replication = false;
2867
	bool truncation;
2868 2869
	int in_width = vm->hactive;
	int in_height = vm->vactive;
2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881
	enum omap_overlay_caps caps =
		OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;

	DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
		"rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
		in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
		wi->mirror);

	r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
		wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
		wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
		wi->pre_mult_alpha, global_alpha, wi->rotation_type,
2882
		replication, vm, mem_to_mem);
2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903

	switch (wi->color_mode) {
	case OMAP_DSS_COLOR_RGB16:
	case OMAP_DSS_COLOR_RGB24P:
	case OMAP_DSS_COLOR_ARGB16:
	case OMAP_DSS_COLOR_RGBA16:
	case OMAP_DSS_COLOR_RGB12U:
	case OMAP_DSS_COLOR_ARGB16_1555:
	case OMAP_DSS_COLOR_XRGB16_1555:
	case OMAP_DSS_COLOR_RGBX16:
		truncation = true;
		break;
	default:
		truncation = false;
		break;
	}

	/* setup extra DISPC_WB_ATTRIBUTES */
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
	l = FLD_MOD(l, truncation, 10, 10);	/* TRUNCATIONENABLE */
	l = FLD_MOD(l, mem_to_mem, 19, 19);	/* WRITEBACKMODE */
2904 2905
	if (mem_to_mem)
		l = FLD_MOD(l, 1, 26, 24);	/* CAPTUREMODE */
2906 2907
	else
		l = FLD_MOD(l, 0, 26, 24);	/* CAPTUREMODE */
2908
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
2909

2910 2911 2912 2913 2914 2915
	if (mem_to_mem) {
		/* WBDELAYCOUNT */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0);
	} else {
		int wbdelay;

2916 2917
		wbdelay = min(vm->vfront_porch +
			      vm->vsync_len + vm->vback_porch, (u32)255);
2918 2919 2920 2921 2922

		/* WBDELAYCOUNT */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0);
	}

2923 2924 2925
	return r;
}

2926
int dispc_ovl_enable(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
2927
{
2928 2929
	DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);

2930
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2931 2932

	return 0;
T
Tomi Valkeinen 已提交
2933
}
T
Tomi Valkeinen 已提交
2934
EXPORT_SYMBOL(dispc_ovl_enable);
T
Tomi Valkeinen 已提交
2935

T
Tomi Valkeinen 已提交
2936 2937 2938 2939
bool dispc_ovl_enabled(enum omap_plane plane)
{
	return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
}
T
Tomi Valkeinen 已提交
2940
EXPORT_SYMBOL(dispc_ovl_enabled);
T
Tomi Valkeinen 已提交
2941

2942 2943 2944 2945 2946 2947
enum omap_dss_output_id dispc_mgr_get_supported_outputs(enum omap_channel channel)
{
	return dss_feat_get_supported_outputs(channel);
}
EXPORT_SYMBOL(dispc_mgr_get_supported_outputs);

2948 2949
void dispc_wb_enable(bool enable)
{
2950
	dispc_ovl_enable(OMAP_DSS_WB, enable);
2951 2952 2953 2954
}

bool dispc_wb_is_enabled(void)
{
2955
	return dispc_ovl_enabled(OMAP_DSS_WB);
2956 2957
}

2958
static void dispc_lcd_enable_signal_polarity(bool act_high)
T
Tomi Valkeinen 已提交
2959
{
2960 2961 2962
	if (!dss_has_feature(FEAT_LCDENABLEPOL))
		return;

T
Tomi Valkeinen 已提交
2963 2964 2965 2966 2967
	REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
}

void dispc_lcd_enable_signal(bool enable)
{
2968 2969 2970
	if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
		return;

T
Tomi Valkeinen 已提交
2971 2972 2973 2974 2975
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
}

void dispc_pck_free_enable(bool enable)
{
2976 2977 2978
	if (!dss_has_feature(FEAT_PCKFREEENABLE))
		return;

T
Tomi Valkeinen 已提交
2979 2980 2981
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
}

2982 2983 2984 2985 2986 2987
int dispc_get_num_mgrs(void)
{
	return dss_feat_get_num_mgrs();
}
EXPORT_SYMBOL(dispc_get_num_mgrs);

2988
static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2989
{
2990
	mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
T
Tomi Valkeinen 已提交
2991 2992 2993
}


2994
static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
T
Tomi Valkeinen 已提交
2995
{
2996
	mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
T
Tomi Valkeinen 已提交
2997 2998
}

2999
static void dispc_set_loadmode(enum omap_dss_load_mode mode)
T
Tomi Valkeinen 已提交
3000 3001 3002 3003 3004
{
	REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
}


3005
static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
T
Tomi Valkeinen 已提交
3006
{
3007
	dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
T
Tomi Valkeinen 已提交
3008 3009
}

3010
static void dispc_mgr_set_trans_key(enum omap_channel ch,
T
Tomi Valkeinen 已提交
3011 3012 3013
		enum omap_dss_trans_key_type type,
		u32 trans_key)
{
3014
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
T
Tomi Valkeinen 已提交
3015

3016
	dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
T
Tomi Valkeinen 已提交
3017 3018
}

3019
static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
T
Tomi Valkeinen 已提交
3020
{
3021
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
T
Tomi Valkeinen 已提交
3022
}
3023

3024 3025
static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
		bool enable)
T
Tomi Valkeinen 已提交
3026
{
3027
	if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
T
Tomi Valkeinen 已提交
3028 3029 3030 3031
		return;

	if (ch == OMAP_DSS_CHANNEL_LCD)
		REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
3032
	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
T
Tomi Valkeinen 已提交
3033 3034
		REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
}
3035

3036
void dispc_mgr_setup(enum omap_channel channel,
3037
		const struct omap_overlay_manager_info *info)
3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048
{
	dispc_mgr_set_default_color(channel, info->default_color);
	dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
	dispc_mgr_enable_trans_key(channel, info->trans_enabled);
	dispc_mgr_enable_alpha_fixed_zorder(channel,
			info->partial_alpha_enabled);
	if (dss_has_feature(FEAT_CPR)) {
		dispc_mgr_enable_cpr(channel, info->cpr_enable);
		dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
	}
}
T
Tomi Valkeinen 已提交
3049
EXPORT_SYMBOL(dispc_mgr_setup);
T
Tomi Valkeinen 已提交
3050

3051
static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
T
Tomi Valkeinen 已提交
3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072
{
	int code;

	switch (data_lines) {
	case 12:
		code = 0;
		break;
	case 16:
		code = 1;
		break;
	case 18:
		code = 2;
		break;
	case 24:
		code = 3;
		break;
	default:
		BUG();
		return;
	}

3073
	mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
T
Tomi Valkeinen 已提交
3074 3075
}

3076
static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
T
Tomi Valkeinen 已提交
3077 3078
{
	u32 l;
3079
	int gpout0, gpout1;
T
Tomi Valkeinen 已提交
3080 3081

	switch (mode) {
3082 3083 3084
	case DSS_IO_PAD_MODE_RESET:
		gpout0 = 0;
		gpout1 = 0;
T
Tomi Valkeinen 已提交
3085
		break;
3086 3087
	case DSS_IO_PAD_MODE_RFBI:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
3088 3089
		gpout1 = 0;
		break;
3090 3091
	case DSS_IO_PAD_MODE_BYPASS:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
3092 3093 3094 3095 3096 3097 3098
		gpout1 = 1;
		break;
	default:
		BUG();
		return;
	}

3099 3100 3101 3102 3103 3104
	l = dispc_read_reg(DISPC_CONTROL);
	l = FLD_MOD(l, gpout0, 15, 15);
	l = FLD_MOD(l, gpout1, 16, 16);
	dispc_write_reg(DISPC_CONTROL, l);
}

3105
static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
3106
{
3107
	mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
T
Tomi Valkeinen 已提交
3108 3109
}

3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125
void dispc_mgr_set_lcd_config(enum omap_channel channel,
		const struct dss_lcd_mgr_config *config)
{
	dispc_mgr_set_io_pad_mode(config->io_pad_mode);

	dispc_mgr_enable_stallmode(channel, config->stallmode);
	dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);

	dispc_mgr_set_clock_div(channel, &config->clock_info);

	dispc_mgr_set_tft_data_lines(channel, config->video_port_width);

	dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);

	dispc_mgr_set_lcd_type_tft(channel);
}
T
Tomi Valkeinen 已提交
3126
EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
3127

3128 3129
static bool _dispc_mgr_size_ok(u16 width, u16 height)
{
3130 3131
	return width <= dispc.feat->mgr_width_max &&
		height <= dispc.feat->mgr_height_max;
3132 3133
}

3134
static bool _dispc_lcd_timings_ok(int hsync_len, int hfp, int hbp,
T
Tomi Valkeinen 已提交
3135 3136
		int vsw, int vfp, int vbp)
{
3137
	if (hsync_len < 1 || hsync_len > dispc.feat->sw_max ||
3138 3139 3140 3141 3142 3143
			hfp < 1 || hfp > dispc.feat->hp_max ||
			hbp < 1 || hbp > dispc.feat->hp_max ||
			vsw < 1 || vsw > dispc.feat->sw_max ||
			vfp < 0 || vfp > dispc.feat->vp_max ||
			vbp < 0 || vbp > dispc.feat->vp_max)
		return false;
T
Tomi Valkeinen 已提交
3144 3145 3146
	return true;
}

3147 3148 3149 3150
static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
		unsigned long pclk)
{
	if (dss_mgr_is_lcd(channel))
3151
		return pclk <= dispc.feat->max_lcd_pclk;
3152
	else
3153
		return pclk <= dispc.feat->max_tv_pclk;
3154 3155
}

3156
bool dispc_mgr_timings_ok(enum omap_channel channel, const struct videomode *vm)
T
Tomi Valkeinen 已提交
3157
{
3158
	if (!_dispc_mgr_size_ok(vm->hactive, vm->vactive))
3159
		return false;
3160

3161
	if (!_dispc_mgr_pclk_ok(channel, vm->pixelclock))
3162
		return false;
3163 3164

	if (dss_mgr_is_lcd(channel)) {
3165
		/* TODO: OMAP4+ supports interlace for LCD outputs */
3166
		if (vm->flags & DISPLAY_FLAGS_INTERLACED)
3167
			return false;
3168

3169 3170 3171 3172
		if (!_dispc_lcd_timings_ok(vm->hsync_len,
				vm->hfront_porch, vm->hback_porch,
				vm->vsync_len, vm->vfront_porch,
				vm->vback_porch))
3173
			return false;
3174
	}
3175

3176
	return true;
T
Tomi Valkeinen 已提交
3177 3178
}

3179
static void _dispc_mgr_set_lcd_timings(enum omap_channel channel,
3180
				       const struct videomode *vm)
T
Tomi Valkeinen 已提交
3181
{
3182
	u32 timing_h, timing_v, l;
3183
	bool onoff, rf, ipc, vs, hs, de;
T
Tomi Valkeinen 已提交
3184

3185 3186 3187 3188 3189 3190
	timing_h = FLD_VAL(vm->hsync_len - 1, dispc.feat->sw_start, 0) |
		   FLD_VAL(vm->hfront_porch - 1, dispc.feat->fp_start, 8) |
		   FLD_VAL(vm->hback_porch - 1, dispc.feat->bp_start, 20);
	timing_v = FLD_VAL(vm->vsync_len - 1, dispc.feat->sw_start, 0) |
		   FLD_VAL(vm->vfront_porch, dispc.feat->fp_start, 8) |
		   FLD_VAL(vm->vback_porch, dispc.feat->bp_start, 20);
T
Tomi Valkeinen 已提交
3191

3192 3193
	dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
	dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
3194

3195
	if (vm->flags & DISPLAY_FLAGS_VSYNC_HIGH)
3196
		vs = false;
3197 3198
	else
		vs = true;
3199

3200
	if (vm->flags & DISPLAY_FLAGS_HSYNC_HIGH)
3201
		hs = false;
3202 3203
	else
		hs = true;
3204

3205
	if (vm->flags & DISPLAY_FLAGS_DE_HIGH)
3206
		de = false;
3207 3208
	else
		de = true;
3209

3210
	if (vm->flags & DISPLAY_FLAGS_PIXDATA_POSEDGE)
3211
		ipc = false;
3212
	else
3213 3214
		ipc = true;

3215 3216 3217
	/* always use the 'rf' setting */
	onoff = true;

3218
	if (vm->flags & DISPLAY_FLAGS_SYNC_POSEDGE)
3219
		rf = true;
3220 3221
	else
		rf = false;
3222

3223 3224
	l = FLD_VAL(onoff, 17, 17) |
		FLD_VAL(rf, 16, 16) |
3225
		FLD_VAL(de, 15, 15) |
3226
		FLD_VAL(ipc, 14, 14) |
3227 3228
		FLD_VAL(hs, 13, 13) |
		FLD_VAL(vs, 12, 12);
3229

3230 3231 3232 3233
	/* always set ALIGN bit when available */
	if (dispc.feat->supports_sync_align)
		l |= (1 << 18);

3234
	dispc_write_reg(DISPC_POL_FREQ(channel), l);
3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253

	if (dispc.syscon_pol) {
		const int shifts[] = {
			[OMAP_DSS_CHANNEL_LCD] = 0,
			[OMAP_DSS_CHANNEL_LCD2] = 1,
			[OMAP_DSS_CHANNEL_LCD3] = 2,
		};

		u32 mask, val;

		mask = (1 << 0) | (1 << 3) | (1 << 6);
		val = (rf << 0) | (ipc << 3) | (onoff << 6);

		mask <<= 16 + shifts[channel];
		val <<= 16 + shifts[channel];

		regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
			mask, val);
	}
T
Tomi Valkeinen 已提交
3254 3255 3256
}

/* change name to mode? */
3257
void dispc_mgr_set_timings(enum omap_channel channel,
3258
			   const struct videomode *vm)
T
Tomi Valkeinen 已提交
3259 3260 3261
{
	unsigned xtot, ytot;
	unsigned long ht, vt;
3262
	struct videomode t = *vm;
T
Tomi Valkeinen 已提交
3263

3264
	DSSDBG("channel %d xres %u yres %u\n", channel, t.hactive, t.vactive);
T
Tomi Valkeinen 已提交
3265

3266
	if (!dispc_mgr_timings_ok(channel, &t)) {
3267
		BUG();
3268 3269
		return;
	}
T
Tomi Valkeinen 已提交
3270

3271
	if (dss_mgr_is_lcd(channel)) {
3272
		_dispc_mgr_set_lcd_timings(channel, &t);
T
Tomi Valkeinen 已提交
3273

3274
		xtot = t.hactive + t.hfront_porch + t.hsync_len + t.hback_porch;
3275
		ytot = t.vactive + t.vfront_porch + t.vsync_len + t.vback_porch;
T
Tomi Valkeinen 已提交
3276

3277 3278
		ht = vm->pixelclock / xtot;
		vt = vm->pixelclock / xtot / ytot;
3279

3280
		DSSDBG("pck %lu\n", vm->pixelclock);
3281
		DSSDBG("hsync_len %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
3282
			t.hsync_len, t.hfront_porch, t.hback_porch,
3283
			t.vsync_len, t.vfront_porch, t.vback_porch);
3284
		DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3285 3286
			!!(t.flags & DISPLAY_FLAGS_VSYNC_HIGH),
			!!(t.flags & DISPLAY_FLAGS_HSYNC_HIGH),
3287 3288
			!!(t.flags & DISPLAY_FLAGS_PIXDATA_POSEDGE),
			!!(t.flags & DISPLAY_FLAGS_DE_HIGH),
3289
			!!(t.flags & DISPLAY_FLAGS_SYNC_POSEDGE));
T
Tomi Valkeinen 已提交
3290

3291
		DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
3292
	} else {
3293
		if (t.flags & DISPLAY_FLAGS_INTERLACED)
3294
			t.vactive /= 2;
3295 3296

		if (dispc.feat->supports_double_pixel)
3297 3298 3299
			REG_FLD_MOD(DISPC_CONTROL,
				    !!(t.flags & DISPLAY_FLAGS_DOUBLECLK),
				    19, 17);
3300
	}
3301

3302
	dispc_mgr_set_size(channel, t.hactive, t.vactive);
T
Tomi Valkeinen 已提交
3303
}
T
Tomi Valkeinen 已提交
3304
EXPORT_SYMBOL(dispc_mgr_set_timings);
T
Tomi Valkeinen 已提交
3305

3306
static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
3307
		u16 pck_div)
T
Tomi Valkeinen 已提交
3308 3309
{
	BUG_ON(lck_div < 1);
3310
	BUG_ON(pck_div < 1);
T
Tomi Valkeinen 已提交
3311

3312
	dispc_write_reg(DISPC_DIVISORo(channel),
T
Tomi Valkeinen 已提交
3313
			FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
3314

3315
	if (!dss_has_feature(FEAT_CORE_CLK_DIV) &&
3316 3317
			channel == OMAP_DSS_CHANNEL_LCD)
		dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
T
Tomi Valkeinen 已提交
3318 3319
}

3320
static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
3321
		int *pck_div)
T
Tomi Valkeinen 已提交
3322 3323
{
	u32 l;
3324
	l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3325 3326 3327 3328
	*lck_div = FLD_GET(l, 23, 16);
	*pck_div = FLD_GET(l, 7, 0);
}

3329
static unsigned long dispc_fclk_rate(void)
T
Tomi Valkeinen 已提交
3330
{
3331 3332
	unsigned long r;
	enum dss_clk_source src;
T
Tomi Valkeinen 已提交
3333

3334 3335 3336
	src = dss_get_dispc_clk_source();

	if (src == DSS_CLK_SRC_FCK) {
3337
		r = dss_get_dispc_clk_rate();
3338 3339 3340
	} else {
		struct dss_pll *pll;
		unsigned clkout_idx;
3341

3342 3343
		pll = dss_pll_find_by_src(src);
		clkout_idx = dss_pll_get_clkout_idx_for_src(src);
3344

3345
		r = pll->cinfo.clkout[clkout_idx];
3346 3347
	}

T
Tomi Valkeinen 已提交
3348 3349 3350
	return r;
}

3351
static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3352 3353 3354
{
	int lcd;
	unsigned long r;
3355
	enum dss_clk_source src;
T
Tomi Valkeinen 已提交
3356

3357 3358 3359
	/* for TV, LCLK rate is the FCLK rate */
	if (!dss_mgr_is_lcd(channel))
		return dispc_fclk_rate();
T
Tomi Valkeinen 已提交
3360

3361
	src = dss_get_lcd_clk_source(channel);
3362

3363 3364 3365 3366 3367
	if (src == DSS_CLK_SRC_FCK) {
		r = dss_get_dispc_clk_rate();
	} else {
		struct dss_pll *pll;
		unsigned clkout_idx;
3368

3369 3370
		pll = dss_pll_find_by_src(src);
		clkout_idx = dss_pll_get_clkout_idx_for_src(src);
T
Tomi Valkeinen 已提交
3371

3372
		r = pll->cinfo.clkout[clkout_idx];
3373
	}
3374 3375 3376 3377

	lcd = REG_GET(DISPC_DIVISORo(channel), 23, 16);

	return r / lcd;
T
Tomi Valkeinen 已提交
3378 3379
}

3380
static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3381 3382 3383
{
	unsigned long r;

3384
	if (dss_mgr_is_lcd(channel)) {
3385 3386
		int pcd;
		u32 l;
T
Tomi Valkeinen 已提交
3387

3388
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3389

3390
		pcd = FLD_GET(l, 7, 0);
T
Tomi Valkeinen 已提交
3391

3392 3393 3394 3395
		r = dispc_mgr_lclk_rate(channel);

		return r / pcd;
	} else {
3396
		return dispc.tv_pclk_rate;
3397
	}
T
Tomi Valkeinen 已提交
3398 3399
}

3400 3401 3402 3403 3404
void dispc_set_tv_pclk(unsigned long pclk)
{
	dispc.tv_pclk_rate = pclk;
}

3405
static unsigned long dispc_core_clk_rate(void)
3406
{
3407
	return dispc.core_clk_rate;
3408 3409
}

3410 3411
static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
{
3412 3413 3414 3415 3416 3417
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel = dispc_ovl_get_channel_out(plane);
3418 3419 3420 3421 3422 3423

	return dispc_mgr_pclk_rate(channel);
}

static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
{
3424 3425 3426 3427 3428 3429
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel	= dispc_ovl_get_channel_out(plane);
3430

3431
	return dispc_mgr_lclk_rate(channel);
3432
}
3433

3434
static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
T
Tomi Valkeinen 已提交
3435 3436
{
	int lcd, pcd;
3437
	enum dss_clk_source lcd_clk_src;
3438 3439 3440 3441 3442

	seq_printf(s, "- %s -\n", mgr_desc[channel].name);

	lcd_clk_src = dss_get_lcd_clk_source(channel);

3443
	seq_printf(s, "%s clk source = %s\n", mgr_desc[channel].name,
3444
		dss_get_clk_source_name(lcd_clk_src));
3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456

	dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);

	seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
		dispc_mgr_lclk_rate(channel), lcd);
	seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
		dispc_mgr_pclk_rate(channel), pcd);
}

void dispc_dump_clocks(struct seq_file *s)
{
	int lcd;
3457
	u32 l;
3458
	enum dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
T
Tomi Valkeinen 已提交
3459

3460 3461
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3462 3463 3464

	seq_printf(s, "- DISPC -\n");

3465
	seq_printf(s, "dispc fclk source = %s\n",
3466
			dss_get_clk_source_name(dispc_clk_src));
T
Tomi Valkeinen 已提交
3467 3468

	seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
3469

3470 3471 3472 3473 3474 3475 3476 3477
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		seq_printf(s, "- DISPC-CORE-CLK -\n");
		l = dispc_read_reg(DISPC_DIVISOR);
		lcd = FLD_GET(l, 23, 16);

		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
				(dispc_fclk_rate()/lcd), lcd);
	}
3478

3479
	dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
3480

3481 3482 3483 3484
	if (dss_has_feature(FEAT_MGR_LCD2))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
	if (dss_has_feature(FEAT_MGR_LCD3))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
3485 3486

	dispc_runtime_put();
T
Tomi Valkeinen 已提交
3487 3488
}

3489
static void dispc_dump_regs(struct seq_file *s)
T
Tomi Valkeinen 已提交
3490
{
3491 3492 3493 3494 3495
	int i, j;
	const char *mgr_names[] = {
		[OMAP_DSS_CHANNEL_LCD]		= "LCD",
		[OMAP_DSS_CHANNEL_DIGIT]	= "TV",
		[OMAP_DSS_CHANNEL_LCD2]		= "LCD2",
3496
		[OMAP_DSS_CHANNEL_LCD3]		= "LCD3",
3497 3498 3499 3500 3501
	};
	const char *ovl_names[] = {
		[OMAP_DSS_GFX]		= "GFX",
		[OMAP_DSS_VIDEO1]	= "VID1",
		[OMAP_DSS_VIDEO2]	= "VID2",
3502
		[OMAP_DSS_VIDEO3]	= "VID3",
T
Tomi Valkeinen 已提交
3503
		[OMAP_DSS_WB]		= "WB",
3504 3505 3506
	};
	const char **p_names;

3507
#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
T
Tomi Valkeinen 已提交
3508

3509 3510
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3511

3512
	/* DISPC common registers */
T
Tomi Valkeinen 已提交
3513 3514 3515 3516 3517 3518 3519 3520 3521 3522
	DUMPREG(DISPC_REVISION);
	DUMPREG(DISPC_SYSCONFIG);
	DUMPREG(DISPC_SYSSTATUS);
	DUMPREG(DISPC_IRQSTATUS);
	DUMPREG(DISPC_IRQENABLE);
	DUMPREG(DISPC_CONTROL);
	DUMPREG(DISPC_CONFIG);
	DUMPREG(DISPC_CAPABLE);
	DUMPREG(DISPC_LINE_STATUS);
	DUMPREG(DISPC_LINE_NUMBER);
3523 3524
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
3525
		DUMPREG(DISPC_GLOBAL_ALPHA);
3526 3527 3528
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		DUMPREG(DISPC_CONTROL2);
		DUMPREG(DISPC_CONFIG2);
3529
	}
3530 3531 3532 3533
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		DUMPREG(DISPC_CONTROL3);
		DUMPREG(DISPC_CONFIG3);
	}
T
Tomi Valkeinen 已提交
3534 3535
	if (dss_has_feature(FEAT_MFLAG))
		DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
3536 3537 3538 3539

#undef DUMPREG

#define DISPC_REG(i, name) name(i)
3540
#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
T
Tomi Valkeinen 已提交
3541
	(int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
3542 3543
	dispc_read_reg(DISPC_REG(i, r)))

3544
	p_names = mgr_names;
3545

3546 3547 3548 3549 3550
	/* DISPC channel specific registers */
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_SIZE_MGR);
T
Tomi Valkeinen 已提交
3551

3552 3553
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
3554

3555 3556 3557 3558
		DUMPREG(i, DISPC_TIMING_H);
		DUMPREG(i, DISPC_TIMING_V);
		DUMPREG(i, DISPC_POL_FREQ);
		DUMPREG(i, DISPC_DIVISORo);
3559

3560 3561 3562
		DUMPREG(i, DISPC_DATA_CYCLE1);
		DUMPREG(i, DISPC_DATA_CYCLE2);
		DUMPREG(i, DISPC_DATA_CYCLE3);
3563

3564
		if (dss_has_feature(FEAT_CPR)) {
3565 3566 3567
			DUMPREG(i, DISPC_CPR_COEF_R);
			DUMPREG(i, DISPC_CPR_COEF_G);
			DUMPREG(i, DISPC_CPR_COEF_B);
3568
		}
3569
	}
T
Tomi Valkeinen 已提交
3570

3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582
	p_names = ovl_names;

	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_POSITION);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);
3583

3584 3585
		if (dss_has_feature(FEAT_PRELOAD))
			DUMPREG(i, DISPC_OVL_PRELOAD);
3586 3587
		if (dss_has_feature(FEAT_MFLAG))
			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607

		if (i == OMAP_DSS_GFX) {
			DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
			DUMPREG(i, DISPC_OVL_TABLE_BA);
			continue;
		}

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
		if (dss_has_feature(FEAT_ATTR2))
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3608
	}
3609

T
Tomi Valkeinen 已提交
3610
	if (dispc.feat->has_writeback) {
T
Tomi Valkeinen 已提交
3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638
		i = OMAP_DSS_WB;
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);

		if (dss_has_feature(FEAT_MFLAG))
			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
		if (dss_has_feature(FEAT_ATTR2))
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
	}

3639 3640 3641 3642 3643
#undef DISPC_REG
#undef DUMPREG

#define DISPC_REG(plane, name, i) name(plane, i)
#define DUMPREG(plane, name, i) \
3644
	seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
T
Tomi Valkeinen 已提交
3645
	(int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
3646 3647
	dispc_read_reg(DISPC_REG(plane, name, i)))

3648
	/* Video pipeline coefficient registers */
3649

3650 3651 3652 3653
	/* start from OMAP_DSS_VIDEO1 */
	for (i = 1; i < dss_feat_get_num_ovls(); i++) {
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
3654

3655 3656
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
3657

3658 3659
		for (j = 0; j < 5; j++)
			DUMPREG(i, DISPC_OVL_CONV_COEF, j);
3660

3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
		}

		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
		}
3676
	}
T
Tomi Valkeinen 已提交
3677

3678
	dispc_runtime_put();
3679 3680

#undef DISPC_REG
T
Tomi Valkeinen 已提交
3681 3682 3683 3684 3685 3686 3687 3688 3689
#undef DUMPREG
}

/* calculate clock rates using dividers in cinfo */
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
		struct dispc_clock_info *cinfo)
{
	if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
		return -EINVAL;
3690
	if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
T
Tomi Valkeinen 已提交
3691 3692 3693 3694
		return -EINVAL;

	cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;
3695

T
Tomi Valkeinen 已提交
3696 3697 3698
	return 0;
}

3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709
bool dispc_div_calc(unsigned long dispc,
		unsigned long pck_min, unsigned long pck_max,
		dispc_div_calc_func func, void *data)
{
	int lckd, lckd_start, lckd_stop;
	int pckd, pckd_start, pckd_stop;
	unsigned long pck, lck;
	unsigned long lck_max;
	unsigned long pckd_hw_min, pckd_hw_max;
	unsigned min_fck_per_pck;
	unsigned long fck;
T
Tomi Valkeinen 已提交
3710

3711 3712 3713 3714 3715
#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
	min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
#else
	min_fck_per_pck = 0;
#endif
T
Tomi Valkeinen 已提交
3716

3717 3718
	pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
	pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
T
Tomi Valkeinen 已提交
3719

3720
	lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
T
Tomi Valkeinen 已提交
3721

3722 3723
	pck_min = pck_min ? pck_min : 1;
	pck_max = pck_max ? pck_max : ULONG_MAX;
T
Tomi Valkeinen 已提交
3724

3725 3726
	lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
	lckd_stop = min(dispc / pck_min, 255ul);
T
Tomi Valkeinen 已提交
3727

3728 3729
	for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
		lck = dispc / lckd;
T
Tomi Valkeinen 已提交
3730

3731 3732
		pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
		pckd_stop = min(lck / pck_min, pckd_hw_max);
T
Tomi Valkeinen 已提交
3733

3734 3735
		for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
			pck = lck / pckd;
T
Tomi Valkeinen 已提交
3736

3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756
			/*
			 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
			 * clock, which means we're configuring DISPC fclk here
			 * also. Thus we need to use the calculated lck. For
			 * OMAP4+ the DISPC fclk is a separate clock.
			 */
			if (dss_has_feature(FEAT_CORE_CLK_DIV))
				fck = dispc_core_clk_rate();
			else
				fck = lck;

			if (fck < pck * min_fck_per_pck)
				continue;

			if (func(lckd, pckd, lck, pck, data))
				return true;
		}
	}

	return false;
T
Tomi Valkeinen 已提交
3757 3758
}

3759
void dispc_mgr_set_clock_div(enum omap_channel channel,
3760
		const struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3761 3762 3763 3764
{
	DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
	DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);

3765
	dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
T
Tomi Valkeinen 已提交
3766 3767
}

3768
int dispc_mgr_get_clock_div(enum omap_channel channel,
3769
		struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3770 3771 3772 3773 3774
{
	unsigned long fck;

	fck = dispc_fclk_rate();

3775 3776
	cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
	cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
T
Tomi Valkeinen 已提交
3777 3778 3779 3780 3781 3782 3783

	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

3784 3785 3786 3787
u32 dispc_read_irqstatus(void)
{
	return dispc_read_reg(DISPC_IRQSTATUS);
}
T
Tomi Valkeinen 已提交
3788
EXPORT_SYMBOL(dispc_read_irqstatus);
3789 3790 3791 3792 3793

void dispc_clear_irqstatus(u32 mask)
{
	dispc_write_reg(DISPC_IRQSTATUS, mask);
}
T
Tomi Valkeinen 已提交
3794
EXPORT_SYMBOL(dispc_clear_irqstatus);
3795 3796 3797 3798 3799

u32 dispc_read_irqenable(void)
{
	return dispc_read_reg(DISPC_IRQENABLE);
}
T
Tomi Valkeinen 已提交
3800
EXPORT_SYMBOL(dispc_read_irqenable);
3801 3802 3803 3804 3805 3806 3807 3808 3809 3810

void dispc_write_irqenable(u32 mask)
{
	u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);

	/* clear the irqstatus for newly enabled irqs */
	dispc_clear_irqstatus((mask ^ old_mask) & mask);

	dispc_write_reg(DISPC_IRQENABLE, mask);
}
T
Tomi Valkeinen 已提交
3811
EXPORT_SYMBOL(dispc_write_irqenable);
3812

T
Tomi Valkeinen 已提交
3813 3814 3815 3816 3817 3818 3819 3820 3821 3822
void dispc_enable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3);	/* SIDLEMODE: smart idle */
}

void dispc_disable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3);	/* SIDLEMODE: no idle */
}

3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955
u32 dispc_mgr_gamma_size(enum omap_channel channel)
{
	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;

	if (!dispc.feat->has_gamma_table)
		return 0;

	return gdesc->len;
}
EXPORT_SYMBOL(dispc_mgr_gamma_size);

static void dispc_mgr_write_gamma_table(enum omap_channel channel)
{
	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
	u32 *table = dispc.gamma_table[channel];
	unsigned int i;

	DSSDBG("%s: channel %d\n", __func__, channel);

	for (i = 0; i < gdesc->len; ++i) {
		u32 v = table[i];

		if (gdesc->has_index)
			v |= i << 24;
		else if (i == 0)
			v |= 1 << 31;

		dispc_write_reg(gdesc->reg, v);
	}
}

static void dispc_restore_gamma_tables(void)
{
	DSSDBG("%s()\n", __func__);

	if (!dispc.feat->has_gamma_table)
		return;

	dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD);

	dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_DIGIT);

	if (dss_has_feature(FEAT_MGR_LCD2))
		dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD2);

	if (dss_has_feature(FEAT_MGR_LCD3))
		dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD3);
}

static const struct drm_color_lut dispc_mgr_gamma_default_lut[] = {
	{ .red = 0, .green = 0, .blue = 0, },
	{ .red = U16_MAX, .green = U16_MAX, .blue = U16_MAX, },
};

void dispc_mgr_set_gamma(enum omap_channel channel,
			 const struct drm_color_lut *lut,
			 unsigned int length)
{
	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
	u32 *table = dispc.gamma_table[channel];
	uint i;

	DSSDBG("%s: channel %d, lut len %u, hw len %u\n", __func__,
	       channel, length, gdesc->len);

	if (!dispc.feat->has_gamma_table)
		return;

	if (lut == NULL || length < 2) {
		lut = dispc_mgr_gamma_default_lut;
		length = ARRAY_SIZE(dispc_mgr_gamma_default_lut);
	}

	for (i = 0; i < length - 1; ++i) {
		uint first = i * (gdesc->len - 1) / (length - 1);
		uint last = (i + 1) * (gdesc->len - 1) / (length - 1);
		uint w = last - first;
		u16 r, g, b;
		uint j;

		if (w == 0)
			continue;

		for (j = 0; j <= w; j++) {
			r = (lut[i].red * (w - j) + lut[i+1].red * j) / w;
			g = (lut[i].green * (w - j) + lut[i+1].green * j) / w;
			b = (lut[i].blue * (w - j) + lut[i+1].blue * j) / w;

			r >>= 16 - gdesc->bits;
			g >>= 16 - gdesc->bits;
			b >>= 16 - gdesc->bits;

			table[first + j] = (r << (gdesc->bits * 2)) |
				(g << gdesc->bits) | b;
		}
	}

	if (dispc.is_enabled)
		dispc_mgr_write_gamma_table(channel);
}
EXPORT_SYMBOL(dispc_mgr_set_gamma);

static int dispc_init_gamma_tables(void)
{
	int channel;

	if (!dispc.feat->has_gamma_table)
		return 0;

	for (channel = 0; channel < ARRAY_SIZE(dispc.gamma_table); channel++) {
		const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
		u32 *gt;

		if (channel == OMAP_DSS_CHANNEL_LCD2 &&
		    !dss_has_feature(FEAT_MGR_LCD2))
			continue;

		if (channel == OMAP_DSS_CHANNEL_LCD3 &&
		    !dss_has_feature(FEAT_MGR_LCD3))
			continue;

		gt = devm_kmalloc_array(&dispc.pdev->dev, gdesc->len,
					   sizeof(u32), GFP_KERNEL);
		if (!gt)
			return -ENOMEM;

		dispc.gamma_table[channel] = gt;

		dispc_mgr_set_gamma(channel, NULL, 0);
	}
	return 0;
}

T
Tomi Valkeinen 已提交
3956 3957 3958 3959
static void _omap_dispc_initial_config(void)
{
	u32 l;

3960 3961 3962 3963 3964 3965 3966
	/* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		l = dispc_read_reg(DISPC_DIVISOR);
		/* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
		l = FLD_MOD(l, 1, 0, 0);
		l = FLD_MOD(l, 1, 23, 16);
		dispc_write_reg(DISPC_DIVISOR, l);
3967 3968

		dispc.core_clk_rate = dispc_fclk_rate();
3969 3970
	}

3971 3972 3973 3974 3975 3976 3977 3978 3979
	/* Use gamma table mode, instead of palette mode */
	if (dispc.feat->has_gamma_table)
		REG_FLD_MOD(DISPC_CONFIG, 1, 3, 3);

	/* For older DSS versions (FEAT_FUNCGATED) this enables
	 * func-clock auto-gating. For newer versions
	 * (dispc.feat->has_gamma_table) this enables tv-out gamma tables.
	 */
	if (dss_has_feature(FEAT_FUNCGATED) || dispc.feat->has_gamma_table)
3980
		REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
T
Tomi Valkeinen 已提交
3981

3982
	dispc_setup_color_conv_coef();
T
Tomi Valkeinen 已提交
3983 3984 3985

	dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);

3986
	dispc_init_fifos();
3987 3988

	dispc_configure_burst_sizes();
3989 3990

	dispc_ovl_enable_zorder_planes();
3991 3992 3993

	if (dispc.feat->mstandby_workaround)
		REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
T
Tomi Valkeinen 已提交
3994 3995 3996

	if (dss_has_feature(FEAT_MFLAG))
		dispc_init_mflag();
T
Tomi Valkeinen 已提交
3997 3998
}

3999
static const struct dispc_features omap24xx_dispc_feats = {
4000 4001 4002 4003 4004 4005
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
4006 4007 4008 4009
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
4010
	.max_lcd_pclk		=	66500000,
4011 4012
	.calc_scaling		=	dispc_ovl_calc_scaling_24xx,
	.calc_core_clk		=	calc_core_clk_24xx,
4013
	.num_fifos		=	3,
4014
	.no_framedone_tv	=	true,
4015
	.set_max_preload	=	false,
4016
	.last_pixel_inc_missing	=	true,
4017 4018
};

4019
static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
4020 4021 4022 4023 4024 4025
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
4026 4027 4028 4029
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
4030 4031
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
4032 4033
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
4034
	.num_fifos		=	3,
4035
	.no_framedone_tv	=	true,
4036
	.set_max_preload	=	false,
4037
	.last_pixel_inc_missing	=	true,
4038 4039
};

4040
static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
4041 4042 4043 4044 4045 4046
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
4047 4048 4049 4050
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
4051 4052
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
4053 4054
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
4055
	.num_fifos		=	3,
4056
	.no_framedone_tv	=	true,
4057
	.set_max_preload	=	false,
4058
	.last_pixel_inc_missing	=	true,
4059 4060
};

4061
static const struct dispc_features omap44xx_dispc_feats = {
4062 4063 4064 4065 4066 4067
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
4068 4069 4070 4071
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
4072 4073
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	185625000,
4074 4075
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
4076
	.num_fifos		=	5,
4077
	.gfx_fifo_workaround	=	true,
4078
	.set_max_preload	=	true,
4079
	.supports_sync_align	=	true,
T
Tomi Valkeinen 已提交
4080
	.has_writeback		=	true,
4081
	.supports_double_pixel	=	true,
4082
	.reverse_ilace_field_order =	true,
4083
	.has_gamma_table	=	true,
4084
	.has_gamma_i734_bug	=	true,
4085 4086
};

4087
static const struct dispc_features omap54xx_dispc_feats = {
4088 4089 4090 4091 4092 4093 4094 4095 4096 4097
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.mgr_width_start	=	11,
	.mgr_height_start	=	27,
	.mgr_width_max		=	4096,
	.mgr_height_max		=	4096,
4098 4099
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	186000000,
4100 4101 4102 4103
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
	.num_fifos		=	5,
	.gfx_fifo_workaround	=	true,
4104
	.mstandby_workaround	=	true,
4105
	.set_max_preload	=	true,
4106
	.supports_sync_align	=	true,
T
Tomi Valkeinen 已提交
4107
	.has_writeback		=	true,
4108
	.supports_double_pixel	=	true,
4109
	.reverse_ilace_field_order =	true,
4110
	.has_gamma_table	=	true,
4111
	.has_gamma_i734_bug	=	true,
4112 4113
};

4114
static int dispc_init_features(struct platform_device *pdev)
4115 4116 4117 4118
{
	const struct dispc_features *src;
	struct dispc_features *dst;

4119
	dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
4120
	if (!dst) {
4121
		dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
4122 4123 4124
		return -ENOMEM;
	}

4125
	switch (omapdss_get_version()) {
4126
	case OMAPDSS_VER_OMAP24xx:
4127
		src = &omap24xx_dispc_feats;
4128 4129 4130 4131 4132 4133 4134 4135 4136
		break;

	case OMAPDSS_VER_OMAP34xx_ES1:
		src = &omap34xx_rev1_0_dispc_feats;
		break;

	case OMAPDSS_VER_OMAP34xx_ES3:
	case OMAPDSS_VER_OMAP3630:
	case OMAPDSS_VER_AM35xx:
4137
	case OMAPDSS_VER_AM43xx:
4138 4139 4140 4141 4142 4143
		src = &omap34xx_rev3_0_dispc_feats;
		break;

	case OMAPDSS_VER_OMAP4430_ES1:
	case OMAPDSS_VER_OMAP4430_ES2:
	case OMAPDSS_VER_OMAP4:
4144
		src = &omap44xx_dispc_feats;
4145 4146 4147
		break;

	case OMAPDSS_VER_OMAP5:
4148
	case OMAPDSS_VER_DRA7xx:
4149
		src = &omap54xx_dispc_feats;
4150 4151 4152
		break;

	default:
4153 4154 4155 4156 4157 4158 4159 4160 4161
		return -ENODEV;
	}

	memcpy(dst, src, sizeof(*dst));
	dispc.feat = dst;

	return 0;
}

4162 4163 4164 4165 4166 4167 4168 4169
static irqreturn_t dispc_irq_handler(int irq, void *arg)
{
	if (!dispc.is_enabled)
		return IRQ_NONE;

	return dispc.user_handler(irq, dispc.user_data);
}

4170 4171
int dispc_request_irq(irq_handler_t handler, void *dev_id)
{
4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190
	int r;

	if (dispc.user_handler != NULL)
		return -EBUSY;

	dispc.user_handler = handler;
	dispc.user_data = dev_id;

	/* ensure the dispc_irq_handler sees the values above */
	smp_wmb();

	r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
			     IRQF_SHARED, "OMAP DISPC", &dispc);
	if (r) {
		dispc.user_handler = NULL;
		dispc.user_data = NULL;
	}

	return r;
4191
}
T
Tomi Valkeinen 已提交
4192
EXPORT_SYMBOL(dispc_request_irq);
4193 4194 4195

void dispc_free_irq(void *dev_id)
{
4196 4197 4198 4199
	devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);

	dispc.user_handler = NULL;
	dispc.user_data = NULL;
4200
}
T
Tomi Valkeinen 已提交
4201
EXPORT_SYMBOL(dispc_free_irq);
4202

4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221
/*
 * Workaround for errata i734 in DSS dispc
 *  - LCD1 Gamma Correction Is Not Working When GFX Pipe Is Disabled
 *
 * For gamma tables to work on LCD1 the GFX plane has to be used at
 * least once after DSS HW has come out of reset. The workaround
 * sets up a minimal LCD setup with GFX plane and waits for one
 * vertical sync irq before disabling the setup and continuing with
 * the context restore. The physical outputs are gated during the
 * operation. This workaround requires that gamma table's LOADMODE
 * is set to 0x2 in DISPC_CONTROL1 register.
 *
 * For details see:
 * OMAP543x Multimedia Device Silicon Revision 2.0 Silicon Errata
 * Literature Number: SWPZ037E
 * Or some other relevant errata document for the DSS IP version.
 */

static const struct dispc_errata_i734_data {
4222
	struct videomode vm;
4223 4224 4225 4226
	struct omap_overlay_info ovli;
	struct omap_overlay_manager_info mgri;
	struct dss_lcd_mgr_config lcd_conf;
} i734 = {
4227
	.vm = {
4228
		.hactive = 8, .vactive = 1,
4229
		.pixelclock = 16000000,
4230
		.hsync_len = 8, .hfront_porch = 4, .hback_porch = 4,
4231
		.vsync_len = 1, .vfront_porch = 1, .vback_porch = 1,
4232

4233
		.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
4234 4235
			 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_SYNC_POSEDGE |
			 DISPLAY_FLAGS_PIXDATA_POSEDGE,
4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324
	},
	.ovli = {
		.screen_width = 1,
		.width = 1, .height = 1,
		.color_mode = OMAP_DSS_COLOR_RGB24U,
		.rotation = OMAP_DSS_ROT_0,
		.rotation_type = OMAP_DSS_ROT_DMA,
		.mirror = 0,
		.pos_x = 0, .pos_y = 0,
		.out_width = 0, .out_height = 0,
		.global_alpha = 0xff,
		.pre_mult_alpha = 0,
		.zorder = 0,
	},
	.mgri = {
		.default_color = 0,
		.trans_enabled = false,
		.partial_alpha_enabled = false,
		.cpr_enable = false,
	},
	.lcd_conf = {
		.io_pad_mode = DSS_IO_PAD_MODE_BYPASS,
		.stallmode = false,
		.fifohandcheck = false,
		.clock_info = {
			.lck_div = 1,
			.pck_div = 2,
		},
		.video_port_width = 24,
		.lcden_sig_polarity = 0,
	},
};

static struct i734_buf {
	size_t size;
	dma_addr_t paddr;
	void *vaddr;
} i734_buf;

static int dispc_errata_i734_wa_init(void)
{
	if (!dispc.feat->has_gamma_i734_bug)
		return 0;

	i734_buf.size = i734.ovli.width * i734.ovli.height *
		color_mode_to_bpp(i734.ovli.color_mode) / 8;

	i734_buf.vaddr = dma_alloc_writecombine(&dispc.pdev->dev, i734_buf.size,
						&i734_buf.paddr, GFP_KERNEL);
	if (!i734_buf.vaddr) {
		dev_err(&dispc.pdev->dev, "%s: dma_alloc_writecombine failed",
			__func__);
		return -ENOMEM;
	}

	return 0;
}

static void dispc_errata_i734_wa_fini(void)
{
	if (!dispc.feat->has_gamma_i734_bug)
		return;

	dma_free_writecombine(&dispc.pdev->dev, i734_buf.size, i734_buf.vaddr,
			      i734_buf.paddr);
}

static void dispc_errata_i734_wa(void)
{
	u32 framedone_irq = dispc_mgr_get_framedone_irq(OMAP_DSS_CHANNEL_LCD);
	struct omap_overlay_info ovli;
	struct dss_lcd_mgr_config lcd_conf;
	u32 gatestate;
	unsigned int count;

	if (!dispc.feat->has_gamma_i734_bug)
		return;

	gatestate = REG_GET(DISPC_CONFIG, 8, 4);

	ovli = i734.ovli;
	ovli.paddr = i734_buf.paddr;
	lcd_conf = i734.lcd_conf;

	/* Gate all LCD1 outputs */
	REG_FLD_MOD(DISPC_CONFIG, 0x1f, 8, 4);

	/* Setup and enable GFX plane */
	dispc_ovl_set_channel_out(OMAP_DSS_GFX, OMAP_DSS_CHANNEL_LCD);
4325
	dispc_ovl_setup(OMAP_DSS_GFX, &ovli, false, &i734.vm, false);
4326 4327 4328 4329 4330 4331 4332
	dispc_ovl_enable(OMAP_DSS_GFX, true);

	/* Set up and enable display manager for LCD1 */
	dispc_mgr_setup(OMAP_DSS_CHANNEL_LCD, &i734.mgri);
	dispc_calc_clock_rates(dss_get_dispc_clk_rate(),
			       &lcd_conf.clock_info);
	dispc_mgr_set_lcd_config(OMAP_DSS_CHANNEL_LCD, &lcd_conf);
4333
	dispc_mgr_set_timings(OMAP_DSS_CHANNEL_LCD, &i734.vm);
4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361

	dispc_clear_irqstatus(framedone_irq);

	/* Enable and shut the channel to produce just one frame */
	dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, true);
	dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, false);

	/* Busy wait for framedone. We can't fiddle with irq handlers
	 * in PM resume. Typically the loop runs less than 5 times and
	 * waits less than a micro second.
	 */
	count = 0;
	while (!(dispc_read_irqstatus() & framedone_irq)) {
		if (count++ > 10000) {
			dev_err(&dispc.pdev->dev, "%s: framedone timeout\n",
				__func__);
			break;
		}
	}
	dispc_ovl_enable(OMAP_DSS_GFX, false);

	/* Clear all irq bits before continuing */
	dispc_clear_irqstatus(0xffffffff);

	/* Restore the original state to LCD1 output gates */
	REG_FLD_MOD(DISPC_CONFIG, gatestate, 8, 4);
}

4362
/* DISPC HW IP initialisation */
T
Tomi Valkeinen 已提交
4363
static int dispc_bind(struct device *dev, struct device *master, void *data)
4364
{
T
Tomi Valkeinen 已提交
4365
	struct platform_device *pdev = to_platform_device(dev);
4366
	u32 rev;
4367
	int r = 0;
4368
	struct resource *dispc_mem;
4369
	struct device_node *np = pdev->dev.of_node;
4370

4371 4372
	dispc.pdev = pdev;

4373 4374
	spin_lock_init(&dispc.control_lock);

4375
	r = dispc_init_features(dispc.pdev);
4376 4377 4378
	if (r)
		return r;

4379 4380 4381 4382
	r = dispc_errata_i734_wa_init();
	if (r)
		return r;

4383 4384 4385
	dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
	if (!dispc_mem) {
		DSSERR("can't get IORESOURCE_MEM DISPC\n");
4386
		return -EINVAL;
4387
	}
4388

J
Julia Lawall 已提交
4389 4390
	dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
				  resource_size(dispc_mem));
4391 4392
	if (!dispc.base) {
		DSSERR("can't ioremap DISPC\n");
4393
		return -ENOMEM;
4394
	}
4395

4396 4397 4398
	dispc.irq = platform_get_irq(dispc.pdev, 0);
	if (dispc.irq < 0) {
		DSSERR("platform_get_irq failed\n");
4399
		return -ENODEV;
4400 4401
	}

4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415
	if (np && of_property_read_bool(np, "syscon-pol")) {
		dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
		if (IS_ERR(dispc.syscon_pol)) {
			dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
			return PTR_ERR(dispc.syscon_pol);
		}

		if (of_property_read_u32_index(np, "syscon-pol", 1,
				&dispc.syscon_pol_offset)) {
			dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
			return -EINVAL;
		}
	}

4416 4417 4418 4419
	r = dispc_init_gamma_tables();
	if (r)
		return r;

4420 4421 4422 4423 4424
	pm_runtime_enable(&pdev->dev);

	r = dispc_runtime_get();
	if (r)
		goto err_runtime_get;
4425 4426 4427 4428

	_omap_dispc_initial_config();

	rev = dispc_read_reg(DISPC_REVISION);
4429
	dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
4430 4431
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

4432
	dispc_runtime_put();
4433

4434 4435
	dss_debugfs_create_file("dispc", dispc_dump_regs);

4436
	return 0;
4437 4438 4439

err_runtime_get:
	pm_runtime_disable(&pdev->dev);
4440
	return r;
4441 4442
}

T
Tomi Valkeinen 已提交
4443 4444
static void dispc_unbind(struct device *dev, struct device *master,
			       void *data)
4445
{
T
Tomi Valkeinen 已提交
4446
	pm_runtime_disable(dev);
4447 4448

	dispc_errata_i734_wa_fini();
T
Tomi Valkeinen 已提交
4449 4450 4451 4452 4453 4454
}

static const struct component_ops dispc_component_ops = {
	.bind	= dispc_bind,
	.unbind	= dispc_unbind,
};
4455

T
Tomi Valkeinen 已提交
4456 4457 4458 4459 4460 4461 4462 4463
static int dispc_probe(struct platform_device *pdev)
{
	return component_add(&pdev->dev, &dispc_component_ops);
}

static int dispc_remove(struct platform_device *pdev)
{
	component_del(&pdev->dev, &dispc_component_ops);
4464 4465 4466
	return 0;
}

4467 4468
static int dispc_runtime_suspend(struct device *dev)
{
4469 4470 4471 4472 4473 4474
	dispc.is_enabled = false;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
	/* wait for current handler to finish before turning the DISPC off */
	synchronize_irq(dispc.irq);

4475 4476 4477 4478 4479 4480 4481
	dispc_save_context();

	return 0;
}

static int dispc_runtime_resume(struct device *dev)
{
4482 4483 4484 4485 4486 4487
	/*
	 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
	 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
	 * _omap_dispc_initial_config(). We can thus use it to detect if
	 * we have lost register context.
	 */
4488 4489
	if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
		_omap_dispc_initial_config();
4490

4491 4492
		dispc_errata_i734_wa();

4493
		dispc_restore_context();
4494 4495

		dispc_restore_gamma_tables();
4496
	}
4497

4498 4499 4500
	dispc.is_enabled = true;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
4501 4502 4503 4504 4505 4506 4507 4508 4509

	return 0;
}

static const struct dev_pm_ops dispc_pm_ops = {
	.runtime_suspend = dispc_runtime_suspend,
	.runtime_resume = dispc_runtime_resume,
};

4510 4511 4512 4513
static const struct of_device_id dispc_of_match[] = {
	{ .compatible = "ti,omap2-dispc", },
	{ .compatible = "ti,omap3-dispc", },
	{ .compatible = "ti,omap4-dispc", },
4514
	{ .compatible = "ti,omap5-dispc", },
4515
	{ .compatible = "ti,dra7-dispc", },
4516 4517 4518
	{},
};

4519
static struct platform_driver omap_dispchw_driver = {
T
Tomi Valkeinen 已提交
4520 4521
	.probe		= dispc_probe,
	.remove         = dispc_remove,
4522 4523
	.driver         = {
		.name   = "omapdss_dispc",
4524
		.pm	= &dispc_pm_ops,
4525
		.of_match_table = dispc_of_match,
T
Tomi Valkeinen 已提交
4526
		.suppress_bind_attrs = true,
4527 4528 4529
	},
};

T
Tomi Valkeinen 已提交
4530
int __init dispc_init_platform_driver(void)
4531
{
T
Tomi Valkeinen 已提交
4532
	return platform_driver_register(&omap_dispchw_driver);
4533 4534
}

4535
void dispc_uninit_platform_driver(void)
4536
{
4537
	platform_driver_unregister(&omap_dispchw_driver);
4538
}