mach-bast.c 14.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* linux/arch/arm/mach-s3c2410/mach-bast.c
 *
3
 * Copyright 2003-2008 Simtec Electronics
L
Linus Torvalds 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
 *   Ben Dooks <ben@simtec.co.uk>
 *
 * http://www.simtec.co.uk/products/EB2410ITX/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
*/

#include <linux/kernel.h>
#include <linux/types.h>
#include <linux/interrupt.h>
#include <linux/list.h>
#include <linux/timer.h>
#include <linux/init.h>
19
#include <linux/gpio.h>
20
#include <linux/syscore_ops.h>
21
#include <linux/serial_core.h>
22
#include <linux/platform_device.h>
23
#include <linux/dm9000.h>
24
#include <linux/ata_platform.h>
25
#include <linux/i2c.h>
26
#include <linux/io.h>
L
Linus Torvalds 已提交
27

28 29
#include <net/ax88796.h>

L
Linus Torvalds 已提交
30 31 32 33
#include <asm/mach/arch.h>
#include <asm/mach/map.h>
#include <asm/mach/irq.h>

34 35 36
#include <mach/bast-map.h>
#include <mach/bast-irq.h>
#include <mach/bast-cpld.h>
L
Linus Torvalds 已提交
37

38
#include <mach/hardware.h>
L
Linus Torvalds 已提交
39 40 41 42
#include <asm/irq.h>
#include <asm/mach-types.h>

//#include <asm/debug-ll.h>
43
#include <plat/regs-serial.h>
44 45 46
#include <mach/regs-gpio.h>
#include <mach/regs-mem.h>
#include <mach/regs-lcd.h>
47

48
#include <plat/hwmon.h>
49
#include <plat/nand.h>
50
#include <plat/iic.h>
51
#include <mach/fb.h>
L
Linus Torvalds 已提交
52 53 54 55 56 57

#include <linux/mtd/mtd.h>
#include <linux/mtd/nand.h>
#include <linux/mtd/nand_ecc.h>
#include <linux/mtd/partitions.h>

58 59
#include <linux/serial_8250.h>

60
#include <plat/clock.h>
61 62
#include <plat/devs.h>
#include <plat/cpu.h>
63
#include <plat/cpu-freq.h>
64
#include <plat/gpio-cfg.h>
65
#include <plat/audio-simtec.h>
66

L
Linus Torvalds 已提交
67
#include "usb-simtec.h"
68
#include "nor-simtec.h"
69
#include "common.h"
L
Linus Torvalds 已提交
70

71
#define COPYRIGHT ", Copyright 2004-2008 Simtec Electronics"
L
Linus Torvalds 已提交
72 73 74 75 76 77 78 79 80

/* macros for virtual address mods for the io space entries */
#define VA_C5(item) ((unsigned long)(item) + BAST_VAM_CS5)
#define VA_C4(item) ((unsigned long)(item) + BAST_VAM_CS4)
#define VA_C3(item) ((unsigned long)(item) + BAST_VAM_CS3)
#define VA_C2(item) ((unsigned long)(item) + BAST_VAM_CS2)

/* macros to modify the physical addresses for io space */

81 82 83 84
#define PA_CS2(item) (__phys_to_pfn((item) + S3C2410_CS2))
#define PA_CS3(item) (__phys_to_pfn((item) + S3C2410_CS3))
#define PA_CS4(item) (__phys_to_pfn((item) + S3C2410_CS4))
#define PA_CS5(item) (__phys_to_pfn((item) + S3C2410_CS5))
L
Linus Torvalds 已提交
85 86 87

static struct map_desc bast_iodesc[] __initdata = {
  /* ISA IO areas */
88 89 90 91 92 93 94 95 96 97 98
  {
	  .virtual	= (u32)S3C24XX_VA_ISA_BYTE,
	  .pfn		= PA_CS2(BAST_PA_ISAIO),
	  .length	= SZ_16M,
	  .type		= MT_DEVICE,
  }, {
	  .virtual	= (u32)S3C24XX_VA_ISA_WORD,
	  .pfn		= PA_CS3(BAST_PA_ISAIO),
	  .length	= SZ_16M,
	  .type		= MT_DEVICE,
  },
L
Linus Torvalds 已提交
99
  /* bast CPLD control registers, and external interrupt controls */
100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
  {
	  .virtual	= (u32)BAST_VA_CTRL1,
	  .pfn		= __phys_to_pfn(BAST_PA_CTRL1),
	  .length	= SZ_1M,
	  .type		= MT_DEVICE,
  }, {
	  .virtual	= (u32)BAST_VA_CTRL2,
	  .pfn		= __phys_to_pfn(BAST_PA_CTRL2),
	  .length	= SZ_1M,
	  .type		= MT_DEVICE,
  }, {
	  .virtual	= (u32)BAST_VA_CTRL3,
	  .pfn		= __phys_to_pfn(BAST_PA_CTRL3),
	  .length	= SZ_1M,
	  .type		= MT_DEVICE,
  }, {
	  .virtual	= (u32)BAST_VA_CTRL4,
	  .pfn		= __phys_to_pfn(BAST_PA_CTRL4),
	  .length	= SZ_1M,
	  .type		= MT_DEVICE,
  },
L
Linus Torvalds 已提交
121
  /* PC104 IRQ mux */
122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
  {
	  .virtual	= (u32)BAST_VA_PC104_IRQREQ,
	  .pfn		= __phys_to_pfn(BAST_PA_PC104_IRQREQ),
	  .length	= SZ_1M,
	  .type		= MT_DEVICE,
  }, {
	  .virtual	= (u32)BAST_VA_PC104_IRQRAW,
	  .pfn		= __phys_to_pfn(BAST_PA_PC104_IRQRAW),
	  .length	= SZ_1M,
	  .type		= MT_DEVICE,
  }, {
	  .virtual	= (u32)BAST_VA_PC104_IRQMASK,
	  .pfn		= __phys_to_pfn(BAST_PA_PC104_IRQMASK),
	  .length	= SZ_1M,
	  .type		= MT_DEVICE,
  },
L
Linus Torvalds 已提交
138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167

  /* peripheral space... one for each of fast/slow/byte/16bit */
  /* note, ide is only decoded in word space, even though some registers
   * are only 8bit */

  /* slow, byte */
  { VA_C2(BAST_VA_ISAIO),   PA_CS2(BAST_PA_ISAIO),    SZ_16M, MT_DEVICE },
  { VA_C2(BAST_VA_ISAMEM),  PA_CS2(BAST_PA_ISAMEM),   SZ_16M, MT_DEVICE },
  { VA_C2(BAST_VA_SUPERIO), PA_CS2(BAST_PA_SUPERIO),  SZ_1M,  MT_DEVICE },

  /* slow, word */
  { VA_C3(BAST_VA_ISAIO),   PA_CS3(BAST_PA_ISAIO),    SZ_16M, MT_DEVICE },
  { VA_C3(BAST_VA_ISAMEM),  PA_CS3(BAST_PA_ISAMEM),   SZ_16M, MT_DEVICE },
  { VA_C3(BAST_VA_SUPERIO), PA_CS3(BAST_PA_SUPERIO),  SZ_1M,  MT_DEVICE },

  /* fast, byte */
  { VA_C4(BAST_VA_ISAIO),   PA_CS4(BAST_PA_ISAIO),    SZ_16M, MT_DEVICE },
  { VA_C4(BAST_VA_ISAMEM),  PA_CS4(BAST_PA_ISAMEM),   SZ_16M, MT_DEVICE },
  { VA_C4(BAST_VA_SUPERIO), PA_CS4(BAST_PA_SUPERIO),  SZ_1M,  MT_DEVICE },

  /* fast, word */
  { VA_C5(BAST_VA_ISAIO),   PA_CS5(BAST_PA_ISAIO),    SZ_16M, MT_DEVICE },
  { VA_C5(BAST_VA_ISAMEM),  PA_CS5(BAST_PA_ISAMEM),   SZ_16M, MT_DEVICE },
  { VA_C5(BAST_VA_SUPERIO), PA_CS5(BAST_PA_SUPERIO),  SZ_1M,  MT_DEVICE },
};

#define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
#define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
#define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE

168
static struct s3c2410_uartcfg bast_uartcfgs[] __initdata = {
L
Linus Torvalds 已提交
169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
	[0] = {
		.hwport	     = 0,
		.flags	     = 0,
		.ucon	     = UCON,
		.ulcon	     = ULCON,
		.ufcon	     = UFCON,
	},
	[1] = {
		.hwport	     = 1,
		.flags	     = 0,
		.ucon	     = UCON,
		.ulcon	     = ULCON,
		.ufcon	     = UFCON,
	},
	/* port 2 is not actually used */
	[2] = {
		.hwport	     = 2,
		.flags	     = 0,
		.ucon	     = UCON,
		.ulcon	     = ULCON,
		.ufcon	     = UFCON,
	}
};

/* NAND Flash on BAST board */

195
#ifdef CONFIG_PM
196
static int bast_pm_suspend(void)
197 198
{
	/* ensure that an nRESET is not generated on resume. */
199
	gpio_direction_output(S3C2410_GPA(21), 1);
200 201 202
	return 0;
}

203
static void bast_pm_resume(void)
204
{
205
	s3c_gpio_cfgpin(S3C2410_GPA(21), S3C2410_GPA21_nRSTOUT);
206 207 208 209 210 211 212
}

#else
#define bast_pm_suspend NULL
#define bast_pm_resume NULL
#endif

213
static struct syscore_ops bast_pm_syscore_ops = {
214 215 216 217
	.suspend	= bast_pm_suspend,
	.resume		= bast_pm_resume,
};

L
Linus Torvalds 已提交
218 219 220 221 222
static int smartmedia_map[] = { 0 };
static int chip0_map[] = { 1 };
static int chip1_map[] = { 2 };
static int chip2_map[] = { 3 };

223
static struct mtd_partition __initdata bast_default_nand_part[] = {
L
Linus Torvalds 已提交
224 225 226
	[0] = {
		.name	= "Boot Agent",
		.size	= SZ_16K,
227
		.offset	= 0,
L
Linus Torvalds 已提交
228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
	},
	[1] = {
		.name	= "/boot",
		.size	= SZ_4M - SZ_16K,
		.offset	= SZ_16K,
	},
	[2] = {
		.name	= "user",
		.offset	= SZ_4M,
		.size	= MTDPART_SIZ_FULL,
	}
};

/* the bast has 4 selectable slots for nand-flash, the three
 * on-board chip areas, as well as the external SmartMedia
 * slot.
 *
 * Note, there is no current hot-plug support for the SmartMedia
 * socket.
*/

249
static struct s3c2410_nand_set __initdata bast_nand_sets[] = {
L
Linus Torvalds 已提交
250 251 252 253
	[0] = {
		.name		= "SmartMedia",
		.nr_chips	= 1,
		.nr_map		= smartmedia_map,
254
		.options        = NAND_SCAN_SILENT_NODEV,
L
Linus Torvalds 已提交
255
		.nr_partitions	= ARRAY_SIZE(bast_default_nand_part),
256
		.partitions	= bast_default_nand_part,
L
Linus Torvalds 已提交
257 258 259 260 261 262
	},
	[1] = {
		.name		= "chip0",
		.nr_chips	= 1,
		.nr_map		= chip0_map,
		.nr_partitions	= ARRAY_SIZE(bast_default_nand_part),
263
		.partitions	= bast_default_nand_part,
L
Linus Torvalds 已提交
264 265 266 267 268
	},
	[2] = {
		.name		= "chip1",
		.nr_chips	= 1,
		.nr_map		= chip1_map,
269
		.options        = NAND_SCAN_SILENT_NODEV,
L
Linus Torvalds 已提交
270
		.nr_partitions	= ARRAY_SIZE(bast_default_nand_part),
271
		.partitions	= bast_default_nand_part,
L
Linus Torvalds 已提交
272 273 274 275 276
	},
	[3] = {
		.name		= "chip2",
		.nr_chips	= 1,
		.nr_map		= chip2_map,
277
		.options        = NAND_SCAN_SILENT_NODEV,
L
Linus Torvalds 已提交
278
		.nr_partitions	= ARRAY_SIZE(bast_default_nand_part),
279
		.partitions	= bast_default_nand_part,
L
Linus Torvalds 已提交
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
	}
};

static void bast_nand_select(struct s3c2410_nand_set *set, int slot)
{
	unsigned int tmp;

	slot = set->nr_map[slot] & 3;

	pr_debug("bast_nand: selecting slot %d (set %p,%p)\n",
		 slot, set, set->nr_map);

	tmp = __raw_readb(BAST_VA_CTRL2);
	tmp &= BAST_CPLD_CTLR2_IDERST;
	tmp |= slot;
	tmp |= BAST_CPLD_CTRL2_WNAND;

	pr_debug("bast_nand: ctrl2 now %02x\n", tmp);

	__raw_writeb(tmp, BAST_VA_CTRL2);
}

302
static struct s3c2410_platform_nand __initdata bast_nand_info = {
303 304 305
	.tacls		= 30,
	.twrph0		= 60,
	.twrph1		= 60,
L
Linus Torvalds 已提交
306 307 308 309 310
	.nr_sets	= ARRAY_SIZE(bast_nand_sets),
	.sets		= bast_nand_sets,
	.select_chip	= bast_nand_select,
};

311 312 313 314 315 316
/* DM9000 */

static struct resource bast_dm9k_resource[] = {
	[0] = {
		.start = S3C2410_CS5 + BAST_PA_DM9000,
		.end   = S3C2410_CS5 + BAST_PA_DM9000 + 3,
317
		.flags = IORESOURCE_MEM,
318 319 320 321
	},
	[1] = {
		.start = S3C2410_CS5 + BAST_PA_DM9000 + 0x40,
		.end   = S3C2410_CS5 + BAST_PA_DM9000 + 0x40 + 0x3f,
322
		.flags = IORESOURCE_MEM,
323 324 325 326
	},
	[2] = {
		.start = IRQ_DM9000,
		.end   = IRQ_DM9000,
327
		.flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
328 329 330 331 332 333 334 335
	}

};

/* for the moment we limit ourselves to 16bit IO until some
 * better IO routines can be written and tested
*/

336
static struct dm9000_plat_data bast_dm9k_platdata = {
337
	.flags		= DM9000_PLATF_16BITONLY,
338 339 340 341 342 343 344 345 346 347 348 349
};

static struct platform_device bast_device_dm9k = {
	.name		= "dm9000",
	.id		= 0,
	.num_resources	= ARRAY_SIZE(bast_dm9k_resource),
	.resource	= bast_dm9k_resource,
	.dev		= {
		.platform_data = &bast_dm9k_platdata,
	}
};

350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
/* serial devices */

#define SERIAL_BASE  (S3C2410_CS2 + BAST_PA_SUPERIO)
#define SERIAL_FLAGS (UPF_BOOT_AUTOCONF | UPF_IOREMAP | UPF_SHARE_IRQ)
#define SERIAL_CLK   (1843200)

static struct plat_serial8250_port bast_sio_data[] = {
	[0] = {
		.mapbase	= SERIAL_BASE + 0x2f8,
		.irq		= IRQ_PCSERIAL1,
		.flags		= SERIAL_FLAGS,
		.iotype		= UPIO_MEM,
		.regshift	= 0,
		.uartclk	= SERIAL_CLK,
	},
	[1] = {
		.mapbase	= SERIAL_BASE + 0x3f8,
		.irq		= IRQ_PCSERIAL2,
		.flags		= SERIAL_FLAGS,
		.iotype		= UPIO_MEM,
		.regshift	= 0,
		.uartclk	= SERIAL_CLK,
	},
	{ }
};

static struct platform_device bast_sio = {
	.name			= "serial8250",
378
	.id			= PLAT8250_DEV_PLATFORM,
379 380 381 382
	.dev			= {
		.platform_data	= &bast_sio_data,
	},
};
L
Linus Torvalds 已提交
383

384 385 386 387
/* we have devices on the bus which cannot work much over the
 * standard 100KHz i2c bus frequency
*/

388
static struct s3c2410_platform_i2c __initdata bast_i2c_info = {
389 390
	.flags		= 0,
	.slave_addr	= 0x10,
391
	.frequency	= 100*1000,
392 393
};

394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448
/* Asix AX88796 10/100 ethernet controller */

static struct ax_plat_data bast_asix_platdata = {
	.flags		= AXFLG_MAC_FROMDEV,
	.wordlength	= 2,
	.dcr_val	= 0x48,
	.rcr_val	= 0x40,
};

static struct resource bast_asix_resource[] = {
	[0] = {
		.start = S3C2410_CS5 + BAST_PA_ASIXNET,
		.end   = S3C2410_CS5 + BAST_PA_ASIXNET + (0x18 * 0x20) - 1,
		.flags = IORESOURCE_MEM,
	},
	[1] = {
		.start = S3C2410_CS5 + BAST_PA_ASIXNET + (0x1f * 0x20),
		.end   = S3C2410_CS5 + BAST_PA_ASIXNET + (0x1f * 0x20),
		.flags = IORESOURCE_MEM,
	},
	[2] = {
		.start = IRQ_ASIX,
		.end   = IRQ_ASIX,
		.flags = IORESOURCE_IRQ
	}
};

static struct platform_device bast_device_asix = {
	.name		= "ax88796",
	.id		= 0,
	.num_resources	= ARRAY_SIZE(bast_asix_resource),
	.resource	= bast_asix_resource,
	.dev		= {
		.platform_data = &bast_asix_platdata
	}
};

/* Asix AX88796 10/100 ethernet controller parallel port */

static struct resource bast_asixpp_resource[] = {
	[0] = {
		.start = S3C2410_CS5 + BAST_PA_ASIXNET + (0x18 * 0x20),
		.end   = S3C2410_CS5 + BAST_PA_ASIXNET + (0x1b * 0x20) - 1,
		.flags = IORESOURCE_MEM,
	}
};

static struct platform_device bast_device_axpp = {
	.name		= "ax88796-pp",
	.id		= 0,
	.num_resources	= ARRAY_SIZE(bast_asixpp_resource),
	.resource	= bast_asixpp_resource,
};

/* LCD/VGA controller */
449

K
Krzysztof Helt 已提交
450 451
static struct s3c2410fb_display __initdata bast_lcd_info[] = {
	{
452
		.type		= S3C2410_LCDCON1_TFT,
K
Krzysztof Helt 已提交
453 454
		.width		= 640,
		.height		= 480,
455

456
		.pixclock	= 33333,
K
Krzysztof Helt 已提交
457 458 459
		.xres		= 640,
		.yres		= 480,
		.bpp		= 4,
460 461
		.left_margin	= 40,
		.right_margin	= 20,
462
		.hsync_len	= 88,
463 464
		.upper_margin	= 30,
		.lower_margin	= 32,
465
		.vsync_len	= 3,
K
Krzysztof Helt 已提交
466

467
		.lcdcon5	= 0x00014b02,
468
	},
K
Krzysztof Helt 已提交
469
	{
470
		.type		= S3C2410_LCDCON1_TFT,
K
Krzysztof Helt 已提交
471 472 473
		.width		= 640,
		.height		= 480,

474
		.pixclock	= 33333,
K
Krzysztof Helt 已提交
475 476 477
		.xres		= 640,
		.yres		= 480,
		.bpp		= 8,
478 479
		.left_margin	= 40,
		.right_margin	= 20,
480
		.hsync_len	= 88,
481 482
		.upper_margin	= 30,
		.lower_margin	= 32,
483
		.vsync_len	= 3,
K
Krzysztof Helt 已提交
484

485
		.lcdcon5	= 0x00014b02,
K
Krzysztof Helt 已提交
486 487
	},
	{
488
		.type		= S3C2410_LCDCON1_TFT,
K
Krzysztof Helt 已提交
489 490 491
		.width		= 640,
		.height		= 480,

492
		.pixclock	= 33333,
K
Krzysztof Helt 已提交
493 494 495
		.xres		= 640,
		.yres		= 480,
		.bpp		= 16,
496 497
		.left_margin	= 40,
		.right_margin	= 20,
498
		.hsync_len	= 88,
499 500
		.upper_margin	= 30,
		.lower_margin	= 32,
501
		.vsync_len	= 3,
K
Krzysztof Helt 已提交
502

503
		.lcdcon5	= 0x00014b02,
K
Krzysztof Helt 已提交
504 505
	},
};
506

K
Krzysztof Helt 已提交
507 508 509 510 511 512
/* LCD/VGA controller */

static struct s3c2410fb_mach_info __initdata bast_fb_info = {

	.displays = bast_lcd_info,
	.num_displays = ARRAY_SIZE(bast_lcd_info),
513
	.default_display = 1,
514 515
};

516 517 518 519 520 521 522 523 524 525 526
/* I2C devices fitted. */

static struct i2c_board_info bast_i2c_devs[] __initdata = {
	{
		I2C_BOARD_INFO("tlv320aic23", 0x1a),
	}, {
		I2C_BOARD_INFO("simtec-pmu", 0x6b),
	}, {
		I2C_BOARD_INFO("ch7013", 0x75),
	},
};
527

528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554
static struct s3c_hwmon_pdata bast_hwmon_info = {
	/* LCD contrast (0-6.6V) */
	.in[0] = &(struct s3c_hwmon_chcfg) {
		.name		= "lcd-contrast",
		.mult		= 3300,
		.div		= 512,
	},
	/* LED current feedback */
	.in[1] = &(struct s3c_hwmon_chcfg) {
		.name		= "led-feedback",
		.mult		= 3300,
		.div		= 1024,
	},
	/* LCD feedback (0-6.6V) */
	.in[2] = &(struct s3c_hwmon_chcfg) {
		.name		= "lcd-feedback",
		.mult		= 3300,
		.div		= 512,
	},
	/* Vcore (1.8-2.0V), Vref 3.3V  */
	.in[3] = &(struct s3c_hwmon_chcfg) {
		.name		= "vcore",
		.mult		= 3300,
		.div		= 1024,
	},
};

L
Linus Torvalds 已提交
555
/* Standard BAST devices */
556
// cat /sys/devices/platform/s3c24xx-adc/s3c-hwmon/in_0
L
Linus Torvalds 已提交
557 558

static struct platform_device *bast_devices[] __initdata = {
559
	&s3c_device_ohci,
L
Linus Torvalds 已提交
560 561
	&s3c_device_lcd,
	&s3c_device_wdt,
562
	&s3c_device_i2c0,
L
Linus Torvalds 已提交
563 564
 	&s3c_device_rtc,
	&s3c_device_nand,
565 566
	&s3c_device_adc,
	&s3c_device_hwmon,
567
	&bast_device_dm9k,
568 569
	&bast_device_asix,
	&bast_device_axpp,
570
	&bast_sio,
L
Linus Torvalds 已提交
571 572
};

573
static struct clk *bast_clocks[] __initdata = {
L
Linus Torvalds 已提交
574 575 576 577 578 579 580
	&s3c24xx_dclk0,
	&s3c24xx_dclk1,
	&s3c24xx_clkout0,
	&s3c24xx_clkout1,
	&s3c24xx_uclk,
};

581 582 583 584 585 586
static struct s3c_cpufreq_board __initdata bast_cpufreq = {
	.refresh	= 7800, /* 7.8usec */
	.auto_io	= 1,
	.need_io	= 1,
};

587 588 589 590 591
static struct s3c24xx_audio_simtec_pdata __initdata bast_audio = {
	.have_mic	= 1,
	.have_lout	= 1,
};

592
static void __init bast_map_io(void)
L
Linus Torvalds 已提交
593 594 595
{
	/* initialise the clocks */

596
	s3c24xx_dclk0.parent = &clk_upll;
L
Linus Torvalds 已提交
597 598
	s3c24xx_dclk0.rate   = 12*1000*1000;

599
	s3c24xx_dclk1.parent = &clk_upll;
L
Linus Torvalds 已提交
600 601 602 603 604 605 606
	s3c24xx_dclk1.rate   = 24*1000*1000;

	s3c24xx_clkout0.parent  = &s3c24xx_dclk0;
	s3c24xx_clkout1.parent  = &s3c24xx_dclk1;

	s3c24xx_uclk.parent  = &s3c24xx_clkout1;

607 608
	s3c24xx_register_clocks(bast_clocks, ARRAY_SIZE(bast_clocks));

609
	s3c_hwmon_set_platdata(&bast_hwmon_info);
610

L
Linus Torvalds 已提交
611 612 613 614 615
	s3c24xx_init_io(bast_iodesc, ARRAY_SIZE(bast_iodesc));
	s3c24xx_init_clocks(0);
	s3c24xx_init_uarts(bast_uartcfgs, ARRAY_SIZE(bast_uartcfgs));
}

616 617
static void __init bast_init(void)
{
618
	register_syscore_ops(&bast_pm_syscore_ops);
619

620
	s3c_i2c0_set_platdata(&bast_i2c_info);
621
	s3c_nand_set_platdata(&bast_nand_info);
K
Krzysztof Helt 已提交
622
	s3c24xx_fb_set_platdata(&bast_fb_info);
623
	platform_add_devices(bast_devices, ARRAY_SIZE(bast_devices));
624

625 626 627
	i2c_register_board_info(0, bast_i2c_devs,
				ARRAY_SIZE(bast_i2c_devs));

628
	usb_simtec_init();
629
	nor_simtec_init();
630
	simtec_audio_add(NULL, true, &bast_audio);
631

632 633
	WARN_ON(gpio_request(S3C2410_GPA(21), "bast nreset"));
	
634
	s3c_cpufreq_setboard(&bast_cpufreq);
635
}
L
Linus Torvalds 已提交
636 637

MACHINE_START(BAST, "Simtec-BAST")
638
	/* Maintainer: Ben Dooks <ben@simtec.co.uk> */
639
	.atag_offset	= 0x100,
640 641
	.map_io		= bast_map_io,
	.init_irq	= s3c24xx_init_irq,
642
	.init_machine	= bast_init,
L
Linus Torvalds 已提交
643
	.timer		= &s3c24xx_timer,
644
	.restart	= s3c2410_restart,
L
Linus Torvalds 已提交
645
MACHINE_END