gf100.c 26.3 KB
Newer Older
1
/*
2
 * Copyright 2012 Red Hat Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */
24
#include <engine/fifo.h>
25

26 27 28
#include <core/client.h>
#include <core/engctx.h>
#include <core/enum.h>
29
#include <core/handle.h>
30
#include <subdev/bar.h>
31
#include <subdev/fb.h>
32
#include <subdev/mmu.h>
33
#include <subdev/timer.h>
34

35 36
#include <nvif/class.h>
#include <nvif/unpack.h>
37

B
Ben Skeggs 已提交
38
struct gf100_fifo {
39
	struct nvkm_fifo base;
40 41 42 43

	struct work_struct fault;
	u64 mask;

B
Ben Skeggs 已提交
44
	struct {
45
		struct nvkm_gpuobj *mem[2];
B
Ben Skeggs 已提交
46 47 48
		int active;
		wait_queue_head_t wait;
	} runlist;
49

50
	struct {
51 52
		struct nvkm_gpuobj *mem;
		struct nvkm_vma bar;
53
	} user;
54
	int spoon_nr;
55 56
};

57 58 59 60
struct gf100_fifo_base {
	struct nvkm_fifo_base base;
	struct nvkm_gpuobj *pgd;
	struct nvkm_vm *vm;
61 62
};

63 64
struct gf100_fifo_chan {
	struct nvkm_fifo_chan base;
65 66 67 68 69
	enum {
		STOPPED,
		RUNNING,
		KILLED
	} state;
70 71
};

72 73 74 75
/*******************************************************************************
 * FIFO channel objects
 ******************************************************************************/

76
static void
B
Ben Skeggs 已提交
77
gf100_fifo_runlist_update(struct gf100_fifo *fifo)
78
{
79 80
	struct nvkm_device *device = fifo->base.engine.subdev.device;
	struct nvkm_bar *bar = device->bar;
81
	struct nvkm_gpuobj *cur;
82 83
	int i, p;

B
Ben Skeggs 已提交
84 85 86
	mutex_lock(&nv_subdev(fifo)->mutex);
	cur = fifo->runlist.mem[fifo->runlist.active];
	fifo->runlist.active = !fifo->runlist.active;
87 88

	for (i = 0, p = 0; i < 128; i++) {
B
Ben Skeggs 已提交
89
		struct gf100_fifo_chan *chan = (void *)fifo->base.channel[i];
90 91 92 93 94
		if (chan && chan->state == RUNNING) {
			nv_wo32(cur, p + 0, i);
			nv_wo32(cur, p + 4, 0x00000004);
			p += 8;
		}
95
	}
96
	bar->flush(bar);
97

98 99
	nvkm_wr32(device, 0x002270, cur->addr >> 12);
	nvkm_wr32(device, 0x002274, 0x01f00000 | (p >> 3));
100

B
Ben Skeggs 已提交
101
	if (wait_event_timeout(fifo->runlist.wait,
102
			       !(nvkm_rd32(device, 0x00227c) & 0x00100000),
103
			       msecs_to_jiffies(2000)) == 0)
B
Ben Skeggs 已提交
104 105
		nv_error(fifo, "runlist update timeout\n");
	mutex_unlock(&nv_subdev(fifo)->mutex);
106
}
107

108
static int
109 110
gf100_fifo_context_attach(struct nvkm_object *parent,
			  struct nvkm_object *object)
111
{
112 113 114
	struct nvkm_bar *bar = nvkm_bar(parent);
	struct gf100_fifo_base *base = (void *)parent->parent;
	struct nvkm_engctx *ectx = (void *)object;
115 116
	u32 addr;
	int ret;
117

118
	switch (nv_engidx(object->engine)) {
119 120 121 122 123 124 125
	case NVDEV_ENGINE_SW    : return 0;
	case NVDEV_ENGINE_GR    : addr = 0x0210; break;
	case NVDEV_ENGINE_CE0   : addr = 0x0230; break;
	case NVDEV_ENGINE_CE1   : addr = 0x0240; break;
	case NVDEV_ENGINE_MSVLD : addr = 0x0270; break;
	case NVDEV_ENGINE_MSPDEC: addr = 0x0250; break;
	case NVDEV_ENGINE_MSPPP : addr = 0x0260; break;
126 127 128
	default:
		return -EINVAL;
	}
129

130
	if (!ectx->vma.node) {
131 132
		ret = nvkm_gpuobj_map_vm(nv_gpuobj(ectx), base->vm,
					 NV_MEM_ACCESS_RW, &ectx->vma);
133 134
		if (ret)
			return ret;
135 136

		nv_engctx(ectx)->addr = nv_gpuobj(base)->addr >> 12;
137 138
	}

139 140 141 142
	nv_wo32(base, addr + 0x00, lower_32_bits(ectx->vma.offset) | 4);
	nv_wo32(base, addr + 0x04, upper_32_bits(ectx->vma.offset));
	bar->flush(bar);
	return 0;
143 144
}

145
static int
146 147
gf100_fifo_context_detach(struct nvkm_object *parent, bool suspend,
			  struct nvkm_object *object)
148
{
B
Ben Skeggs 已提交
149
	struct gf100_fifo *fifo = (void *)parent->engine;
150 151
	struct gf100_fifo_base *base = (void *)parent->parent;
	struct gf100_fifo_chan *chan = (void *)parent;
152 153
	struct nvkm_device *device = fifo->base.engine.subdev.device;
	struct nvkm_bar *bar = device->bar;
154 155 156
	u32 addr;

	switch (nv_engidx(object->engine)) {
157 158 159 160 161 162 163
	case NVDEV_ENGINE_SW    : return 0;
	case NVDEV_ENGINE_GR    : addr = 0x0210; break;
	case NVDEV_ENGINE_CE0   : addr = 0x0230; break;
	case NVDEV_ENGINE_CE1   : addr = 0x0240; break;
	case NVDEV_ENGINE_MSVLD : addr = 0x0270; break;
	case NVDEV_ENGINE_MSPDEC: addr = 0x0250; break;
	case NVDEV_ENGINE_MSPPP : addr = 0x0260; break;
164 165
	default:
		return -EINVAL;
166 167
	}

168
	nvkm_wr32(device, 0x002634, chan->base.chid);
B
Ben Skeggs 已提交
169 170
	if (!nv_wait(fifo, 0x002634, 0xffffffff, chan->base.chid)) {
		nv_error(fifo, "channel %d [%s] kick timeout\n",
171
			 chan->base.chid, nvkm_client_name(chan));
172 173 174 175
		if (suspend)
			return -EBUSY;
	}

176 177 178
	nv_wo32(base, addr + 0x00, 0x00000000);
	nv_wo32(base, addr + 0x04, 0x00000000);
	bar->flush(bar);
179
	return 0;
180 181 182
}

static int
183 184 185
gf100_fifo_chan_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
		     struct nvkm_oclass *oclass, void *data, u32 size,
		     struct nvkm_object **pobject)
186
{
187 188 189
	union {
		struct nv50_channel_gpfifo_v0 v0;
	} *args = data;
190
	struct nvkm_bar *bar = nvkm_bar(parent);
B
Ben Skeggs 已提交
191
	struct gf100_fifo *fifo = (void *)engine;
192 193
	struct gf100_fifo_base *base = (void *)parent;
	struct gf100_fifo_chan *chan;
194 195
	u64 usermem, ioffset, ilength;
	int ret, i;
196

197 198 199 200 201 202 203 204
	nv_ioctl(parent, "create channel gpfifo size %d\n", size);
	if (nvif_unpack(args->v0, 0, 0, false)) {
		nv_ioctl(parent, "create channel gpfifo vers %d pushbuf %08x "
				 "ioffset %016llx ilength %08x\n",
			 args->v0.version, args->v0.pushbuf, args->v0.ioffset,
			 args->v0.ilength);
	} else
		return ret;
205

206
	ret = nvkm_fifo_channel_create(parent, engine, oclass, 1,
B
Ben Skeggs 已提交
207
				       fifo->user.bar.offset, 0x1000,
208 209 210 211 212 213 214 215
				       args->v0.pushbuf,
				       (1ULL << NVDEV_ENGINE_SW) |
				       (1ULL << NVDEV_ENGINE_GR) |
				       (1ULL << NVDEV_ENGINE_CE0) |
				       (1ULL << NVDEV_ENGINE_CE1) |
				       (1ULL << NVDEV_ENGINE_MSVLD) |
				       (1ULL << NVDEV_ENGINE_MSPDEC) |
				       (1ULL << NVDEV_ENGINE_MSPPP), &chan);
216 217 218 219
	*pobject = nv_object(chan);
	if (ret)
		return ret;

220 221
	args->v0.chid = chan->base.chid;

222 223
	nv_parent(chan)->context_attach = gf100_fifo_context_attach;
	nv_parent(chan)->context_detach = gf100_fifo_context_detach;
224 225

	usermem = chan->base.chid * 0x1000;
226 227
	ioffset = args->v0.ioffset;
	ilength = order_base_2(args->v0.ilength / 8);
228 229

	for (i = 0; i < 0x1000; i += 4)
B
Ben Skeggs 已提交
230
		nv_wo32(fifo->user.mem, usermem + i, 0x00000000);
231

B
Ben Skeggs 已提交
232 233
	nv_wo32(base, 0x08, lower_32_bits(fifo->user.mem->addr + usermem));
	nv_wo32(base, 0x0c, upper_32_bits(fifo->user.mem->addr + usermem));
234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250
	nv_wo32(base, 0x10, 0x0000face);
	nv_wo32(base, 0x30, 0xfffff902);
	nv_wo32(base, 0x48, lower_32_bits(ioffset));
	nv_wo32(base, 0x4c, upper_32_bits(ioffset) | (ilength << 16));
	nv_wo32(base, 0x54, 0x00000002);
	nv_wo32(base, 0x84, 0x20400000);
	nv_wo32(base, 0x94, 0x30000001);
	nv_wo32(base, 0x9c, 0x00000100);
	nv_wo32(base, 0xa4, 0x1f1f1f1f);
	nv_wo32(base, 0xa8, 0x1f1f1f1f);
	nv_wo32(base, 0xac, 0x0000001f);
	nv_wo32(base, 0xb8, 0xf8000000);
	nv_wo32(base, 0xf8, 0x10003080); /* 0x002310 */
	nv_wo32(base, 0xfc, 0x10000010); /* 0x002350 */
	bar->flush(bar);
	return 0;
}
251

252
static int
253
gf100_fifo_chan_init(struct nvkm_object *object)
254
{
255
	struct nvkm_gpuobj *base = nv_gpuobj(object->parent);
B
Ben Skeggs 已提交
256
	struct gf100_fifo *fifo = (void *)object->engine;
257
	struct gf100_fifo_chan *chan = (void *)object;
258
	struct nvkm_device *device = fifo->base.engine.subdev.device;
259 260
	u32 chid = chan->base.chid;
	int ret;
261

262
	ret = nvkm_fifo_channel_init(&chan->base);
263 264
	if (ret)
		return ret;
265

266
	nvkm_wr32(device, 0x003000 + (chid * 8), 0xc0000000 | base->addr >> 12);
267 268

	if (chan->state == STOPPED && (chan->state = RUNNING) == RUNNING) {
269
		nvkm_wr32(device, 0x003004 + (chid * 8), 0x001f0001);
B
Ben Skeggs 已提交
270
		gf100_fifo_runlist_update(fifo);
271 272
	}

273 274
	return 0;
}
275

B
Ben Skeggs 已提交
276
static void gf100_fifo_intr_engine(struct gf100_fifo *fifo);
B
Ben Skeggs 已提交
277

278
static int
279
gf100_fifo_chan_fini(struct nvkm_object *object, bool suspend)
280
{
B
Ben Skeggs 已提交
281
	struct gf100_fifo *fifo = (void *)object->engine;
282
	struct gf100_fifo_chan *chan = (void *)object;
283
	struct nvkm_device *device = fifo->base.engine.subdev.device;
284
	u32 chid = chan->base.chid;
285

286
	if (chan->state == RUNNING && (chan->state = STOPPED) == STOPPED) {
287
		nvkm_mask(device, 0x003004 + (chid * 8), 0x00000001, 0x00000000);
B
Ben Skeggs 已提交
288
		gf100_fifo_runlist_update(fifo);
289
	}
B
Ben Skeggs 已提交
290

B
Ben Skeggs 已提交
291
	gf100_fifo_intr_engine(fifo);
B
Ben Skeggs 已提交
292

293
	nvkm_wr32(device, 0x003000 + (chid * 8), 0x00000000);
294
	return nvkm_fifo_channel_fini(&chan->base, suspend);
295
}
296

297 298 299 300 301 302 303 304 305 306
static struct nvkm_ofuncs
gf100_fifo_ofuncs = {
	.ctor = gf100_fifo_chan_ctor,
	.dtor = _nvkm_fifo_channel_dtor,
	.init = gf100_fifo_chan_init,
	.fini = gf100_fifo_chan_fini,
	.map  = _nvkm_fifo_channel_map,
	.rd32 = _nvkm_fifo_channel_rd32,
	.wr32 = _nvkm_fifo_channel_wr32,
	.ntfy = _nvkm_fifo_channel_ntfy
307
};
308

309 310 311
static struct nvkm_oclass
gf100_fifo_sclass[] = {
	{ FERMI_CHANNEL_GPFIFO, &gf100_fifo_ofuncs },
312 313 314 315 316 317
	{}
};

/*******************************************************************************
 * FIFO context - instmem heap and vm setup
 ******************************************************************************/
318

319
static int
320 321 322
gf100_fifo_context_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
			struct nvkm_oclass *oclass, void *data, u32 size,
			struct nvkm_object **pobject)
323
{
324
	struct gf100_fifo_base *base;
325
	int ret;
326

327 328 329
	ret = nvkm_fifo_context_create(parent, engine, oclass, NULL, 0x1000,
				       0x1000, NVOBJ_FLAG_ZERO_ALLOC |
				       NVOBJ_FLAG_HEAP, &base);
330 331 332
	*pobject = nv_object(base);
	if (ret)
		return ret;
333

334 335
	ret = nvkm_gpuobj_new(nv_object(base), NULL, 0x10000, 0x1000, 0,
			      &base->pgd);
336 337 338 339 340 341 342 343
	if (ret)
		return ret;

	nv_wo32(base, 0x0200, lower_32_bits(base->pgd->addr));
	nv_wo32(base, 0x0204, upper_32_bits(base->pgd->addr));
	nv_wo32(base, 0x0208, 0xffffffff);
	nv_wo32(base, 0x020c, 0x000000ff);

344
	ret = nvkm_vm_ref(nvkm_client(parent)->vm, &base->vm, base->pgd);
345 346
	if (ret)
		return ret;
347 348 349 350

	return 0;
}

351
static void
352
gf100_fifo_context_dtor(struct nvkm_object *object)
353
{
354 355 356 357
	struct gf100_fifo_base *base = (void *)object;
	nvkm_vm_ref(NULL, &base->vm, base->pgd);
	nvkm_gpuobj_ref(NULL, &base->pgd);
	nvkm_fifo_context_destroy(&base->base);
358 359
}

360 361
static struct nvkm_oclass
gf100_fifo_cclass = {
362
	.handle = NV_ENGCTX(FIFO, 0xc0),
363 364 365 366 367 368 369
	.ofuncs = &(struct nvkm_ofuncs) {
		.ctor = gf100_fifo_context_ctor,
		.dtor = gf100_fifo_context_dtor,
		.init = _nvkm_fifo_context_init,
		.fini = _nvkm_fifo_context_fini,
		.rd32 = _nvkm_fifo_context_rd32,
		.wr32 = _nvkm_fifo_context_wr32,
370 371 372 373 374 375
	},
};

/*******************************************************************************
 * PFIFO engine
 ******************************************************************************/
376

377
static inline int
B
Ben Skeggs 已提交
378
gf100_fifo_engidx(struct gf100_fifo *fifo, u32 engn)
379 380
{
	switch (engn) {
381 382 383 384 385 386
	case NVDEV_ENGINE_GR    : engn = 0; break;
	case NVDEV_ENGINE_MSVLD : engn = 1; break;
	case NVDEV_ENGINE_MSPPP : engn = 2; break;
	case NVDEV_ENGINE_MSPDEC: engn = 3; break;
	case NVDEV_ENGINE_CE0   : engn = 4; break;
	case NVDEV_ENGINE_CE1   : engn = 5; break;
387 388 389 390 391 392 393
	default:
		return -1;
	}

	return engn;
}

394
static inline struct nvkm_engine *
B
Ben Skeggs 已提交
395
gf100_fifo_engine(struct gf100_fifo *fifo, u32 engn)
396 397 398
{
	switch (engn) {
	case 0: engn = NVDEV_ENGINE_GR; break;
399
	case 1: engn = NVDEV_ENGINE_MSVLD; break;
400
	case 2: engn = NVDEV_ENGINE_MSPPP; break;
401
	case 3: engn = NVDEV_ENGINE_MSPDEC; break;
402 403
	case 4: engn = NVDEV_ENGINE_CE0; break;
	case 5: engn = NVDEV_ENGINE_CE1; break;
404 405 406 407
	default:
		return NULL;
	}

B
Ben Skeggs 已提交
408
	return nvkm_engine(fifo, engn);
409 410 411
}

static void
412
gf100_fifo_recover_work(struct work_struct *work)
413
{
B
Ben Skeggs 已提交
414
	struct gf100_fifo *fifo = container_of(work, typeof(*fifo), fault);
415
	struct nvkm_device *device = fifo->base.engine.subdev.device;
416
	struct nvkm_object *engine;
417 418 419 420
	unsigned long flags;
	u32 engn, engm = 0;
	u64 mask, todo;

B
Ben Skeggs 已提交
421 422 423 424
	spin_lock_irqsave(&fifo->base.lock, flags);
	mask = fifo->mask;
	fifo->mask = 0ULL;
	spin_unlock_irqrestore(&fifo->base.lock, flags);
425 426

	for (todo = mask; engn = __ffs64(todo), todo; todo &= ~(1 << engn))
B
Ben Skeggs 已提交
427
		engm |= 1 << gf100_fifo_engidx(fifo, engn);
428
	nvkm_mask(device, 0x002630, engm, engm);
429 430

	for (todo = mask; engn = __ffs64(todo), todo; todo &= ~(1 << engn)) {
B
Ben Skeggs 已提交
431
		if ((engine = (void *)nvkm_engine(fifo, engn))) {
432 433 434 435 436
			nv_ofuncs(engine)->fini(engine, false);
			WARN_ON(nv_ofuncs(engine)->init(engine));
		}
	}

B
Ben Skeggs 已提交
437
	gf100_fifo_runlist_update(fifo);
438 439
	nvkm_wr32(device, 0x00262c, engm);
	nvkm_mask(device, 0x002630, engm, 0x00000000);
440 441 442
}

static void
B
Ben Skeggs 已提交
443
gf100_fifo_recover(struct gf100_fifo *fifo, struct nvkm_engine *engine,
444
		   struct gf100_fifo_chan *chan)
445
{
446
	struct nvkm_device *device = fifo->base.engine.subdev.device;
447 448 449
	u32 chid = chan->base.chid;
	unsigned long flags;

B
Ben Skeggs 已提交
450
	nv_error(fifo, "%s engine fault on channel %d, recovering...\n",
451 452
		       nv_subdev(engine)->name, chid);

453
	nvkm_mask(device, 0x003004 + (chid * 0x08), 0x00000001, 0x00000000);
454 455
	chan->state = KILLED;

B
Ben Skeggs 已提交
456 457 458 459
	spin_lock_irqsave(&fifo->base.lock, flags);
	fifo->mask |= 1ULL << nv_engidx(engine);
	spin_unlock_irqrestore(&fifo->base.lock, flags);
	schedule_work(&fifo->fault);
460 461
}

462
static int
B
Ben Skeggs 已提交
463
gf100_fifo_swmthd(struct gf100_fifo *fifo, u32 chid, u32 mthd, u32 data)
464
{
465 466
	struct gf100_fifo_chan *chan = NULL;
	struct nvkm_handle *bind;
467 468 469
	unsigned long flags;
	int ret = -EINVAL;

B
Ben Skeggs 已提交
470 471 472
	spin_lock_irqsave(&fifo->base.lock, flags);
	if (likely(chid >= fifo->base.min && chid <= fifo->base.max))
		chan = (void *)fifo->base.channel[chid];
473 474 475
	if (unlikely(!chan))
		goto out;

476
	bind = nvkm_namedb_get_class(nv_namedb(chan), 0x906e);
477 478 479
	if (likely(bind)) {
		if (!mthd || !nv_call(bind->object, mthd, data))
			ret = 0;
480
		nvkm_namedb_put(bind);
481 482 483
	}

out:
B
Ben Skeggs 已提交
484
	spin_unlock_irqrestore(&fifo->base.lock, flags);
485 486 487
	return ret;
}

488 489
static const struct nvkm_enum
gf100_fifo_sched_reason[] = {
B
Ben Skeggs 已提交
490 491 492 493
	{ 0x0a, "CTXSW_TIMEOUT" },
	{}
};

494
static void
B
Ben Skeggs 已提交
495
gf100_fifo_intr_sched_ctxsw(struct gf100_fifo *fifo)
496
{
497
	struct nvkm_device *device = fifo->base.engine.subdev.device;
498 499
	struct nvkm_engine *engine;
	struct gf100_fifo_chan *chan;
500 501 502
	u32 engn;

	for (engn = 0; engn < 6; engn++) {
503
		u32 stat = nvkm_rd32(device, 0x002640 + (engn * 0x04));
504 505 506 507 508 509 510 511
		u32 busy = (stat & 0x80000000);
		u32 save = (stat & 0x00100000); /* maybe? */
		u32 unk0 = (stat & 0x00040000);
		u32 unk1 = (stat & 0x00001000);
		u32 chid = (stat & 0x0000007f);
		(void)save;

		if (busy && unk0 && unk1) {
B
Ben Skeggs 已提交
512
			if (!(chan = (void *)fifo->base.channel[chid]))
513
				continue;
B
Ben Skeggs 已提交
514
			if (!(engine = gf100_fifo_engine(fifo, engn)))
515
				continue;
B
Ben Skeggs 已提交
516
			gf100_fifo_recover(fifo, engine, chan);
517 518 519 520
		}
	}
}

B
Ben Skeggs 已提交
521
static void
B
Ben Skeggs 已提交
522
gf100_fifo_intr_sched(struct gf100_fifo *fifo)
B
Ben Skeggs 已提交
523
{
524 525
	struct nvkm_device *device = fifo->base.engine.subdev.device;
	u32 intr = nvkm_rd32(device, 0x00254c);
B
Ben Skeggs 已提交
526
	u32 code = intr & 0x000000ff;
527
	const struct nvkm_enum *en;
B
Ben Skeggs 已提交
528 529
	char enunk[6] = "";

530
	en = nvkm_enum_find(gf100_fifo_sched_reason, code);
B
Ben Skeggs 已提交
531 532 533
	if (!en)
		snprintf(enunk, sizeof(enunk), "UNK%02x", code);

B
Ben Skeggs 已提交
534
	nv_error(fifo, "SCHED_ERROR [ %s ]\n", en ? en->name : enunk);
535 536 537

	switch (code) {
	case 0x0a:
B
Ben Skeggs 已提交
538
		gf100_fifo_intr_sched_ctxsw(fifo);
539 540 541 542
		break;
	default:
		break;
	}
B
Ben Skeggs 已提交
543 544
}

545 546
static const struct nvkm_enum
gf100_fifo_fault_engine[] = {
547
	{ 0x00, "PGRAPH", NULL, NVDEV_ENGINE_GR },
548 549 550
	{ 0x03, "PEEPHOLE", NULL, NVDEV_ENGINE_IFB },
	{ 0x04, "BAR1", NULL, NVDEV_SUBDEV_BAR },
	{ 0x05, "BAR3", NULL, NVDEV_SUBDEV_INSTMEM },
551
	{ 0x07, "PFIFO", NULL, NVDEV_ENGINE_FIFO },
552
	{ 0x10, "PMSVLD", NULL, NVDEV_ENGINE_MSVLD },
553
	{ 0x11, "PMSPPP", NULL, NVDEV_ENGINE_MSPPP },
B
Ben Skeggs 已提交
554
	{ 0x13, "PCOUNTER" },
555
	{ 0x14, "PMSPDEC", NULL, NVDEV_ENGINE_MSPDEC },
556 557
	{ 0x15, "PCE0", NULL, NVDEV_ENGINE_CE0 },
	{ 0x16, "PCE1", NULL, NVDEV_ENGINE_CE1 },
B
Ben Skeggs 已提交
558
	{ 0x17, "PDAEMON" },
559 560 561
	{}
};

562 563
static const struct nvkm_enum
gf100_fifo_fault_reason[] = {
B
Ben Skeggs 已提交
564 565 566 567 568 569 570 571 572
	{ 0x00, "PT_NOT_PRESENT" },
	{ 0x01, "PT_TOO_SHORT" },
	{ 0x02, "PAGE_NOT_PRESENT" },
	{ 0x03, "VM_LIMIT_EXCEEDED" },
	{ 0x04, "NO_CHANNEL" },
	{ 0x05, "PAGE_SYSTEM_ONLY" },
	{ 0x06, "PAGE_READ_ONLY" },
	{ 0x0a, "COMPRESSED_SYSRAM" },
	{ 0x0c, "INVALID_STORAGE_TYPE" },
573 574 575
	{}
};

576 577
static const struct nvkm_enum
gf100_fifo_fault_hubclient[] = {
578 579 580 581 582 583 584 585
	{ 0x01, "PCOPY0" },
	{ 0x02, "PCOPY1" },
	{ 0x04, "DISPATCH" },
	{ 0x05, "CTXCTL" },
	{ 0x06, "PFIFO" },
	{ 0x07, "BAR_READ" },
	{ 0x08, "BAR_WRITE" },
	{ 0x0b, "PVP" },
586
	{ 0x0c, "PMSPPP" },
587
	{ 0x0d, "PMSVLD" },
588 589 590 591 592 593 594
	{ 0x11, "PCOUNTER" },
	{ 0x12, "PDAEMON" },
	{ 0x14, "CCACHE" },
	{ 0x15, "CCACHE_POST" },
	{}
};

595 596
static const struct nvkm_enum
gf100_fifo_fault_gpcclient[] = {
597 598 599 600 601 602 603
	{ 0x01, "TEX" },
	{ 0x0c, "ESETUP" },
	{ 0x0e, "CTXCTL" },
	{ 0x0f, "PROP" },
	{}
};

604
static void
B
Ben Skeggs 已提交
605
gf100_fifo_intr_fault(struct gf100_fifo *fifo, int unit)
606
{
607 608 609 610 611
	struct nvkm_device *device = fifo->base.engine.subdev.device;
	u32 inst = nvkm_rd32(device, 0x002800 + (unit * 0x10));
	u32 valo = nvkm_rd32(device, 0x002804 + (unit * 0x10));
	u32 vahi = nvkm_rd32(device, 0x002808 + (unit * 0x10));
	u32 stat = nvkm_rd32(device, 0x00280c + (unit * 0x10));
612
	u32 gpc    = (stat & 0x1f000000) >> 24;
613
	u32 client = (stat & 0x00001f00) >> 8;
614 615 616
	u32 write  = (stat & 0x00000080);
	u32 hub    = (stat & 0x00000040);
	u32 reason = (stat & 0x0000000f);
617 618 619
	struct nvkm_object *engctx = NULL, *object;
	struct nvkm_engine *engine = NULL;
	const struct nvkm_enum *er, *eu, *ec;
620 621 622 623
	char erunk[6] = "";
	char euunk[6] = "";
	char ecunk[6] = "";
	char gpcid[3] = "";
624

625
	er = nvkm_enum_find(gf100_fifo_fault_reason, reason);
626 627 628
	if (!er)
		snprintf(erunk, sizeof(erunk), "UNK%02X", reason);

629
	eu = nvkm_enum_find(gf100_fifo_fault_engine, unit);
630
	if (eu) {
631 632
		switch (eu->data2) {
		case NVDEV_SUBDEV_BAR:
633
			nvkm_mask(device, 0x001704, 0x00000000, 0x00000000);
634 635
			break;
		case NVDEV_SUBDEV_INSTMEM:
636
			nvkm_mask(device, 0x001714, 0x00000000, 0x00000000);
637 638
			break;
		case NVDEV_ENGINE_IFB:
639
			nvkm_mask(device, 0x001718, 0x00000000, 0x00000000);
640 641
			break;
		default:
B
Ben Skeggs 已提交
642
			engine = nvkm_engine(fifo, eu->data2);
643
			if (engine)
644
				engctx = nvkm_engctx_get(engine, inst);
645
			break;
646
		}
647
	} else {
648
		snprintf(euunk, sizeof(euunk), "UNK%02x", unit);
649
	}
650

651
	if (hub) {
652
		ec = nvkm_enum_find(gf100_fifo_fault_hubclient, client);
653
	} else {
654
		ec = nvkm_enum_find(gf100_fifo_fault_gpcclient, client);
655
		snprintf(gpcid, sizeof(gpcid), "%d", gpc);
656
	}
657 658 659 660

	if (!ec)
		snprintf(ecunk, sizeof(ecunk), "UNK%02x", client);

B
Ben Skeggs 已提交
661
	nv_error(fifo, "%s fault at 0x%010llx [%s] from %s/%s%s%s%s on "
662 663 664 665
		       "channel 0x%010llx [%s]\n", write ? "write" : "read",
		 (u64)vahi << 32 | valo, er ? er->name : erunk,
		 eu ? eu->name : euunk, hub ? "" : "GPC", gpcid, hub ? "" : "/",
		 ec ? ec->name : ecunk, (u64)inst << 12,
666
		 nvkm_client_name(engctx));
667

668 669 670
	object = engctx;
	while (object) {
		switch (nv_mclass(object)) {
671
		case FERMI_CHANNEL_GPFIFO:
B
Ben Skeggs 已提交
672
			gf100_fifo_recover(fifo, engine, (void *)object);
673 674 675 676 677
			break;
		}
		object = object->parent;
	}

678
	nvkm_engctx_put(engctx);
679 680
}

681 682
static const struct nvkm_bitfield
gf100_fifo_pbdma_intr[] = {
683 684 685 686 687
/*	{ 0x00008000, "" }	seen with null ib push */
	{ 0x00200000, "ILLEGAL_MTHD" },
	{ 0x00800000, "EMPTY_SUBC" },
	{}
};
688

689
static void
B
Ben Skeggs 已提交
690
gf100_fifo_intr_pbdma(struct gf100_fifo *fifo, int unit)
691
{
692 693 694 695 696
	struct nvkm_device *device = fifo->base.engine.subdev.device;
	u32 stat = nvkm_rd32(device, 0x040108 + (unit * 0x2000));
	u32 addr = nvkm_rd32(device, 0x0400c0 + (unit * 0x2000));
	u32 data = nvkm_rd32(device, 0x0400c4 + (unit * 0x2000));
	u32 chid = nvkm_rd32(device, 0x040120 + (unit * 0x2000)) & 0x7f;
697
	u32 subc = (addr & 0x00070000) >> 16;
698
	u32 mthd = (addr & 0x00003ffc);
699
	u32 show = stat;
700

701
	if (stat & 0x00800000) {
B
Ben Skeggs 已提交
702
		if (!gf100_fifo_swmthd(fifo, chid, mthd, data))
703 704 705
			show &= ~0x00800000;
	}

706
	if (show) {
B
Ben Skeggs 已提交
707
		nv_error(fifo, "PBDMA%d:", unit);
708
		nvkm_bitfield_print(gf100_fifo_pbdma_intr, show);
M
Marcin Slusarz 已提交
709
		pr_cont("\n");
B
Ben Skeggs 已提交
710
		nv_error(fifo,
711
			 "PBDMA%d: ch %d [%s] subc %d mthd 0x%04x data 0x%08x\n",
712
			 unit, chid,
B
Ben Skeggs 已提交
713
			 nvkm_client_name_for_fifo_chid(&fifo->base, chid),
714
			 subc, mthd, data);
715
	}
716

717 718
	nvkm_wr32(device, 0x0400c0 + (unit * 0x2000), 0x80600008);
	nvkm_wr32(device, 0x040108 + (unit * 0x2000), stat);
719 720
}

B
Ben Skeggs 已提交
721
static void
B
Ben Skeggs 已提交
722
gf100_fifo_intr_runlist(struct gf100_fifo *fifo)
B
Ben Skeggs 已提交
723
{
724 725
	struct nvkm_device *device = fifo->base.engine.subdev.device;
	u32 intr = nvkm_rd32(device, 0x002a00);
B
Ben Skeggs 已提交
726 727

	if (intr & 0x10000000) {
B
Ben Skeggs 已提交
728
		wake_up(&fifo->runlist.wait);
729
		nvkm_wr32(device, 0x002a00, 0x10000000);
B
Ben Skeggs 已提交
730 731 732 733
		intr &= ~0x10000000;
	}

	if (intr) {
B
Ben Skeggs 已提交
734
		nv_error(fifo, "RUNLIST 0x%08x\n", intr);
735
		nvkm_wr32(device, 0x002a00, intr);
B
Ben Skeggs 已提交
736 737 738
	}
}

B
Ben Skeggs 已提交
739
static void
B
Ben Skeggs 已提交
740
gf100_fifo_intr_engine_unit(struct gf100_fifo *fifo, int engn)
B
Ben Skeggs 已提交
741
{
742 743 744
	struct nvkm_device *device = fifo->base.engine.subdev.device;
	u32 intr = nvkm_rd32(device, 0x0025a8 + (engn * 0x04));
	u32 inte = nvkm_rd32(device, 0x002628);
B
Ben Skeggs 已提交
745 746
	u32 unkn;

747
	nvkm_wr32(device, 0x0025a8 + (engn * 0x04), intr);
748

B
Ben Skeggs 已提交
749 750 751
	for (unkn = 0; unkn < 8; unkn++) {
		u32 ints = (intr >> (unkn * 0x04)) & inte;
		if (ints & 0x1) {
B
Ben Skeggs 已提交
752
			nvkm_fifo_uevent(&fifo->base);
B
Ben Skeggs 已提交
753 754 755
			ints &= ~1;
		}
		if (ints) {
B
Ben Skeggs 已提交
756
			nv_error(fifo, "ENGINE %d %d %01x", engn, unkn, ints);
757
			nvkm_mask(device, 0x002628, ints, 0);
B
Ben Skeggs 已提交
758 759 760 761 762
		}
	}
}

static void
B
Ben Skeggs 已提交
763
gf100_fifo_intr_engine(struct gf100_fifo *fifo)
B
Ben Skeggs 已提交
764
{
765 766
	struct nvkm_device *device = fifo->base.engine.subdev.device;
	u32 mask = nvkm_rd32(device, 0x0025a4);
B
Ben Skeggs 已提交
767 768
	while (mask) {
		u32 unit = __ffs(mask);
B
Ben Skeggs 已提交
769
		gf100_fifo_intr_engine_unit(fifo, unit);
B
Ben Skeggs 已提交
770 771 772 773
		mask &= ~(1 << unit);
	}
}

774
static void
775
gf100_fifo_intr(struct nvkm_subdev *subdev)
776
{
B
Ben Skeggs 已提交
777
	struct gf100_fifo *fifo = (void *)subdev;
778 779 780
	struct nvkm_device *device = fifo->base.engine.subdev.device;
	u32 mask = nvkm_rd32(device, 0x002140);
	u32 stat = nvkm_rd32(device, 0x002100) & mask;
781

782
	if (stat & 0x00000001) {
783
		u32 intr = nvkm_rd32(device, 0x00252c);
B
Ben Skeggs 已提交
784
		nv_warn(fifo, "INTR 0x00000001: 0x%08x\n", intr);
785
		nvkm_wr32(device, 0x002100, 0x00000001);
786 787 788
		stat &= ~0x00000001;
	}

789
	if (stat & 0x00000100) {
B
Ben Skeggs 已提交
790
		gf100_fifo_intr_sched(fifo);
791
		nvkm_wr32(device, 0x002100, 0x00000100);
792 793 794
		stat &= ~0x00000100;
	}

795
	if (stat & 0x00010000) {
796
		u32 intr = nvkm_rd32(device, 0x00256c);
B
Ben Skeggs 已提交
797
		nv_warn(fifo, "INTR 0x00010000: 0x%08x\n", intr);
798
		nvkm_wr32(device, 0x002100, 0x00010000);
799 800 801 802
		stat &= ~0x00010000;
	}

	if (stat & 0x01000000) {
803
		u32 intr = nvkm_rd32(device, 0x00258c);
B
Ben Skeggs 已提交
804
		nv_warn(fifo, "INTR 0x01000000: 0x%08x\n", intr);
805
		nvkm_wr32(device, 0x002100, 0x01000000);
806 807 808
		stat &= ~0x01000000;
	}

809
	if (stat & 0x10000000) {
810
		u32 mask = nvkm_rd32(device, 0x00259c);
811 812
		while (mask) {
			u32 unit = __ffs(mask);
B
Ben Skeggs 已提交
813
			gf100_fifo_intr_fault(fifo, unit);
814
			nvkm_wr32(device, 0x00259c, (1 << unit));
815
			mask &= ~(1 << unit);
816 817 818 819 820
		}
		stat &= ~0x10000000;
	}

	if (stat & 0x20000000) {
821
		u32 mask = nvkm_rd32(device, 0x0025a0);
822 823
		while (mask) {
			u32 unit = __ffs(mask);
B
Ben Skeggs 已提交
824
			gf100_fifo_intr_pbdma(fifo, unit);
825
			nvkm_wr32(device, 0x0025a0, (1 << unit));
826
			mask &= ~(1 << unit);
827 828 829 830
		}
		stat &= ~0x20000000;
	}

831
	if (stat & 0x40000000) {
B
Ben Skeggs 已提交
832
		gf100_fifo_intr_runlist(fifo);
833 834 835
		stat &= ~0x40000000;
	}

836
	if (stat & 0x80000000) {
B
Ben Skeggs 已提交
837
		gf100_fifo_intr_engine(fifo);
838 839 840
		stat &= ~0x80000000;
	}

841
	if (stat) {
B
Ben Skeggs 已提交
842
		nv_error(fifo, "INTR 0x%08x\n", stat);
843 844
		nvkm_mask(device, 0x002140, stat, 0x00000000);
		nvkm_wr32(device, 0x002100, stat);
845 846
	}
}
847

848
static void
849
gf100_fifo_uevent_init(struct nvkm_event *event, int type, int index)
850
{
851
	struct nvkm_fifo *fifo = container_of(event, typeof(*fifo), uevent);
852 853
	struct nvkm_device *device = fifo->engine.subdev.device;
	nvkm_mask(device, 0x002140, 0x80000000, 0x80000000);
854 855 856
}

static void
857
gf100_fifo_uevent_fini(struct nvkm_event *event, int type, int index)
858
{
859
	struct nvkm_fifo *fifo = container_of(event, typeof(*fifo), uevent);
860 861
	struct nvkm_device *device = fifo->engine.subdev.device;
	nvkm_mask(device, 0x002140, 0x80000000, 0x00000000);
862 863
}

864
static const struct nvkm_event_func
865 866 867 868
gf100_fifo_uevent_func = {
	.ctor = nvkm_fifo_uevent_ctor,
	.init = gf100_fifo_uevent_init,
	.fini = gf100_fifo_uevent_fini,
869 870
};

871
static int
872 873 874
gf100_fifo_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
		struct nvkm_oclass *oclass, void *data, u32 size,
		struct nvkm_object **pobject)
875
{
B
Ben Skeggs 已提交
876
	struct gf100_fifo *fifo;
877 878
	int ret;

B
Ben Skeggs 已提交
879 880
	ret = nvkm_fifo_create(parent, engine, oclass, 0, 127, &fifo);
	*pobject = nv_object(fifo);
881 882 883
	if (ret)
		return ret;

B
Ben Skeggs 已提交
884
	INIT_WORK(&fifo->fault, gf100_fifo_recover_work);
885

B
Ben Skeggs 已提交
886 887
	ret = nvkm_gpuobj_new(nv_object(fifo), NULL, 0x1000, 0x1000, 0,
			      &fifo->runlist.mem[0]);
888 889 890
	if (ret)
		return ret;

B
Ben Skeggs 已提交
891 892
	ret = nvkm_gpuobj_new(nv_object(fifo), NULL, 0x1000, 0x1000, 0,
			      &fifo->runlist.mem[1]);
893 894 895
	if (ret)
		return ret;

B
Ben Skeggs 已提交
896
	init_waitqueue_head(&fifo->runlist.wait);
B
Ben Skeggs 已提交
897

B
Ben Skeggs 已提交
898 899
	ret = nvkm_gpuobj_new(nv_object(fifo), NULL, 128 * 0x1000, 0x1000, 0,
			      &fifo->user.mem);
900 901 902
	if (ret)
		return ret;

B
Ben Skeggs 已提交
903 904
	ret = nvkm_gpuobj_map(fifo->user.mem, NV_MEM_ACCESS_RW,
			      &fifo->user.bar);
905 906 907
	if (ret)
		return ret;

B
Ben Skeggs 已提交
908
	ret = nvkm_event_init(&gf100_fifo_uevent_func, 1, 1, &fifo->base.uevent);
909 910
	if (ret)
		return ret;
911

B
Ben Skeggs 已提交
912 913 914 915
	nv_subdev(fifo)->unit = 0x00000100;
	nv_subdev(fifo)->intr = gf100_fifo_intr;
	nv_engine(fifo)->cclass = &gf100_fifo_cclass;
	nv_engine(fifo)->sclass = gf100_fifo_sclass;
916 917 918
	return 0;
}

919
static void
920
gf100_fifo_dtor(struct nvkm_object *object)
921
{
B
Ben Skeggs 已提交
922
	struct gf100_fifo *fifo = (void *)object;
923

B
Ben Skeggs 已提交
924 925 926 927
	nvkm_gpuobj_unmap(&fifo->user.bar);
	nvkm_gpuobj_ref(NULL, &fifo->user.mem);
	nvkm_gpuobj_ref(NULL, &fifo->runlist.mem[0]);
	nvkm_gpuobj_ref(NULL, &fifo->runlist.mem[1]);
928

B
Ben Skeggs 已提交
929
	nvkm_fifo_destroy(&fifo->base);
930 931
}

932
static int
933
gf100_fifo_init(struct nvkm_object *object)
934
{
B
Ben Skeggs 已提交
935
	struct gf100_fifo *fifo = (void *)object;
936
	struct nvkm_device *device = fifo->base.engine.subdev.device;
937
	int ret, i;
938

B
Ben Skeggs 已提交
939
	ret = nvkm_fifo_init(&fifo->base);
940 941
	if (ret)
		return ret;
942

943 944
	nvkm_wr32(device, 0x000204, 0xffffffff);
	nvkm_wr32(device, 0x002204, 0xffffffff);
945

946
	fifo->spoon_nr = hweight32(nvkm_rd32(device, 0x002204));
B
Ben Skeggs 已提交
947
	nv_debug(fifo, "%d PBDMA unit(s)\n", fifo->spoon_nr);
948

949
	/* assign engines to PBDMAs */
B
Ben Skeggs 已提交
950
	if (fifo->spoon_nr >= 3) {
951 952 953 954 955 956
		nvkm_wr32(device, 0x002208, ~(1 << 0)); /* PGRAPH */
		nvkm_wr32(device, 0x00220c, ~(1 << 1)); /* PVP */
		nvkm_wr32(device, 0x002210, ~(1 << 1)); /* PMSPP */
		nvkm_wr32(device, 0x002214, ~(1 << 1)); /* PMSVLD */
		nvkm_wr32(device, 0x002218, ~(1 << 2)); /* PCE0 */
		nvkm_wr32(device, 0x00221c, ~(1 << 1)); /* PCE1 */
957
	}
958

959
	/* PBDMA[n] */
B
Ben Skeggs 已提交
960
	for (i = 0; i < fifo->spoon_nr; i++) {
961 962 963
		nvkm_mask(device, 0x04013c + (i * 0x2000), 0x10000100, 0x00000000);
		nvkm_wr32(device, 0x040108 + (i * 0x2000), 0xffffffff); /* INTR */
		nvkm_wr32(device, 0x04010c + (i * 0x2000), 0xfffffeff); /* INTREN */
964
	}
965

966 967
	nvkm_mask(device, 0x002200, 0x00000001, 0x00000001);
	nvkm_wr32(device, 0x002254, 0x10000000 | fifo->user.bar.offset >> 12);
968

969 970 971
	nvkm_wr32(device, 0x002100, 0xffffffff);
	nvkm_wr32(device, 0x002140, 0x7fffffff);
	nvkm_wr32(device, 0x002628, 0x00000001); /* ENGINE_INTR_EN */
972
	return 0;
973
}
974

975 976
struct nvkm_oclass *
gf100_fifo_oclass = &(struct nvkm_oclass) {
977
	.handle = NV_ENGINE(FIFO, 0xc0),
978 979 980 981 982
	.ofuncs = &(struct nvkm_ofuncs) {
		.ctor = gf100_fifo_ctor,
		.dtor = gf100_fifo_dtor,
		.init = gf100_fifo_init,
		.fini = _nvkm_fifo_fini,
983 984
	},
};