hif.c 18.7 KB
Newer Older
K
Kalle Valo 已提交
1 2
/*
 * Copyright (c) 2007-2011 Atheros Communications Inc.
3
 * Copyright (c) 2011-2012 Qualcomm Atheros, Inc.
K
Kalle Valo 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */
17
#include "hif.h"
K
Kalle Valo 已提交
18

K
Kalle Valo 已提交
19 20
#include <linux/export.h>

K
Kalle Valo 已提交
21 22 23 24 25 26 27 28 29
#include "core.h"
#include "target.h"
#include "hif-ops.h"
#include "debug.h"

#define MAILBOX_FOR_BLOCK_SIZE          1

#define ATH6KL_TIME_QUANTUM	10  /* in ms */

K
Kalle Valo 已提交
30 31
static int ath6kl_hif_cp_scat_dma_buf(struct hif_scatter_req *req,
				      bool from_dma)
K
Kalle Valo 已提交
32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52
{
	u8 *buf;
	int i;

	buf = req->virt_dma_buf;

	for (i = 0; i < req->scat_entries; i++) {

		if (from_dma)
			memcpy(req->scat_list[i].buf, buf,
			       req->scat_list[i].len);
		else
			memcpy(buf, req->scat_list[i].buf,
			       req->scat_list[i].len);

		buf += req->scat_list[i].len;
	}

	return 0;
}

K
Kalle Valo 已提交
53
int ath6kl_hif_rw_comp_handler(void *context, int status)
K
Kalle Valo 已提交
54 55 56
{
	struct htc_packet *packet = context;

K
Kalle Valo 已提交
57
	ath6kl_dbg(ATH6KL_DBG_HIF, "hif rw completion pkt 0x%p status %d\n",
K
Kalle Valo 已提交
58 59 60 61 62 63 64
		   packet, status);

	packet->status = status;
	packet->completion(packet->context, packet);

	return 0;
}
K
Kalle Valo 已提交
65 66
EXPORT_SYMBOL(ath6kl_hif_rw_comp_handler);

K
Kalle Valo 已提交
67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
#define REG_DUMP_COUNT_AR6003   60
#define REGISTER_DUMP_LEN_MAX   60

static void ath6kl_hif_dump_fw_crash(struct ath6kl *ar)
{
	__le32 regdump_val[REGISTER_DUMP_LEN_MAX];
	u32 i, address, regdump_addr = 0;
	int ret;

	if (ar->target_type != TARGET_TYPE_AR6003)
		return;

	/* the reg dump pointer is copied to the host interest area */
	address = ath6kl_get_hi_item_addr(ar, HI_ITEM(hi_failure_state));
	address = TARG_VTOP(ar->target_type, address);

	/* read RAM location through diagnostic window */
	ret = ath6kl_diag_read32(ar, address, &regdump_addr);

	if (ret || !regdump_addr) {
		ath6kl_warn("failed to get ptr to register dump area: %d\n",
			    ret);
		return;
	}

	ath6kl_dbg(ATH6KL_DBG_IRQ, "register dump data address 0x%x\n",
93
		   regdump_addr);
K
Kalle Valo 已提交
94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
	regdump_addr = TARG_VTOP(ar->target_type, regdump_addr);

	/* fetch register dump data */
	ret = ath6kl_diag_read(ar, regdump_addr, (u8 *)&regdump_val[0],
				  REG_DUMP_COUNT_AR6003 * (sizeof(u32)));
	if (ret) {
		ath6kl_warn("failed to get register dump: %d\n", ret);
		return;
	}

	ath6kl_info("crash dump:\n");
	ath6kl_info("hw 0x%x fw %s\n", ar->wiphy->hw_version,
		    ar->wiphy->fw_version);

	BUILD_BUG_ON(REG_DUMP_COUNT_AR6003 % 4);

110
	for (i = 0; i < REG_DUMP_COUNT_AR6003; i += 4) {
K
Kalle Valo 已提交
111
		ath6kl_info("%d: 0x%8.8x 0x%8.8x 0x%8.8x 0x%8.8x\n",
112
			    i,
K
Kalle Valo 已提交
113 114 115 116 117 118 119
			    le32_to_cpu(regdump_val[i]),
			    le32_to_cpu(regdump_val[i + 1]),
			    le32_to_cpu(regdump_val[i + 2]),
			    le32_to_cpu(regdump_val[i + 3]));
	}

}
K
Kalle Valo 已提交
120

K
Kalle Valo 已提交
121
static int ath6kl_hif_proc_dbg_intr(struct ath6kl_device *dev)
K
Kalle Valo 已提交
122 123
{
	u32 dummy;
K
Kalle Valo 已提交
124
	int ret;
K
Kalle Valo 已提交
125

K
Kalle Valo 已提交
126
	ath6kl_warn("firmware crashed\n");
K
Kalle Valo 已提交
127 128 129 130 131

	/*
	 * read counter to clear the interrupt, the debug error interrupt is
	 * counter 0.
	 */
K
Kalle Valo 已提交
132
	ret = hif_read_write_sync(dev->ar, COUNT_DEC_ADDRESS,
K
Kalle Valo 已提交
133
				     (u8 *)&dummy, 4, HIF_RD_SYNC_BYTE_INC);
K
Kalle Valo 已提交
134 135 136 137
	if (ret)
		ath6kl_warn("Failed to clear debug interrupt: %d\n", ret);

	ath6kl_hif_dump_fw_crash(dev->ar);
E
Etay Luz 已提交
138
	ath6kl_read_fwlogs(dev->ar);
139
	ath6kl_recovery_err_notify(dev->ar, ATH6KL_FW_ASSERT);
K
Kalle Valo 已提交
140

K
Kalle Valo 已提交
141
	return ret;
K
Kalle Valo 已提交
142 143 144
}

/* mailbox recv message polling */
K
Kalle Valo 已提交
145
int ath6kl_hif_poll_mboxmsg_rx(struct ath6kl_device *dev, u32 *lk_ahd,
K
Kalle Valo 已提交
146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
			      int timeout)
{
	struct ath6kl_irq_proc_registers *rg;
	int status = 0, i;
	u8 htc_mbox = 1 << HTC_MAILBOX;

	for (i = timeout / ATH6KL_TIME_QUANTUM; i > 0; i--) {
		/* this is the standard HIF way, load the reg table */
		status = hif_read_write_sync(dev->ar, HOST_INT_STATUS_ADDRESS,
					     (u8 *) &dev->irq_proc_reg,
					     sizeof(dev->irq_proc_reg),
					     HIF_RD_SYNC_BYTE_INC);

		if (status) {
			ath6kl_err("failed to read reg table\n");
			return status;
		}

		/* check for MBOX data and valid lookahead */
		if (dev->irq_proc_reg.host_int_status & htc_mbox) {
			if (dev->irq_proc_reg.rx_lkahd_valid &
			    htc_mbox) {
				/*
				 * Mailbox has a message and the look ahead
				 * is valid.
				 */
				rg = &dev->irq_proc_reg;
				*lk_ahd =
					le32_to_cpu(rg->rx_lkahd[HTC_MAILBOX]);
				break;
			}
		}

		/* delay a little  */
		mdelay(ATH6KL_TIME_QUANTUM);
K
Kalle Valo 已提交
181
		ath6kl_dbg(ATH6KL_DBG_HIF, "hif retry mbox poll try %d\n", i);
K
Kalle Valo 已提交
182 183 184 185 186 187 188 189 190 191 192 193
	}

	if (i == 0) {
		ath6kl_err("timeout waiting for recv message\n");
		status = -ETIME;
		/* check if the target asserted */
		if (dev->irq_proc_reg.counter_int_status &
		    ATH6KL_TARGET_DEBUG_INTR_MASK)
			/*
			 * Target failure handler will be called in case of
			 * an assert.
			 */
K
Kalle Valo 已提交
194
			ath6kl_hif_proc_dbg_intr(dev);
K
Kalle Valo 已提交
195 196 197 198 199 200 201 202 203
	}

	return status;
}

/*
 * Disable packet reception (used in case the host runs out of buffers)
 * using the interrupt enable registers through the host I/F
 */
K
Kalle Valo 已提交
204
int ath6kl_hif_rx_control(struct ath6kl_device *dev, bool enable_rx)
K
Kalle Valo 已提交
205 206 207 208
{
	struct ath6kl_irq_enable_reg regs;
	int status = 0;

K
Kalle Valo 已提交
209 210 211
	ath6kl_dbg(ATH6KL_DBG_HIF, "hif rx %s\n",
		   enable_rx ? "enable" : "disable");

K
Kalle Valo 已提交
212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233
	/* take the lock to protect interrupt enable shadows */
	spin_lock_bh(&dev->lock);

	if (enable_rx)
		dev->irq_en_reg.int_status_en |=
			SM(INT_STATUS_ENABLE_MBOX_DATA, 0x01);
	else
		dev->irq_en_reg.int_status_en &=
		    ~SM(INT_STATUS_ENABLE_MBOX_DATA, 0x01);

	memcpy(&regs, &dev->irq_en_reg, sizeof(regs));

	spin_unlock_bh(&dev->lock);

	status = hif_read_write_sync(dev->ar, INT_STATUS_ENABLE_ADDRESS,
				     &regs.int_status_en,
				     sizeof(struct ath6kl_irq_enable_reg),
				     HIF_WR_SYNC_BYTE_INC);

	return status;
}

K
Kalle Valo 已提交
234
int ath6kl_hif_submit_scat_req(struct ath6kl_device *dev,
K
Kalle Valo 已提交
235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250
			      struct hif_scatter_req *scat_req, bool read)
{
	int status = 0;

	if (read) {
		scat_req->req = HIF_RD_SYNC_BLOCK_FIX;
		scat_req->addr = dev->ar->mbox_info.htc_addr;
	} else {
		scat_req->req = HIF_WR_ASYNC_BLOCK_INC;

		scat_req->addr =
			(scat_req->len > HIF_MBOX_WIDTH) ?
			dev->ar->mbox_info.htc_ext_addr :
			dev->ar->mbox_info.htc_addr;
	}

K
Kalle Valo 已提交
251 252
	ath6kl_dbg(ATH6KL_DBG_HIF,
		   "hif submit scatter request entries %d len %d mbox 0x%x %s %s\n",
K
Kalle Valo 已提交
253 254 255 256
		   scat_req->scat_entries, scat_req->len,
		   scat_req->addr, !read ? "async" : "sync",
		   (read) ? "rd" : "wr");

257
	if (!read && scat_req->virt_scat) {
K
Kalle Valo 已提交
258
		status = ath6kl_hif_cp_scat_dma_buf(scat_req, false);
259
		if (status) {
K
Kalle Valo 已提交
260
			scat_req->status = status;
261
			scat_req->complete(dev->ar->htc_target, scat_req);
K
Kalle Valo 已提交
262 263 264 265
			return 0;
		}
	}

266
	status = ath6kl_hif_scat_req_rw(dev->ar, scat_req);
K
Kalle Valo 已提交
267 268 269 270

	if (read) {
		/* in sync mode, we can touch the scatter request */
		scat_req->status = status;
271
		if (!status && scat_req->virt_scat)
K
Kalle Valo 已提交
272
			scat_req->status =
K
Kalle Valo 已提交
273
				ath6kl_hif_cp_scat_dma_buf(scat_req, true);
K
Kalle Valo 已提交
274 275 276 277 278
	}

	return status;
}

K
Kalle Valo 已提交
279
static int ath6kl_hif_proc_counter_intr(struct ath6kl_device *dev)
K
Kalle Valo 已提交
280 281 282 283 284 285 286 287 288
{
	u8 counter_int_status;

	ath6kl_dbg(ATH6KL_DBG_IRQ, "counter interrupt\n");

	counter_int_status = dev->irq_proc_reg.counter_int_status &
			     dev->irq_en_reg.cntr_int_status_en;

	ath6kl_dbg(ATH6KL_DBG_IRQ,
289
		   "valid interrupt source(s) in COUNTER_INT_STATUS: 0x%x\n",
K
Kalle Valo 已提交
290 291 292 293 294 295 296 297
		counter_int_status);

	/*
	 * NOTE: other modules like GMBOX may use the counter interrupt for
	 * credit flow control on other counters, we only need to check for
	 * the debug assertion counter interrupt.
	 */
	if (counter_int_status & ATH6KL_TARGET_DEBUG_INTR_MASK)
K
Kalle Valo 已提交
298
		return ath6kl_hif_proc_dbg_intr(dev);
K
Kalle Valo 已提交
299 300 301 302

	return 0;
}

K
Kalle Valo 已提交
303
static int ath6kl_hif_proc_err_intr(struct ath6kl_device *dev)
K
Kalle Valo 已提交
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347
{
	int status;
	u8 error_int_status;
	u8 reg_buf[4];

	ath6kl_dbg(ATH6KL_DBG_IRQ, "error interrupt\n");

	error_int_status = dev->irq_proc_reg.error_int_status & 0x0F;
	if (!error_int_status) {
		WARN_ON(1);
		return -EIO;
	}

	ath6kl_dbg(ATH6KL_DBG_IRQ,
		   "valid interrupt source(s) in ERROR_INT_STATUS: 0x%x\n",
		   error_int_status);

	if (MS(ERROR_INT_STATUS_WAKEUP, error_int_status))
		ath6kl_dbg(ATH6KL_DBG_IRQ, "error : wakeup\n");

	if (MS(ERROR_INT_STATUS_RX_UNDERFLOW, error_int_status))
		ath6kl_err("rx underflow\n");

	if (MS(ERROR_INT_STATUS_TX_OVERFLOW, error_int_status))
		ath6kl_err("tx overflow\n");

	/* Clear the interrupt */
	dev->irq_proc_reg.error_int_status &= ~error_int_status;

	/* set W1C value to clear the interrupt, this hits the register first */
	reg_buf[0] = error_int_status;
	reg_buf[1] = 0;
	reg_buf[2] = 0;
	reg_buf[3] = 0;

	status = hif_read_write_sync(dev->ar, ERROR_INT_STATUS_ADDRESS,
				     reg_buf, 4, HIF_WR_SYNC_BYTE_FIX);

	if (status)
		WARN_ON(1);

	return status;
}

K
Kalle Valo 已提交
348
static int ath6kl_hif_proc_cpu_intr(struct ath6kl_device *dev)
K
Kalle Valo 已提交
349 350 351 352 353 354 355 356 357 358 359 360 361 362 363
{
	int status;
	u8 cpu_int_status;
	u8 reg_buf[4];

	ath6kl_dbg(ATH6KL_DBG_IRQ, "cpu interrupt\n");

	cpu_int_status = dev->irq_proc_reg.cpu_int_status &
			 dev->irq_en_reg.cpu_int_status_en;
	if (!cpu_int_status) {
		WARN_ON(1);
		return -EIO;
	}

	ath6kl_dbg(ATH6KL_DBG_IRQ,
364
		   "valid interrupt source(s) in CPU_INT_STATUS: 0x%x\n",
K
Kalle Valo 已提交
365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438
		cpu_int_status);

	/* Clear the interrupt */
	dev->irq_proc_reg.cpu_int_status &= ~cpu_int_status;

	/*
	 * Set up the register transfer buffer to hit the register 4 times ,
	 * this is done to make the access 4-byte aligned to mitigate issues
	 * with host bus interconnects that restrict bus transfer lengths to
	 * be a multiple of 4-bytes.
	 */

	/* set W1C value to clear the interrupt, this hits the register first */
	reg_buf[0] = cpu_int_status;
	/* the remaining are set to zero which have no-effect  */
	reg_buf[1] = 0;
	reg_buf[2] = 0;
	reg_buf[3] = 0;

	status = hif_read_write_sync(dev->ar, CPU_INT_STATUS_ADDRESS,
				     reg_buf, 4, HIF_WR_SYNC_BYTE_FIX);

	if (status)
		WARN_ON(1);

	return status;
}

/* process pending interrupts synchronously */
static int proc_pending_irqs(struct ath6kl_device *dev, bool *done)
{
	struct ath6kl_irq_proc_registers *rg;
	int status = 0;
	u8 host_int_status = 0;
	u32 lk_ahd = 0;
	u8 htc_mbox = 1 << HTC_MAILBOX;

	ath6kl_dbg(ATH6KL_DBG_IRQ, "proc_pending_irqs: (dev: 0x%p)\n", dev);

	/*
	 * NOTE: HIF implementation guarantees that the context of this
	 * call allows us to perform SYNCHRONOUS I/O, that is we can block,
	 * sleep or call any API that can block or switch thread/task
	 * contexts. This is a fully schedulable context.
	 */

	/*
	 * Process pending intr only when int_status_en is clear, it may
	 * result in unnecessary bus transaction otherwise. Target may be
	 * unresponsive at the time.
	 */
	if (dev->irq_en_reg.int_status_en) {
		/*
		 * Read the first 28 bytes of the HTC register table. This
		 * will yield us the value of different int status
		 * registers and the lookahead registers.
		 *
		 *    length = sizeof(int_status) + sizeof(cpu_int_status)
		 *             + sizeof(error_int_status) +
		 *             sizeof(counter_int_status) +
		 *             sizeof(mbox_frame) + sizeof(rx_lkahd_valid)
		 *             + sizeof(hole) + sizeof(rx_lkahd) +
		 *             sizeof(int_status_en) +
		 *             sizeof(cpu_int_status_en) +
		 *             sizeof(err_int_status_en) +
		 *             sizeof(cntr_int_status_en);
		 */
		status = hif_read_write_sync(dev->ar, HOST_INT_STATUS_ADDRESS,
					     (u8 *) &dev->irq_proc_reg,
					     sizeof(dev->irq_proc_reg),
					     HIF_RD_SYNC_BYTE_INC);
		if (status)
			goto out;

439 440
		ath6kl_dump_registers(dev, &dev->irq_proc_reg,
				      &dev->irq_en_reg);
K
Kalle Valo 已提交
441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480

		/* Update only those registers that are enabled */
		host_int_status = dev->irq_proc_reg.host_int_status &
				  dev->irq_en_reg.int_status_en;

		/* Look at mbox status */
		if (host_int_status & htc_mbox) {
			/*
			 * Mask out pending mbox value, we use "lookAhead as
			 * the real flag for mbox processing.
			 */
			host_int_status &= ~htc_mbox;
			if (dev->irq_proc_reg.rx_lkahd_valid &
			    htc_mbox) {
				rg = &dev->irq_proc_reg;
				lk_ahd = le32_to_cpu(rg->rx_lkahd[HTC_MAILBOX]);
				if (!lk_ahd)
					ath6kl_err("lookAhead is zero!\n");
			}
		}
	}

	if (!host_int_status && !lk_ahd) {
		*done = true;
		goto out;
	}

	if (lk_ahd) {
		int fetched = 0;

		ath6kl_dbg(ATH6KL_DBG_IRQ,
			   "pending mailbox msg, lk_ahd: 0x%X\n", lk_ahd);
		/*
		 * Mailbox Interrupt, the HTC layer may issue async
		 * requests to empty the mailbox. When emptying the recv
		 * mailbox we use the async handler above called from the
		 * completion routine of the callers read request. This can
		 * improve performance by reducing context switching when
		 * we rapidly pull packets.
		 */
481
		status = ath6kl_htc_rxmsg_pending_handler(dev->htc_cnxt,
482
							  lk_ahd, &fetched);
K
Kalle Valo 已提交
483 484 485 486 487 488 489 490
		if (status)
			goto out;

		if (!fetched)
			/*
			 * HTC could not pull any messages out due to lack
			 * of resources.
			 */
491
			dev->htc_cnxt->chk_irq_status_cnt = 0;
K
Kalle Valo 已提交
492 493 494 495 496 497 498 499 500
	}

	/* now handle the rest of them */
	ath6kl_dbg(ATH6KL_DBG_IRQ,
		   "valid interrupt source(s) for other interrupts: 0x%x\n",
		   host_int_status);

	if (MS(HOST_INT_STATUS_CPU, host_int_status)) {
		/* CPU Interrupt */
K
Kalle Valo 已提交
501
		status = ath6kl_hif_proc_cpu_intr(dev);
K
Kalle Valo 已提交
502 503 504 505 506 507
		if (status)
			goto out;
	}

	if (MS(HOST_INT_STATUS_ERROR, host_int_status)) {
		/* Error Interrupt */
K
Kalle Valo 已提交
508
		status = ath6kl_hif_proc_err_intr(dev);
K
Kalle Valo 已提交
509 510 511 512 513 514
		if (status)
			goto out;
	}

	if (MS(HOST_INT_STATUS_COUNTER, host_int_status))
		/* Counter Interrupt */
K
Kalle Valo 已提交
515
		status = ath6kl_hif_proc_counter_intr(dev);
K
Kalle Valo 已提交
516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533

out:
	/*
	 * An optimization to bypass reading the IRQ status registers
	 * unecessarily which can re-wake the target, if upper layers
	 * determine that we are in a low-throughput mode, we can rely on
	 * taking another interrupt rather than re-checking the status
	 * registers which can re-wake the target.
	 *
	 * NOTE : for host interfaces that makes use of detecting pending
	 * mbox messages at hif can not use this optimization due to
	 * possible side effects, SPI requires the host to drain all
	 * messages from the mailbox before exiting the ISR routine.
	 */

	ath6kl_dbg(ATH6KL_DBG_IRQ,
		   "bypassing irq status re-check, forcing done\n");

534
	if (!dev->htc_cnxt->chk_irq_status_cnt)
535
		*done = true;
K
Kalle Valo 已提交
536 537 538 539 540 541 542 543

	ath6kl_dbg(ATH6KL_DBG_IRQ,
		   "proc_pending_irqs: (done:%d, status=%d\n", *done, status);

	return status;
}

/* interrupt handler, kicks off all interrupt processing */
K
Kalle Valo 已提交
544
int ath6kl_hif_intr_bh_handler(struct ath6kl *ar)
K
Kalle Valo 已提交
545 546
{
	struct ath6kl_device *dev = ar->htc_target->dev;
547
	unsigned long timeout;
K
Kalle Valo 已提交
548 549 550 551 552 553 554
	int status = 0;
	bool done = false;

	/*
	 * Reset counter used to flag a re-scan of IRQ status registers on
	 * the target.
	 */
555
	dev->htc_cnxt->chk_irq_status_cnt = 0;
K
Kalle Valo 已提交
556 557 558 559 560

	/*
	 * IRQ processing is synchronous, interrupt status registers can be
	 * re-read.
	 */
561 562
	timeout = jiffies + msecs_to_jiffies(ATH6KL_HIF_COMMUNICATION_TIMEOUT);
	while (time_before(jiffies, timeout) && !done) {
K
Kalle Valo 已提交
563 564 565 566 567 568 569
		status = proc_pending_irqs(dev, &done);
		if (status)
			break;
	}

	return status;
}
K
Kalle Valo 已提交
570
EXPORT_SYMBOL(ath6kl_hif_intr_bh_handler);
K
Kalle Valo 已提交
571

K
Kalle Valo 已提交
572
static int ath6kl_hif_enable_intrs(struct ath6kl_device *dev)
K
Kalle Valo 已提交
573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
{
	struct ath6kl_irq_enable_reg regs;
	int status;

	spin_lock_bh(&dev->lock);

	/* Enable all but ATH6KL CPU interrupts */
	dev->irq_en_reg.int_status_en =
			SM(INT_STATUS_ENABLE_ERROR, 0x01) |
			SM(INT_STATUS_ENABLE_CPU, 0x01) |
			SM(INT_STATUS_ENABLE_COUNTER, 0x01);

	/*
	 * NOTE: There are some cases where HIF can do detection of
	 * pending mbox messages which is disabled now.
	 */
	dev->irq_en_reg.int_status_en |= SM(INT_STATUS_ENABLE_MBOX_DATA, 0x01);

	/* Set up the CPU Interrupt status Register */
	dev->irq_en_reg.cpu_int_status_en = 0;

	/* Set up the Error Interrupt status Register */
	dev->irq_en_reg.err_int_status_en =
		SM(ERROR_STATUS_ENABLE_RX_UNDERFLOW, 0x01) |
		SM(ERROR_STATUS_ENABLE_TX_OVERFLOW, 0x1);

	/*
	 * Enable Counter interrupt status register to get fatal errors for
	 * debugging.
	 */
	dev->irq_en_reg.cntr_int_status_en = SM(COUNTER_INT_STATUS_ENABLE_BIT,
						ATH6KL_TARGET_DEBUG_INTR_MASK);
	memcpy(&regs, &dev->irq_en_reg, sizeof(regs));

	spin_unlock_bh(&dev->lock);

	status = hif_read_write_sync(dev->ar, INT_STATUS_ENABLE_ADDRESS,
				     &regs.int_status_en, sizeof(regs),
				     HIF_WR_SYNC_BYTE_INC);

	if (status)
		ath6kl_err("failed to update interrupt ctl reg err: %d\n",
			   status);

	return status;
}

K
Kalle Valo 已提交
620
int ath6kl_hif_disable_intrs(struct ath6kl_device *dev)
K
Kalle Valo 已提交
621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638
{
	struct ath6kl_irq_enable_reg regs;

	spin_lock_bh(&dev->lock);
	/* Disable all interrupts */
	dev->irq_en_reg.int_status_en = 0;
	dev->irq_en_reg.cpu_int_status_en = 0;
	dev->irq_en_reg.err_int_status_en = 0;
	dev->irq_en_reg.cntr_int_status_en = 0;
	memcpy(&regs, &dev->irq_en_reg, sizeof(regs));
	spin_unlock_bh(&dev->lock);

	return hif_read_write_sync(dev->ar, INT_STATUS_ENABLE_ADDRESS,
				   &regs.int_status_en, sizeof(regs),
				   HIF_WR_SYNC_BYTE_INC);
}

/* enable device interrupts */
K
Kalle Valo 已提交
639
int ath6kl_hif_unmask_intrs(struct ath6kl_device *dev)
K
Kalle Valo 已提交
640 641 642 643 644 645 646 647 648 649 650
{
	int status = 0;

	/*
	 * Make sure interrupt are disabled before unmasking at the HIF
	 * layer. The rationale here is that between device insertion
	 * (where we clear the interrupts the first time) and when HTC
	 * is finally ready to handle interrupts, other software can perform
	 * target "soft" resets. The ATH6KL interrupt enables reset back to an
	 * "enabled" state when this happens.
	 */
K
Kalle Valo 已提交
651
	ath6kl_hif_disable_intrs(dev);
K
Kalle Valo 已提交
652 653 654

	/* unmask the host controller interrupts */
	ath6kl_hif_irq_enable(dev->ar);
K
Kalle Valo 已提交
655
	status = ath6kl_hif_enable_intrs(dev);
K
Kalle Valo 已提交
656 657 658 659 660

	return status;
}

/* disable all device interrupts */
K
Kalle Valo 已提交
661
int ath6kl_hif_mask_intrs(struct ath6kl_device *dev)
K
Kalle Valo 已提交
662 663 664 665
{
	/*
	 * Mask the interrupt at the HIF layer to avoid any stray interrupt
	 * taken while we zero out our shadow registers in
K
Kalle Valo 已提交
666
	 * ath6kl_hif_disable_intrs().
K
Kalle Valo 已提交
667 668 669
	 */
	ath6kl_hif_irq_disable(dev->ar);

K
Kalle Valo 已提交
670
	return ath6kl_hif_disable_intrs(dev);
K
Kalle Valo 已提交
671 672
}

K
Kalle Valo 已提交
673
int ath6kl_hif_setup(struct ath6kl_device *dev)
K
Kalle Valo 已提交
674 675 676 677 678 679 680 681 682 683
{
	int status = 0;

	spin_lock_init(&dev->lock);

	/*
	 * NOTE: we actually get the block size of a mailbox other than 0,
	 * for SDIO the block size on mailbox 0 is artificially set to 1.
	 * So we use the block size that is set for the other 3 mailboxes.
	 */
684
	dev->htc_cnxt->block_sz = dev->ar->mbox_info.block_size;
K
Kalle Valo 已提交
685 686

	/* must be a power of 2 */
687
	if ((dev->htc_cnxt->block_sz & (dev->htc_cnxt->block_sz - 1)) != 0) {
K
Kalle Valo 已提交
688
		WARN_ON(1);
689
		status = -EINVAL;
K
Kalle Valo 已提交
690 691 692 693
		goto fail_setup;
	}

	/* assemble mask, used for padding to a block */
694
	dev->htc_cnxt->block_mask = dev->htc_cnxt->block_sz - 1;
K
Kalle Valo 已提交
695

K
Kalle Valo 已提交
696
	ath6kl_dbg(ATH6KL_DBG_HIF, "hif block size %d mbox addr 0x%x\n",
697
		   dev->htc_cnxt->block_sz, dev->ar->mbox_info.htc_addr);
K
Kalle Valo 已提交
698

699 700 701 702 703
	/* usb doesn't support enabling interrupts */
	/* FIXME: remove check once USB support is implemented */
	if (dev->ar->hif_type == ATH6KL_HIF_TYPE_USB)
		return 0;

K
Kalle Valo 已提交
704
	status = ath6kl_hif_disable_intrs(dev);
K
Kalle Valo 已提交
705 706 707 708 709

fail_setup:
	return status;

}