clock.c 12.8 KB
Newer Older
1 2 3
/*
 *  Atheros AR71XX/AR724X/AR913X common routines
 *
4
 *  Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
5 6
 *  Copyright (C) 2011 Gabor Juhos <juhosg@openwrt.org>
 *
7 8
 *  Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
 *
9 10 11 12 13 14 15 16 17 18
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License version 2 as published
 *  by the Free Software Foundation.
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/init.h>
#include <linux/err.h>
#include <linux/clk.h>
19
#include <linux/clkdev.h>
20
#include <linux/clk-provider.h>
21

22 23
#include <asm/div64.h>

24 25 26 27 28
#include <asm/mach-ath79/ath79.h>
#include <asm/mach-ath79/ar71xx_regs.h>
#include "common.h"

#define AR71XX_BASE_FREQ	40000000
29
#define AR724X_BASE_FREQ	40000000
30

31 32 33 34 35 36 37 38
static struct clk *clks[3];
static struct clk_onecell_data clk_data = {
	.clks = clks,
	.clk_num = ARRAY_SIZE(clks),
};

static struct clk *__init ath79_add_sys_clkdev(
	const char *id, unsigned long rate)
39 40 41 42
{
	struct clk *clk;
	int err;

43
	clk = clk_register_fixed_rate(NULL, id, NULL, CLK_IS_ROOT, rate);
44 45 46 47 48 49
	if (!clk)
		panic("failed to allocate %s clock structure", id);

	err = clk_register_clkdev(clk, id, NULL);
	if (err)
		panic("unable to register %s clock device", id);
50 51

	return clk;
52
}
53 54 55

static void __init ar71xx_clocks_init(void)
{
56 57 58 59
	unsigned long ref_rate;
	unsigned long cpu_rate;
	unsigned long ddr_rate;
	unsigned long ahb_rate;
60 61 62 63
	u32 pll;
	u32 freq;
	u32 div;

64
	ref_rate = AR71XX_BASE_FREQ;
65 66 67

	pll = ath79_pll_rr(AR71XX_PLL_REG_CPU_CONFIG);

68
	div = ((pll >> AR71XX_PLL_FB_SHIFT) & AR71XX_PLL_FB_MASK) + 1;
69
	freq = div * ref_rate;
70 71

	div = ((pll >> AR71XX_CPU_DIV_SHIFT) & AR71XX_CPU_DIV_MASK) + 1;
72
	cpu_rate = freq / div;
73 74

	div = ((pll >> AR71XX_DDR_DIV_SHIFT) & AR71XX_DDR_DIV_MASK) + 1;
75
	ddr_rate = freq / div;
76 77

	div = (((pll >> AR71XX_AHB_DIV_SHIFT) & AR71XX_AHB_DIV_MASK) + 1) * 2;
78 79
	ahb_rate = cpu_rate / div;

80
	ath79_add_sys_clkdev("ref", ref_rate);
81 82 83
	clks[0] = ath79_add_sys_clkdev("cpu", cpu_rate);
	clks[1] = ath79_add_sys_clkdev("ddr", ddr_rate);
	clks[2] = ath79_add_sys_clkdev("ahb", ahb_rate);
84

85 86
	clk_add_alias("wdt", NULL, "ahb", NULL);
	clk_add_alias("uart", NULL, "ahb", NULL);
87 88 89 90
}

static void __init ar724x_clocks_init(void)
{
91 92 93 94
	unsigned long ref_rate;
	unsigned long cpu_rate;
	unsigned long ddr_rate;
	unsigned long ahb_rate;
95 96 97 98
	u32 pll;
	u32 freq;
	u32 div;

99
	ref_rate = AR724X_BASE_FREQ;
100 101
	pll = ath79_pll_rr(AR724X_PLL_REG_CPU_CONFIG);

102
	div = ((pll >> AR724X_PLL_FB_SHIFT) & AR724X_PLL_FB_MASK);
103
	freq = div * ref_rate;
104

105 106
	div = ((pll >> AR724X_PLL_REF_DIV_SHIFT) & AR724X_PLL_REF_DIV_MASK) * 2;
	freq /= div;
107

108
	cpu_rate = freq;
109 110

	div = ((pll >> AR724X_DDR_DIV_SHIFT) & AR724X_DDR_DIV_MASK) + 1;
111
	ddr_rate = freq / div;
112 113

	div = (((pll >> AR724X_AHB_DIV_SHIFT) & AR724X_AHB_DIV_MASK) + 1) * 2;
114 115
	ahb_rate = cpu_rate / div;

116
	ath79_add_sys_clkdev("ref", ref_rate);
117 118 119
	clks[0] = ath79_add_sys_clkdev("cpu", cpu_rate);
	clks[1] = ath79_add_sys_clkdev("ddr", ddr_rate);
	clks[2] = ath79_add_sys_clkdev("ahb", ahb_rate);
120

121 122
	clk_add_alias("wdt", NULL, "ahb", NULL);
	clk_add_alias("uart", NULL, "ahb", NULL);
123 124
}

125 126
static void __init ar933x_clocks_init(void)
{
127 128 129 130
	unsigned long ref_rate;
	unsigned long cpu_rate;
	unsigned long ddr_rate;
	unsigned long ahb_rate;
131 132 133 134 135 136 137
	u32 clock_ctrl;
	u32 cpu_config;
	u32 freq;
	u32 t;

	t = ath79_reset_rr(AR933X_RESET_REG_BOOTSTRAP);
	if (t & AR933X_BOOTSTRAP_REF_CLK_40)
138
		ref_rate = (40 * 1000 * 1000);
139
	else
140
		ref_rate = (25 * 1000 * 1000);
141 142 143

	clock_ctrl = ath79_pll_rr(AR933X_PLL_CLOCK_CTRL_REG);
	if (clock_ctrl & AR933X_PLL_CLOCK_CTRL_BYPASS) {
144 145 146
		cpu_rate = ref_rate;
		ahb_rate = ref_rate;
		ddr_rate = ref_rate;
147 148 149 150 151
	} else {
		cpu_config = ath79_pll_rr(AR933X_PLL_CPU_CONFIG_REG);

		t = (cpu_config >> AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
		    AR933X_PLL_CPU_CONFIG_REFDIV_MASK;
152
		freq = ref_rate / t;
153 154 155 156 157 158 159 160 161 162 163 164 165 166

		t = (cpu_config >> AR933X_PLL_CPU_CONFIG_NINT_SHIFT) &
		    AR933X_PLL_CPU_CONFIG_NINT_MASK;
		freq *= t;

		t = (cpu_config >> AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
		    AR933X_PLL_CPU_CONFIG_OUTDIV_MASK;
		if (t == 0)
			t = 1;

		freq >>= t;

		t = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT) &
		     AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK) + 1;
167
		cpu_rate = freq / t;
168 169 170

		t = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT) &
		      AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK) + 1;
171
		ddr_rate = freq / t;
172 173 174

		t = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT) &
		     AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK) + 1;
175
		ahb_rate = freq / t;
176 177
	}

178
	ath79_add_sys_clkdev("ref", ref_rate);
179 180 181
	clks[0] = ath79_add_sys_clkdev("cpu", cpu_rate);
	clks[1] = ath79_add_sys_clkdev("ddr", ddr_rate);
	clks[2] = ath79_add_sys_clkdev("ahb", ahb_rate);
182

183 184
	clk_add_alias("wdt", NULL, "ahb", NULL);
	clk_add_alias("uart", NULL, "ref", NULL);
185 186
}

187 188 189 190 191 192
static u32 __init ar934x_get_pll_freq(u32 ref, u32 ref_div, u32 nint, u32 nfrac,
				      u32 frac, u32 out_div)
{
	u64 t;
	u32 ret;

193
	t = ref;
194 195 196 197
	t *= nint;
	do_div(t, ref_div);
	ret = t;

198
	t = ref;
199 200 201 202 203 204 205 206
	t *= nfrac;
	do_div(t, ref_div * frac);
	ret += t;

	ret /= (1 << out_div);
	return ret;
}

207 208
static void __init ar934x_clocks_init(void)
{
209 210 211 212
	unsigned long ref_rate;
	unsigned long cpu_rate;
	unsigned long ddr_rate;
	unsigned long ahb_rate;
213
	u32 pll, out_div, ref_div, nint, nfrac, frac, clk_ctrl, postdiv;
214 215
	u32 cpu_pll, ddr_pll;
	u32 bootstrap;
216 217 218
	void __iomem *dpll_base;

	dpll_base = ioremap(AR934X_SRIF_BASE, AR934X_SRIF_SIZE);
219 220

	bootstrap = ath79_reset_rr(AR934X_RESET_REG_BOOTSTRAP);
R
Ralf Baechle 已提交
221
	if (bootstrap & AR934X_BOOTSTRAP_REF_CLK_40)
222
		ref_rate = 40 * 1000 * 1000;
223
	else
224
		ref_rate = 25 * 1000 * 1000;
225

226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	pll = __raw_readl(dpll_base + AR934X_SRIF_CPU_DPLL2_REG);
	if (pll & AR934X_SRIF_DPLL2_LOCAL_PLL) {
		out_div = (pll >> AR934X_SRIF_DPLL2_OUTDIV_SHIFT) &
			  AR934X_SRIF_DPLL2_OUTDIV_MASK;
		pll = __raw_readl(dpll_base + AR934X_SRIF_CPU_DPLL1_REG);
		nint = (pll >> AR934X_SRIF_DPLL1_NINT_SHIFT) &
		       AR934X_SRIF_DPLL1_NINT_MASK;
		nfrac = pll & AR934X_SRIF_DPLL1_NFRAC_MASK;
		ref_div = (pll >> AR934X_SRIF_DPLL1_REFDIV_SHIFT) &
			  AR934X_SRIF_DPLL1_REFDIV_MASK;
		frac = 1 << 18;
	} else {
		pll = ath79_pll_rr(AR934X_PLL_CPU_CONFIG_REG);
		out_div = (pll >> AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
			AR934X_PLL_CPU_CONFIG_OUTDIV_MASK;
		ref_div = (pll >> AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
			  AR934X_PLL_CPU_CONFIG_REFDIV_MASK;
		nint = (pll >> AR934X_PLL_CPU_CONFIG_NINT_SHIFT) &
		       AR934X_PLL_CPU_CONFIG_NINT_MASK;
		nfrac = (pll >> AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT) &
			AR934X_PLL_CPU_CONFIG_NFRAC_MASK;
		frac = 1 << 6;
	}

250
	cpu_pll = ar934x_get_pll_freq(ref_rate, ref_div, nint,
251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276
				      nfrac, frac, out_div);

	pll = __raw_readl(dpll_base + AR934X_SRIF_DDR_DPLL2_REG);
	if (pll & AR934X_SRIF_DPLL2_LOCAL_PLL) {
		out_div = (pll >> AR934X_SRIF_DPLL2_OUTDIV_SHIFT) &
			  AR934X_SRIF_DPLL2_OUTDIV_MASK;
		pll = __raw_readl(dpll_base + AR934X_SRIF_DDR_DPLL1_REG);
		nint = (pll >> AR934X_SRIF_DPLL1_NINT_SHIFT) &
		       AR934X_SRIF_DPLL1_NINT_MASK;
		nfrac = pll & AR934X_SRIF_DPLL1_NFRAC_MASK;
		ref_div = (pll >> AR934X_SRIF_DPLL1_REFDIV_SHIFT) &
			  AR934X_SRIF_DPLL1_REFDIV_MASK;
		frac = 1 << 18;
	} else {
		pll = ath79_pll_rr(AR934X_PLL_DDR_CONFIG_REG);
		out_div = (pll >> AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT) &
			  AR934X_PLL_DDR_CONFIG_OUTDIV_MASK;
		ref_div = (pll >> AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT) &
			   AR934X_PLL_DDR_CONFIG_REFDIV_MASK;
		nint = (pll >> AR934X_PLL_DDR_CONFIG_NINT_SHIFT) &
		       AR934X_PLL_DDR_CONFIG_NINT_MASK;
		nfrac = (pll >> AR934X_PLL_DDR_CONFIG_NFRAC_SHIFT) &
			AR934X_PLL_DDR_CONFIG_NFRAC_MASK;
		frac = 1 << 10;
	}

277
	ddr_pll = ar934x_get_pll_freq(ref_rate, ref_div, nint,
278
				      nfrac, frac, out_div);
279 280 281 282 283 284 285

	clk_ctrl = ath79_pll_rr(AR934X_PLL_CPU_DDR_CLK_CTRL_REG);

	postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SHIFT) &
		  AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK;

	if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_PLL_BYPASS)
286
		cpu_rate = ref_rate;
287
	else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPUCLK_FROM_CPUPLL)
288
		cpu_rate = cpu_pll / (postdiv + 1);
289
	else
290
		cpu_rate = ddr_pll / (postdiv + 1);
291 292 293 294 295

	postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SHIFT) &
		  AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK;

	if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_PLL_BYPASS)
296
		ddr_rate = ref_rate;
297
	else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL)
298
		ddr_rate = ddr_pll / (postdiv + 1);
299
	else
300
		ddr_rate = cpu_pll / (postdiv + 1);
301 302 303 304 305

	postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SHIFT) &
		  AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK;

	if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_PLL_BYPASS)
306
		ahb_rate = ref_rate;
307
	else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL)
308
		ahb_rate = ddr_pll / (postdiv + 1);
309
	else
310 311
		ahb_rate = cpu_pll / (postdiv + 1);

312
	ath79_add_sys_clkdev("ref", ref_rate);
313 314 315
	clks[0] = ath79_add_sys_clkdev("cpu", cpu_rate);
	clks[1] = ath79_add_sys_clkdev("ddr", ddr_rate);
	clks[2] = ath79_add_sys_clkdev("ahb", ahb_rate);
316

317 318
	clk_add_alias("wdt", NULL, "ref", NULL);
	clk_add_alias("uart", NULL, "ref", NULL);
319 320

	iounmap(dpll_base);
321 322
}

323 324
static void __init qca955x_clocks_init(void)
{
325 326 327 328
	unsigned long ref_rate;
	unsigned long cpu_rate;
	unsigned long ddr_rate;
	unsigned long ahb_rate;
329 330 331 332 333 334
	u32 pll, out_div, ref_div, nint, frac, clk_ctrl, postdiv;
	u32 cpu_pll, ddr_pll;
	u32 bootstrap;

	bootstrap = ath79_reset_rr(QCA955X_RESET_REG_BOOTSTRAP);
	if (bootstrap &	QCA955X_BOOTSTRAP_REF_CLK_40)
335
		ref_rate = 40 * 1000 * 1000;
336
	else
337
		ref_rate = 25 * 1000 * 1000;
338 339 340 341 342 343 344 345 346 347 348

	pll = ath79_pll_rr(QCA955X_PLL_CPU_CONFIG_REG);
	out_div = (pll >> QCA955X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
		  QCA955X_PLL_CPU_CONFIG_OUTDIV_MASK;
	ref_div = (pll >> QCA955X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
		  QCA955X_PLL_CPU_CONFIG_REFDIV_MASK;
	nint = (pll >> QCA955X_PLL_CPU_CONFIG_NINT_SHIFT) &
	       QCA955X_PLL_CPU_CONFIG_NINT_MASK;
	frac = (pll >> QCA955X_PLL_CPU_CONFIG_NFRAC_SHIFT) &
	       QCA955X_PLL_CPU_CONFIG_NFRAC_MASK;

349 350
	cpu_pll = nint * ref_rate / ref_div;
	cpu_pll += frac * ref_rate / (ref_div * (1 << 6));
351 352 353 354 355 356 357 358 359 360 361 362
	cpu_pll /= (1 << out_div);

	pll = ath79_pll_rr(QCA955X_PLL_DDR_CONFIG_REG);
	out_div = (pll >> QCA955X_PLL_DDR_CONFIG_OUTDIV_SHIFT) &
		  QCA955X_PLL_DDR_CONFIG_OUTDIV_MASK;
	ref_div = (pll >> QCA955X_PLL_DDR_CONFIG_REFDIV_SHIFT) &
		  QCA955X_PLL_DDR_CONFIG_REFDIV_MASK;
	nint = (pll >> QCA955X_PLL_DDR_CONFIG_NINT_SHIFT) &
	       QCA955X_PLL_DDR_CONFIG_NINT_MASK;
	frac = (pll >> QCA955X_PLL_DDR_CONFIG_NFRAC_SHIFT) &
	       QCA955X_PLL_DDR_CONFIG_NFRAC_MASK;

363 364
	ddr_pll = nint * ref_rate / ref_div;
	ddr_pll += frac * ref_rate / (ref_div * (1 << 10));
365 366 367 368 369 370 371 372
	ddr_pll /= (1 << out_div);

	clk_ctrl = ath79_pll_rr(QCA955X_PLL_CLK_CTRL_REG);

	postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT) &
		  QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_MASK;

	if (clk_ctrl & QCA955X_PLL_CLK_CTRL_CPU_PLL_BYPASS)
373
		cpu_rate = ref_rate;
374
	else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL)
375
		cpu_rate = ddr_pll / (postdiv + 1);
376
	else
377
		cpu_rate = cpu_pll / (postdiv + 1);
378 379 380 381 382

	postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT) &
		  QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_MASK;

	if (clk_ctrl & QCA955X_PLL_CLK_CTRL_DDR_PLL_BYPASS)
383
		ddr_rate = ref_rate;
384
	else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL)
385
		ddr_rate = cpu_pll / (postdiv + 1);
386
	else
387
		ddr_rate = ddr_pll / (postdiv + 1);
388 389 390 391 392

	postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT) &
		  QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_MASK;

	if (clk_ctrl & QCA955X_PLL_CLK_CTRL_AHB_PLL_BYPASS)
393
		ahb_rate = ref_rate;
394
	else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL)
395
		ahb_rate = ddr_pll / (postdiv + 1);
396
	else
397 398
		ahb_rate = cpu_pll / (postdiv + 1);

399
	ath79_add_sys_clkdev("ref", ref_rate);
400 401 402
	clks[0] = ath79_add_sys_clkdev("cpu", cpu_rate);
	clks[1] = ath79_add_sys_clkdev("ddr", ddr_rate);
	clks[2] = ath79_add_sys_clkdev("ahb", ahb_rate);
403

404 405
	clk_add_alias("wdt", NULL, "ref", NULL);
	clk_add_alias("uart", NULL, "ref", NULL);
406 407
}

408 409 410 411
void __init ath79_clocks_init(void)
{
	if (soc_is_ar71xx())
		ar71xx_clocks_init();
412
	else if (soc_is_ar724x() || soc_is_ar913x())
413
		ar724x_clocks_init();
414 415
	else if (soc_is_ar933x())
		ar933x_clocks_init();
416 417
	else if (soc_is_ar934x())
		ar934x_clocks_init();
418 419
	else if (soc_is_qca955x())
		qca955x_clocks_init();
420 421
	else
		BUG();
422 423

	of_clk_init(NULL);
424 425
}

426 427 428 429 430 431 432 433 434 435 436 437 438 439 440
unsigned long __init
ath79_get_sys_clk_rate(const char *id)
{
	struct clk *clk;
	unsigned long rate;

	clk = clk_get(NULL, id);
	if (IS_ERR(clk))
		panic("unable to get %s clock, err=%d", id, (int) PTR_ERR(clk));

	rate = clk_get_rate(clk);
	clk_put(clk);

	return rate;
}
441 442 443 444 445 446 447 448 449 450 451 452 453 454

#ifdef CONFIG_OF
static void __init ath79_clocks_init_dt(struct device_node *np)
{
	of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
}

CLK_OF_DECLARE(ar7100, "qca,ar7100-pll", ath79_clocks_init_dt);
CLK_OF_DECLARE(ar7240, "qca,ar7240-pll", ath79_clocks_init_dt);
CLK_OF_DECLARE(ar9130, "qca,ar9130-pll", ath79_clocks_init_dt);
CLK_OF_DECLARE(ar9330, "qca,ar9330-pll", ath79_clocks_init_dt);
CLK_OF_DECLARE(ar9340, "qca,ar9340-pll", ath79_clocks_init_dt);
CLK_OF_DECLARE(ar9550, "qca,qca9550-pll", ath79_clocks_init_dt);
#endif