em28xx-core.c 30.9 KB
Newer Older
1
/*
2
   em28xx-core.c - driver for Empia EM2800/EM2820/2840 USB video capture devices
3

4 5
   Copyright (C) 2005 Ludovico Cavedon <cavedon@sssup.it>
		      Markus Rechberger <mrechberger@gmail.com>
6
		      Mauro Carvalho Chehab <mchehab@infradead.org>
7
		      Sascha Sommer <saschasommer@freenet.de>
8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26

   This program is free software; you can redistribute it and/or modify
   it under the terms of the GNU General Public License as published by
   the Free Software Foundation; either version 2 of the License, or
   (at your option) any later version.

   This program is distributed in the hope that it will be useful,
   but WITHOUT ANY WARRANTY; without even the implied warranty of
   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
   GNU General Public License for more details.

   You should have received a copy of the GNU General Public License
   along with this program; if not, write to the Free Software
   Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

#include <linux/init.h>
#include <linux/list.h>
#include <linux/module.h>
27
#include <linux/slab.h>
28 29
#include <linux/usb.h>
#include <linux/vmalloc.h>
30
#include <sound/ac97_codec.h>
31
#include <media/v4l2-common.h>
32

33
#include "em28xx.h"
34 35 36

/* #define ENABLE_DEBUG_ISOC_FRAMES */

37
static unsigned int core_debug;
38 39
module_param(core_debug, int, 0644);
MODULE_PARM_DESC(core_debug, "enable debug messages [core]");
40

41
#define em28xx_coredbg(fmt, arg...) do {\
42 43
	if (core_debug) \
		printk(KERN_INFO "%s %s :"fmt, \
44
			 dev->name, __func__ , ##arg); } while (0)
45

46
static unsigned int reg_debug;
47 48
module_param(reg_debug, int, 0644);
MODULE_PARM_DESC(reg_debug, "enable debug messages [URB reg]");
49

50
#define em28xx_regdbg(fmt, arg...) do {\
51 52
	if (reg_debug) \
		printk(KERN_INFO "%s %s :"fmt, \
53
			 dev->name, __func__ , ##arg); } while (0)
54

55
static int alt;
56 57 58
module_param(alt, int, 0644);
MODULE_PARM_DESC(alt, "alternate setting to use for video endpoint");

59 60 61 62
static unsigned int disable_vbi;
module_param(disable_vbi, int, 0644);
MODULE_PARM_DESC(disable_vbi, "disable vbi support");

63 64 65 66 67 68
/* FIXME */
#define em28xx_isocdbg(fmt, arg...) do {\
	if (core_debug) \
		printk(KERN_INFO "%s %s :"fmt, \
			 dev->name, __func__ , ##arg); } while (0)

69
/*
70
 * em28xx_read_reg_req()
71 72
 * reads data from the usb device specifying bRequest
 */
73
int em28xx_read_reg_req_len(struct em28xx *dev, u8 req, u16 reg,
74 75
				   char *buf, int len)
{
76 77
	int ret;
	int pipe = usb_rcvctrlpipe(dev->udev, 0);
78

79
	if (dev->state & DEV_DISCONNECTED)
80 81 82 83
		return -ENODEV;

	if (len > URB_MAX_CTRL_SIZE)
		return -EINVAL;
84

85
	if (reg_debug) {
86
		printk(KERN_DEBUG "(pipe 0x%08x): "
87 88 89 90 91 92 93
			"IN:  %02x %02x %02x %02x %02x %02x %02x %02x ",
			pipe,
			USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
			req, 0, 0,
			reg & 0xff, reg >> 8,
			len & 0xff, len >> 8);
	}
94

95
	mutex_lock(&dev->ctrl_urb_lock);
96
	ret = usb_control_msg(dev->udev, pipe, req,
97
			      USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
98 99 100 101
			      0x0000, reg, dev->urb_buf, len, HZ);
	if (ret < 0) {
		if (reg_debug)
			printk(" failed!\n");
102
		mutex_unlock(&dev->ctrl_urb_lock);
103 104 105 106 107
		return ret;
	}

	if (len)
		memcpy(buf, dev->urb_buf, len);
108

109 110
	mutex_unlock(&dev->ctrl_urb_lock);

111
	if (reg_debug) {
112 113 114
		int byte;

		printk("<<<");
115
		for (byte = 0; byte < len; byte++)
116 117
			printk(" %02x", (unsigned char)buf[byte]);
		printk("\n");
118 119 120 121 122 123
	}

	return ret;
}

/*
124
 * em28xx_read_reg_req()
125 126
 * reads data from the usb device specifying bRequest
 */
127
int em28xx_read_reg_req(struct em28xx *dev, u8 req, u16 reg)
128 129
{
	int ret;
130
	u8 val;
131

132 133
	ret = em28xx_read_reg_req_len(dev, req, reg, &val, 1);
	if (ret < 0)
134
		return ret;
135 136 137 138

	return val;
}

139
int em28xx_read_reg(struct em28xx *dev, u16 reg)
140
{
141
	return em28xx_read_reg_req(dev, USB_REQ_GET_STATUS, reg);
142
}
143
EXPORT_SYMBOL_GPL(em28xx_read_reg);
144 145

/*
146
 * em28xx_write_regs_req()
147 148
 * sends data to the usb device, specifying bRequest
 */
149
int em28xx_write_regs_req(struct em28xx *dev, u8 req, u16 reg, char *buf,
150 151 152
				 int len)
{
	int ret;
153
	int pipe = usb_sndctrlpipe(dev->udev, 0);
154

155
	if (dev->state & DEV_DISCONNECTED)
156 157
		return -ENODEV;

158
	if ((len < 1) || (len > URB_MAX_CTRL_SIZE))
159
		return -EINVAL;
160

161
	if (reg_debug) {
162 163
		int byte;

164
		printk(KERN_DEBUG "(pipe 0x%08x): "
165 166 167 168 169 170 171 172 173
			"OUT: %02x %02x %02x %02x %02x %02x %02x %02x >>>",
			pipe,
			USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
			req, 0, 0,
			reg & 0xff, reg >> 8,
			len & 0xff, len >> 8);

		for (byte = 0; byte < len; byte++)
			printk(" %02x", (unsigned char)buf[byte]);
174
		printk("\n");
175 176
	}

177
	mutex_lock(&dev->ctrl_urb_lock);
178
	memcpy(dev->urb_buf, buf, len);
179
	ret = usb_control_msg(dev->udev, pipe, req,
180
			      USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
181
			      0x0000, reg, dev->urb_buf, len, HZ);
182
	mutex_unlock(&dev->ctrl_urb_lock);
183

184 185 186
	if (dev->wait_after_write)
		msleep(dev->wait_after_write);

187 188 189
	return ret;
}

190
int em28xx_write_regs(struct em28xx *dev, u16 reg, char *buf, int len)
191
{
192 193 194 195 196 197 198 199 200 201
	int rc;

	rc = em28xx_write_regs_req(dev, USB_REQ_GET_STATUS, reg, buf, len);

	/* Stores GPO/GPIO values at the cache, if changed
	   Only write values should be stored, since input on a GPIO
	   register will return the input bits.
	   Not sure what happens on reading GPO register.
	 */
	if (rc >= 0) {
202
		if (reg == dev->reg_gpo_num)
203
			dev->reg_gpo = buf[0];
204
		else if (reg == dev->reg_gpio_num)
205 206 207 208
			dev->reg_gpio = buf[0];
	}

	return rc;
209
}
210
EXPORT_SYMBOL_GPL(em28xx_write_regs);
211

212 213 214 215 216
/* Write a single register */
int em28xx_write_reg(struct em28xx *dev, u16 reg, u8 val)
{
	return em28xx_write_regs(dev, reg, &val, 1);
}
217
EXPORT_SYMBOL_GPL(em28xx_write_reg);
218

219
/*
220
 * em28xx_write_reg_bits()
221 222 223
 * sets only some bits (specified by bitmask) of a register, by first reading
 * the actual value
 */
224
int em28xx_write_reg_bits(struct em28xx *dev, u16 reg, u8 val,
225 226 227 228
				 u8 bitmask)
{
	int oldval;
	u8 newval;
229

230
	/* Uses cache for gpo/gpio registers */
231
	if (reg == dev->reg_gpo_num)
232
		oldval = dev->reg_gpo;
233
	else if (reg == dev->reg_gpio_num)
234 235 236
		oldval = dev->reg_gpio;
	else
		oldval = em28xx_read_reg(dev, reg);
237 238

	if (oldval < 0)
239
		return oldval;
240

241
	newval = (((u8) oldval) & ~bitmask) | (val & bitmask);
242

243
	return em28xx_write_regs(dev, reg, &newval, 1);
244
}
245
EXPORT_SYMBOL_GPL(em28xx_write_reg_bits);
246

247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272
/*
 * em28xx_is_ac97_ready()
 * Checks if ac97 is ready
 */
static int em28xx_is_ac97_ready(struct em28xx *dev)
{
	int ret, i;

	/* Wait up to 50 ms for AC97 command to complete */
	for (i = 0; i < 10; i++, msleep(5)) {
		ret = em28xx_read_reg(dev, EM28XX_R43_AC97BUSY);
		if (ret < 0)
			return ret;

		if (!(ret & 0x01))
			return 0;
	}

	em28xx_warn("AC97 command still being executed: not handled properly!\n");
	return -EBUSY;
}

/*
 * em28xx_read_ac97()
 * write a 16 bit value to the specified AC97 address (LSB first!)
 */
273
int em28xx_read_ac97(struct em28xx *dev, u8 reg)
274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293
{
	int ret;
	u8 addr = (reg & 0x7f) | 0x80;
	u16 val;

	ret = em28xx_is_ac97_ready(dev);
	if (ret < 0)
		return ret;

	ret = em28xx_write_regs(dev, EM28XX_R42_AC97ADDR, &addr, 1);
	if (ret < 0)
		return ret;

	ret = dev->em28xx_read_reg_req_len(dev, 0, EM28XX_R40_AC97LSB,
					   (u8 *)&val, sizeof(val));

	if (ret < 0)
		return ret;
	return le16_to_cpu(val);
}
294
EXPORT_SYMBOL_GPL(em28xx_read_ac97);
295

296
/*
297
 * em28xx_write_ac97()
298 299
 * write a 16 bit value to the specified AC97 address (LSB first!)
 */
300
int em28xx_write_ac97(struct em28xx *dev, u8 reg, u16 val)
301
{
302
	int ret;
303
	u8 addr = reg & 0x7f;
304 305 306 307 308 309 310
	__le16 value;

	value = cpu_to_le16(val);

	ret = em28xx_is_ac97_ready(dev);
	if (ret < 0)
		return ret;
311

312
	ret = em28xx_write_regs(dev, EM28XX_R40_AC97LSB, (u8 *) &value, 2);
313
	if (ret < 0)
314
		return ret;
315

316
	ret = em28xx_write_regs(dev, EM28XX_R42_AC97ADDR, &addr, 1);
317
	if (ret < 0)
318
		return ret;
319

320 321
	return 0;
}
322
EXPORT_SYMBOL_GPL(em28xx_write_ac97);
323

324
struct em28xx_vol_itable {
325
	enum em28xx_amux mux;
326 327 328
	u8		 reg;
};

329
static struct em28xx_vol_itable inputs[] = {
330 331 332 333 334 335 336
	{ EM28XX_AMUX_VIDEO,	AC97_VIDEO	},
	{ EM28XX_AMUX_LINE_IN,	AC97_LINE	},
	{ EM28XX_AMUX_PHONE,	AC97_PHONE	},
	{ EM28XX_AMUX_MIC,	AC97_MIC	},
	{ EM28XX_AMUX_CD,	AC97_CD		},
	{ EM28XX_AMUX_AUX,	AC97_AUX	},
	{ EM28XX_AMUX_PCM_OUT,	AC97_PCM	},
337 338 339
};

static int set_ac97_input(struct em28xx *dev)
340
{
341 342
	int ret, i;
	enum em28xx_amux amux = dev->ctl_ainput;
343

344 345 346 347
	/* EM28XX_AMUX_VIDEO2 is a special case used to indicate that
	   em28xx should point to LINE IN, while AC97 should use VIDEO
	 */
	if (amux == EM28XX_AMUX_VIDEO2)
348
		amux = EM28XX_AMUX_VIDEO;
349

350 351
	/* Mute all entres but the one that were selected */
	for (i = 0; i < ARRAY_SIZE(inputs); i++) {
352
		if (amux == inputs[i].mux)
353 354 355
			ret = em28xx_write_ac97(dev, inputs[i].reg, 0x0808);
		else
			ret = em28xx_write_ac97(dev, inputs[i].reg, 0x8000);
356

357 358 359 360 361
		if (ret < 0)
			em28xx_warn("couldn't setup AC97 register %d\n",
				     inputs[i].reg);
	}
	return 0;
362 363
}

364
static int em28xx_set_audio_source(struct em28xx *dev)
365
{
366
	int ret;
367 368
	u8 input;

369
	if (dev->board.is_em2800) {
370
		if (dev->ctl_ainput == EM28XX_AMUX_VIDEO)
371
			input = EM2800_AUDIO_SRC_TUNER;
372 373
		else
			input = EM2800_AUDIO_SRC_LINE;
374

375
		ret = em28xx_write_regs(dev, EM2800_R08_AUDIOSRC, &input, 1);
376 377 378 379
		if (ret < 0)
			return ret;
	}

380
	if (dev->board.has_msp34xx)
381 382 383 384 385 386
		input = EM28XX_AUDIO_SRC_TUNER;
	else {
		switch (dev->ctl_ainput) {
		case EM28XX_AMUX_VIDEO:
			input = EM28XX_AUDIO_SRC_TUNER;
			break;
387
		default:
388 389 390 391 392
			input = EM28XX_AUDIO_SRC_LINE;
			break;
		}
	}

393 394 395 396 397
	if (dev->board.mute_gpio && dev->mute)
		em28xx_gpio_set(dev, dev->board.mute_gpio);
	else
		em28xx_gpio_set(dev, INPUT(dev->ctl_input)->gpio);

398
	ret = em28xx_write_reg_bits(dev, EM28XX_R0E_AUDIOSRC, input, 0xc0);
399 400
	if (ret < 0)
		return ret;
401
	msleep(5);
402

403 404 405
	switch (dev->audio_mode.ac97) {
	case EM28XX_NO_AC97:
		break;
406 407
	default:
		ret = set_ac97_input(dev);
408
	}
409

410
	return ret;
411 412
}

413 414 415 416 417 418
struct em28xx_vol_otable {
	enum em28xx_aout mux;
	u8		 reg;
};

static const struct em28xx_vol_otable outputs[] = {
419 420 421 422 423
	{ EM28XX_AOUT_MASTER, AC97_MASTER		},
	{ EM28XX_AOUT_LINE,   AC97_HEADPHONE		},
	{ EM28XX_AOUT_MONO,   AC97_MASTER_MONO		},
	{ EM28XX_AOUT_LFE,    AC97_CENTER_LFE_MASTER	},
	{ EM28XX_AOUT_SURR,   AC97_SURROUND_MASTER	},
424 425
};

426
int em28xx_audio_analog_set(struct em28xx *dev)
427
{
428
	int ret, i;
429
	u8 xclk;
430

431 432
	if (!dev->audio_mode.has_audio)
		return 0;
433

434 435 436
	/* It is assumed that all devices use master volume for output.
	   It would be possible to use also line output.
	 */
437
	if (dev->audio_mode.ac97 != EM28XX_NO_AC97) {
438 439
		/* Mute all outputs */
		for (i = 0; i < ARRAY_SIZE(outputs); i++) {
440
			ret = em28xx_write_ac97(dev, outputs[i].reg, 0x8000);
441 442
			if (ret < 0)
				em28xx_warn("couldn't setup AC97 register %d\n",
443
				     outputs[i].reg);
444
		}
445
	}
446

447
	xclk = dev->board.xclk & 0x7f;
448
	if (!dev->mute)
449
		xclk |= EM28XX_XCLK_AUDIO_UNMUTE;
450

451
	ret = em28xx_write_reg(dev, EM28XX_R0F_XCLK, xclk);
452 453
	if (ret < 0)
		return ret;
454
	msleep(10);
455 456 457

	/* Selects the proper audio input */
	ret = em28xx_set_audio_source(dev);
458

459 460 461 462
	/* Sets volume */
	if (dev->audio_mode.ac97 != EM28XX_NO_AC97) {
		int vol;

463 464 465
		em28xx_write_ac97(dev, AC97_POWERDOWN, 0x4200);
		em28xx_write_ac97(dev, AC97_EXTENDED_STATUS, 0x0031);
		em28xx_write_ac97(dev, AC97_PCM_LR_ADC_RATE, 0xbb80);
466

467 468 469 470 471 472 473 474
		/* LSB: left channel - both channels with the same level */
		vol = (0x1f - dev->volume) | ((0x1f - dev->volume) << 8);

		/* Mute device, if needed */
		if (dev->mute)
			vol |= 0x8000;

		/* Sets volume */
475 476 477 478 479 480 481 482
		for (i = 0; i < ARRAY_SIZE(outputs); i++) {
			if (dev->ctl_aoutput & outputs[i].mux)
				ret = em28xx_write_ac97(dev, outputs[i].reg,
							vol);
			if (ret < 0)
				em28xx_warn("couldn't setup AC97 register %d\n",
				     outputs[i].reg);
		}
483 484 485 486

		if (dev->ctl_aoutput & EM28XX_AOUT_PCM_IN) {
			int sel = ac97_return_record_select(dev->ctl_aoutput);

487 488
			/* Use the same input for both left and right
			   channels */
489 490
			sel |= (sel << 8);

491
			em28xx_write_ac97(dev, AC97_REC_SEL, sel);
492
		}
493
	}
494

495 496 497
	return ret;
}
EXPORT_SYMBOL_GPL(em28xx_audio_analog_set);
498

499 500 501
int em28xx_audio_setup(struct em28xx *dev)
{
	int vid1, vid2, feat, cfg;
502
	u32 vid;
503

504 505
	if (dev->chip_id == CHIP_ID_EM2870 || dev->chip_id == CHIP_ID_EM2874
		|| dev->chip_id == CHIP_ID_EM28174) {
506
		/* Digital only device - don't load any alsa module */
507 508 509
		dev->audio_mode.has_audio = false;
		dev->has_audio_class = false;
		dev->has_alsa_audio = false;
510 511 512
		return 0;
	}

513
	dev->audio_mode.has_audio = true;
514 515 516

	/* See how this device is configured */
	cfg = em28xx_read_reg(dev, EM28XX_R00_CHIPCFG);
517 518 519
	em28xx_info("Config register raw data: 0x%02x\n", cfg);
	if (cfg < 0) {
		/* Register read error?  */
520
		cfg = EM28XX_CHIPCFG_AC97; /* Be conservative */
521 522
	} else if ((cfg & EM28XX_CHIPCFG_AUDIOMASK) == 0x00) {
		/* The device doesn't have vendor audio at all */
523 524
		dev->has_alsa_audio = false;
		dev->audio_mode.has_audio = false;
525 526 527
		return 0;
	} else if ((cfg & EM28XX_CHIPCFG_AUDIOMASK) ==
		   EM28XX_CHIPCFG_I2S_3_SAMPRATES) {
528 529
		em28xx_info("I2S Audio (3 sample rates)\n");
		dev->audio_mode.i2s_3rates = 1;
530 531
	} else if ((cfg & EM28XX_CHIPCFG_AUDIOMASK) ==
		   EM28XX_CHIPCFG_I2S_5_SAMPRATES) {
532 533 534 535
		em28xx_info("I2S Audio (5 sample rates)\n");
		dev->audio_mode.i2s_5rates = 1;
	}

536 537
	if ((cfg & EM28XX_CHIPCFG_AUDIOMASK) != EM28XX_CHIPCFG_AC97) {
		/* Skip the code that does AC97 vendor detection */
538 539 540 541 542 543 544 545
		dev->audio_mode.ac97 = EM28XX_NO_AC97;
		goto init_audio;
	}

	dev->audio_mode.ac97 = EM28XX_AC97_OTHER;

	vid1 = em28xx_read_ac97(dev, AC97_VENDOR_ID1);
	if (vid1 < 0) {
546 547 548 549 550
		/*
		 * Device likely doesn't support AC97
		 * Note: (some) em2800 devices without eeprom reports 0x91 on
		 *	 CHIPCFG register, even not having an AC97 chip
		 */
551
		em28xx_warn("AC97 chip type couldn't be determined\n");
552
		dev->audio_mode.ac97 = EM28XX_NO_AC97;
553 554
		dev->has_alsa_audio = false;
		dev->audio_mode.has_audio = false;
555 556 557 558 559 560 561
		goto init_audio;
	}

	vid2 = em28xx_read_ac97(dev, AC97_VENDOR_ID2);
	if (vid2 < 0)
		goto init_audio;

562 563 564 565
	vid = vid1 << 16 | vid2;

	dev->audio_mode.ac97_vendor_id = vid;
	em28xx_warn("AC97 vendor ID = 0x%08x\n", vid);
566 567 568 569 570 571 572 573

	feat = em28xx_read_ac97(dev, AC97_RESET);
	if (feat < 0)
		goto init_audio;

	dev->audio_mode.ac97_feat = feat;
	em28xx_warn("AC97 features = 0x%04x\n", feat);

574
	/* Try to identify what audio processor we have */
575
	if (((vid == 0xffffffff) || (vid == 0x83847650)) && (feat == 0x6a90))
576
		dev->audio_mode.ac97 = EM28XX_AC97_EM202;
577 578
	else if ((vid >> 8) == 0x838476)
		dev->audio_mode.ac97 = EM28XX_AC97_SIGMATEL;
579 580 581 582 583 584 585 586 587 588

init_audio:
	/* Reports detected AC97 processor */
	switch (dev->audio_mode.ac97) {
	case EM28XX_NO_AC97:
		em28xx_info("No AC97 audio processor\n");
		break;
	case EM28XX_AC97_EM202:
		em28xx_info("Empia 202 AC97 audio processor detected\n");
		break;
589 590 591 592
	case EM28XX_AC97_SIGMATEL:
		em28xx_info("Sigmatel audio processor detected(stac 97%02x)\n",
			    dev->audio_mode.ac97_vendor_id & 0xff);
		break;
593 594 595 596 597 598 599 600 601 602 603
	case EM28XX_AC97_OTHER:
		em28xx_warn("Unknown AC97 audio processor detected!\n");
		break;
	default:
		break;
	}

	return em28xx_audio_analog_set(dev);
}
EXPORT_SYMBOL_GPL(em28xx_audio_setup);

604
int em28xx_colorlevels_set_default(struct em28xx *dev)
605
{
606 607 608 609 610 611 612 613 614 615 616 617 618 619
	em28xx_write_reg(dev, EM28XX_R20_YGAIN, 0x10);	/* contrast */
	em28xx_write_reg(dev, EM28XX_R21_YOFFSET, 0x00);	/* brightness */
	em28xx_write_reg(dev, EM28XX_R22_UVGAIN, 0x10);	/* saturation */
	em28xx_write_reg(dev, EM28XX_R23_UOFFSET, 0x00);
	em28xx_write_reg(dev, EM28XX_R24_VOFFSET, 0x00);
	em28xx_write_reg(dev, EM28XX_R25_SHARPNESS, 0x00);

	em28xx_write_reg(dev, EM28XX_R14_GAMMA, 0x20);
	em28xx_write_reg(dev, EM28XX_R15_RGAIN, 0x20);
	em28xx_write_reg(dev, EM28XX_R16_GGAIN, 0x20);
	em28xx_write_reg(dev, EM28XX_R17_BGAIN, 0x20);
	em28xx_write_reg(dev, EM28XX_R18_ROFFSET, 0x00);
	em28xx_write_reg(dev, EM28XX_R19_GOFFSET, 0x00);
	return em28xx_write_reg(dev, EM28XX_R1A_BOFFSET, 0x00);
620 621
}

622
int em28xx_capture_start(struct em28xx *dev, int start)
623
{
624
	int rc;
625

626 627 628
	if (dev->chip_id == CHIP_ID_EM2874 ||
	    dev->chip_id == CHIP_ID_EM2884 ||
	    dev->chip_id == CHIP_ID_EM28174) {
629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644
		/* The Transport Stream Enable Register moved in em2874 */
		if (!start) {
			rc = em28xx_write_reg_bits(dev, EM2874_R5F_TS_ENABLE,
						   0x00,
						   EM2874_TS1_CAPTURE_ENABLE);
			return rc;
		}

		/* Enable Transport Stream */
		rc = em28xx_write_reg_bits(dev, EM2874_R5F_TS_ENABLE,
					   EM2874_TS1_CAPTURE_ENABLE,
					   EM2874_TS1_CAPTURE_ENABLE);
		return rc;
	}


645 646
	/* FIXME: which is the best order? */
	/* video registers are sampled by VREF */
647
	rc = em28xx_write_reg_bits(dev, EM28XX_R0C_USBSUSP,
648 649 650 651 652 653
				   start ? 0x10 : 0x00, 0x10);
	if (rc < 0)
		return rc;

	if (!start) {
		/* disable video capture */
654
		rc = em28xx_write_reg(dev, EM28XX_R12_VINENABLE, 0x27);
655
		return rc;
656 657
	}

658 659 660
	if (dev->board.is_webcam)
		rc = em28xx_write_reg(dev, 0x13, 0x0c);

661
	/* enable video capture */
662
	rc = em28xx_write_reg(dev, 0x48, 0x00);
663

664
	if (dev->mode == EM28XX_ANALOG_MODE)
665
		rc = em28xx_write_reg(dev, EM28XX_R12_VINENABLE, 0x67);
666
	else
667
		rc = em28xx_write_reg(dev, EM28XX_R12_VINENABLE, 0x37);
668

669
	msleep(6);
670 671

	return rc;
672 673
}

674 675 676 677 678 679 680 681 682 683 684 685 686 687
int em28xx_vbi_supported(struct em28xx *dev)
{
	/* Modprobe option to manually disable */
	if (disable_vbi == 1)
		return 0;

	if (dev->chip_id == CHIP_ID_EM2860 ||
	    dev->chip_id == CHIP_ID_EM2883)
		return 1;

	/* Version of em28xx that does not support VBI */
	return 0;
}

688
int em28xx_set_outfmt(struct em28xx *dev)
689
{
690
	int ret;
691
	u8 vinctrl;
692 693

	ret = em28xx_write_reg_bits(dev, EM28XX_R27_OUTFMT,
694
				dev->format->reg | 0x20, 0xff);
695
	if (ret < 0)
696
			return ret;
697

698
	ret = em28xx_write_reg(dev, EM28XX_R10_VINMODE, dev->vinmode);
699 700 701
	if (ret < 0)
		return ret;

702 703 704 705
	vinctrl = dev->vinctl;
	if (em28xx_vbi_supported(dev) == 1) {
		vinctrl |= EM28XX_VINCTRL_VBI_RAW;
		em28xx_write_reg(dev, EM28XX_R34_VBI_START_H, 0x00);
706 707 708 709 710 711 712 713 714
		em28xx_write_reg(dev, EM28XX_R36_VBI_WIDTH, dev->vbi_width/4);
		em28xx_write_reg(dev, EM28XX_R37_VBI_HEIGHT, dev->vbi_height);
		if (dev->norm & V4L2_STD_525_60) {
			/* NTSC */
			em28xx_write_reg(dev, EM28XX_R35_VBI_START_V, 0x09);
		} else if (dev->norm & V4L2_STD_625_50) {
			/* PAL */
			em28xx_write_reg(dev, EM28XX_R35_VBI_START_V, 0x07);
		}
715 716 717
	}

	return em28xx_write_reg(dev, EM28XX_R11_VINCTRL, vinctrl);
718 719
}

720 721
static int em28xx_accumulator_set(struct em28xx *dev, u8 xmin, u8 xmax,
				  u8 ymin, u8 ymax)
722
{
723 724
	em28xx_coredbg("em28xx Scale: (%d,%d)-(%d,%d)\n",
			xmin, ymin, xmax, ymax);
725

726 727 728 729
	em28xx_write_regs(dev, EM28XX_R28_XMIN, &xmin, 1);
	em28xx_write_regs(dev, EM28XX_R29_XMAX, &xmax, 1);
	em28xx_write_regs(dev, EM28XX_R2A_YMIN, &ymin, 1);
	return em28xx_write_regs(dev, EM28XX_R2B_YMAX, &ymax, 1);
730 731
}

732
static int em28xx_capture_area_set(struct em28xx *dev, u8 hstart, u8 vstart,
733 734 735 736 737 738
				   u16 width, u16 height)
{
	u8 cwidth = width;
	u8 cheight = height;
	u8 overflow = (height >> 7 & 0x02) | (width >> 8 & 0x01);

739 740
	em28xx_coredbg("em28xx Area Set: (%d,%d)\n",
			(width | (overflow & 2) << 7),
741 742
			(height | (overflow & 1) << 8));

743 744 745 746 747
	em28xx_write_regs(dev, EM28XX_R1C_HSTART, &hstart, 1);
	em28xx_write_regs(dev, EM28XX_R1D_VSTART, &vstart, 1);
	em28xx_write_regs(dev, EM28XX_R1E_CWIDTH, &cwidth, 1);
	em28xx_write_regs(dev, EM28XX_R1F_CHEIGHT, &cheight, 1);
	return em28xx_write_regs(dev, EM28XX_R1B_OFLOW, &overflow, 1);
748 749
}

750
static int em28xx_scaler_set(struct em28xx *dev, u16 h, u16 v)
751
{
752 753
	u8 mode;
	/* the em2800 scaler only supports scaling down to 50% */
754

755
	if (dev->board.is_em2800) {
756
		mode = (v ? 0x20 : 0x00) | (h ? 0x10 : 0x00);
757
	} else {
758
		u8 buf[2];
759

760 761
		buf[0] = h;
		buf[1] = h >> 8;
762
		em28xx_write_regs(dev, EM28XX_R30_HSCALELOW, (char *)buf, 2);
763

764 765
		buf[0] = v;
		buf[1] = v >> 8;
766
		em28xx_write_regs(dev, EM28XX_R32_VSCALELOW, (char *)buf, 2);
767 768
		/* it seems that both H and V scalers must be active
		   to work correctly */
769
		mode = (h || v) ? 0x30 : 0x00;
770
	}
771
	return em28xx_write_reg_bits(dev, EM28XX_R26_COMPR, mode, 0x30);
772 773 774
}

/* FIXME: this only function read values from dev */
775
int em28xx_resolution_set(struct em28xx *dev)
776 777 778
{
	int width, height;
	width = norm_maxw(dev);
779 780
	height = norm_maxh(dev);

781 782 783 784 785 786 787
	/* Properly setup VBI */
	dev->vbi_width = 720;
	if (dev->norm & V4L2_STD_525_60)
		dev->vbi_height = 12;
	else
		dev->vbi_height = 18;

788
	em28xx_set_outfmt(dev);
789

790
	em28xx_accumulator_set(dev, 1, (width - 4) >> 2, 1, (height - 4) >> 2);
791

792 793 794 795 796 797 798
	/* If we don't set the start position to 2 in VBI mode, we end up
	   with line 20/21 being YUYV encoded instead of being in 8-bit
	   greyscale.  The core of the issue is that line 21 (and line 23 for
	   PAL WSS) are inside of active video region, and as a result they
	   get the pixelformatting associated with that area.  So by cropping
	   it out, we end up with the same format as the rest of the VBI
	   region */
799
	if (em28xx_vbi_supported(dev) == 1)
800
		em28xx_capture_area_set(dev, 0, 2, width >> 2, height >> 2);
801 802
	else
		em28xx_capture_area_set(dev, 0, 0, width >> 2, height >> 2);
803

804
	return em28xx_scaler_set(dev, dev->hscale, dev->vscale);
805 806
}

807
int em28xx_set_alternate(struct em28xx *dev)
808 809
{
	int errCode, prev_alt = dev->alt;
810
	int i;
811
	unsigned int min_pkt_size = dev->width * 2 + 4;
812

813 814 815 816 817 818 819 820 821 822
	/*
	 * alt = 0 is used only for control messages, so, only values
	 * greater than 0 can be used for streaming.
	 */
	if (alt && alt < dev->num_alt) {
		em28xx_coredbg("alternate forced to %d\n", dev->alt);
		dev->alt = alt;
		goto set_alt;
	}

823
	/* When image size is bigger than a certain value,
824 825 826
	   the frame size should be increased, otherwise, only
	   green screen will be received.
	 */
827
	if (dev->width * 2 * dev->height > 720 * 240 * 2)
828 829
		min_pkt_size *= 2;

830 831 832 833
	for (i = 0; i < dev->num_alt; i++) {
		/* stop when the selected alt setting offers enough bandwidth */
		if (dev->alt_max_pkt_size[i] >= min_pkt_size) {
			dev->alt = i;
834
			break;
835 836 837 838 839 840 841
		/* otherwise make sure that we end up with the maximum bandwidth
		   because the min_pkt_size equation might be wrong...
		*/
		} else if (dev->alt_max_pkt_size[i] >
			   dev->alt_max_pkt_size[dev->alt])
			dev->alt = i;
	}
842

843
set_alt:
844
	if (dev->alt != prev_alt) {
845 846
		em28xx_coredbg("minimum isoc packet size: %u (alt=%d)\n",
				min_pkt_size, dev->alt);
847
		dev->max_pkt_size = dev->alt_max_pkt_size[dev->alt];
848 849
		em28xx_coredbg("setting alternate %d with wMaxPacketSize=%u\n",
			       dev->alt, dev->max_pkt_size);
850 851
		errCode = usb_set_interface(dev->udev, 0, dev->alt);
		if (errCode < 0) {
852
			em28xx_errdev("cannot change alternate number to %d (error=%i)\n",
853
					dev->alt, errCode);
854 855 856 857 858
			return errCode;
		}
	}
	return 0;
}
859

860 861 862 863 864 865 866
int em28xx_gpio_set(struct em28xx *dev, struct em28xx_reg_seq *gpio)
{
	int rc = 0;

	if (!gpio)
		return rc;

867 868 869 870 871 872 873 874
	if (dev->mode != EM28XX_SUSPEND) {
		em28xx_write_reg(dev, 0x48, 0x00);
		if (dev->mode == EM28XX_ANALOG_MODE)
			em28xx_write_reg(dev, EM28XX_R12_VINENABLE, 0x67);
		else
			em28xx_write_reg(dev, EM28XX_R12_VINENABLE, 0x37);
		msleep(6);
	}
875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892

	/* Send GPIO reset sequences specified at board entry */
	while (gpio->sleep >= 0) {
		if (gpio->reg >= 0) {
			rc = em28xx_write_reg_bits(dev,
						   gpio->reg,
						   gpio->val,
						   gpio->mask);
			if (rc < 0)
				return rc;
		}
		if (gpio->sleep > 0)
			msleep(gpio->sleep);

		gpio++;
	}
	return rc;
}
893
EXPORT_SYMBOL_GPL(em28xx_gpio_set);
894 895 896 897 898 899

int em28xx_set_mode(struct em28xx *dev, enum em28xx_mode set_mode)
{
	if (dev->mode == set_mode)
		return 0;

900
	if (set_mode == EM28XX_SUSPEND) {
901
		dev->mode = set_mode;
902 903 904 905

		/* FIXME: add suspend support for ac97 */

		return em28xx_gpio_set(dev, dev->board.suspend_gpio);
906 907 908 909 910
	}

	dev->mode = set_mode;

	if (dev->mode == EM28XX_DIGITAL_MODE)
911
		return em28xx_gpio_set(dev, dev->board.dvb_gpio);
912
	else
913
		return em28xx_gpio_set(dev, INPUT(dev->ctl_input)->gpio);
914 915 916
}
EXPORT_SYMBOL_GPL(em28xx_set_mode);

917 918 919 920 921
/* ------------------------------------------------------------------
	URB control
   ------------------------------------------------------------------*/

/*
922
 * URB completion handler for isoc/bulk transfers
923 924 925
 */
static void em28xx_irq_callback(struct urb *urb)
{
926
	struct em28xx *dev = urb->context;
927
	int i;
928

929 930 931 932 933 934 935 936 937 938 939 940 941
	switch (urb->status) {
	case 0:             /* success */
	case -ETIMEDOUT:    /* NAK */
		break;
	case -ECONNRESET:   /* kill */
	case -ENOENT:
	case -ESHUTDOWN:
		return;
	default:            /* error */
		em28xx_isocdbg("urb completition error %d.\n", urb->status);
		break;
	}

942 943
	/* Copy data from URB */
	spin_lock(&dev->slock);
944
	dev->usb_ctl.urb_data_copy(dev, urb);
945 946 947 948
	spin_unlock(&dev->slock);

	/* Reset urb buffers */
	for (i = 0; i < urb->number_of_packets; i++) {
949
		/* isoc only (bulk: number_of_packets = 0) */
950 951 952 953 954 955 956
		urb->iso_frame_desc[i].status = 0;
		urb->iso_frame_desc[i].actual_length = 0;
	}
	urb->status = 0;

	urb->status = usb_submit_urb(urb, GFP_ATOMIC);
	if (urb->status) {
957 958
		em28xx_isocdbg("urb resubmit failed (error=%i)\n",
			       urb->status);
959 960 961 962 963 964
	}
}

/*
 * Stop and Deallocate URBs
 */
965
void em28xx_uninit_isoc(struct em28xx *dev, enum em28xx_mode mode)
966 967
{
	struct urb *urb;
968
	struct em28xx_usb_bufs *isoc_bufs;
969 970
	int i;

971 972 973
	em28xx_isocdbg("em28xx: called em28xx_uninit_isoc in mode %d\n", mode);

	if (mode == EM28XX_DIGITAL_MODE)
974
		isoc_bufs = &dev->usb_ctl.digital_bufs;
975
	else
976
		isoc_bufs = &dev->usb_ctl.analog_bufs;
977

978 979
	for (i = 0; i < isoc_bufs->num_bufs; i++) {
		urb = isoc_bufs->urb[i];
980
		if (urb) {
981 982 983 984 985
			if (!irqs_disabled())
				usb_kill_urb(urb);
			else
				usb_unlink_urb(urb);

986
			if (isoc_bufs->transfer_buffer[i]) {
987
				usb_free_coherent(dev->udev,
988
					urb->transfer_buffer_length,
989
					isoc_bufs->transfer_buffer[i],
990
					urb->transfer_dma);
991 992
			}
			usb_free_urb(urb);
993
			isoc_bufs->urb[i] = NULL;
994
		}
995
		isoc_bufs->transfer_buffer[i] = NULL;
996 997
	}

998 999
	kfree(isoc_bufs->urb);
	kfree(isoc_bufs->transfer_buffer);
1000

1001 1002 1003
	isoc_bufs->urb = NULL;
	isoc_bufs->transfer_buffer = NULL;
	isoc_bufs->num_bufs = 0;
1004 1005 1006 1007 1008

	em28xx_capture_start(dev, 0);
}
EXPORT_SYMBOL_GPL(em28xx_uninit_isoc);

1009 1010 1011 1012 1013 1014 1015
/*
 * Stop URBs
 */
void em28xx_stop_urbs(struct em28xx *dev)
{
	int i;
	struct urb *urb;
1016
	struct em28xx_usb_bufs *isoc_bufs = &dev->usb_ctl.digital_bufs;
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033

	em28xx_isocdbg("em28xx: called em28xx_stop_urbs\n");

	for (i = 0; i < isoc_bufs->num_bufs; i++) {
		urb = isoc_bufs->urb[i];
		if (urb) {
			if (!irqs_disabled())
				usb_kill_urb(urb);
			else
				usb_unlink_urb(urb);
		}
	}

	em28xx_capture_start(dev, 0);
}
EXPORT_SYMBOL_GPL(em28xx_stop_urbs);

1034
/*
1035
 * Allocate URBs
1036
 */
1037
int em28xx_alloc_isoc(struct em28xx *dev, enum em28xx_mode mode,
1038
		      int num_packets, int num_bufs, int max_pkt_size)
1039
{
1040
	struct em28xx_usb_bufs *isoc_bufs;
1041 1042 1043 1044 1045
	int i;
	int sb_size, pipe;
	struct urb *urb;
	int j, k;

1046 1047 1048
	em28xx_isocdbg("em28xx: called em28xx_alloc_isoc in mode %d\n", mode);

	if (mode == EM28XX_DIGITAL_MODE)
1049
		isoc_bufs = &dev->usb_ctl.digital_bufs;
1050
	else
1051
		isoc_bufs = &dev->usb_ctl.analog_bufs;
1052 1053

	/* De-allocates all pending stuff */
1054
	em28xx_uninit_isoc(dev, mode);
1055

1056
	isoc_bufs->num_bufs = num_bufs;
1057

1058 1059
	isoc_bufs->urb = kzalloc(sizeof(void *)*num_bufs,  GFP_KERNEL);
	if (!isoc_bufs->urb) {
1060 1061 1062 1063
		em28xx_errdev("cannot alloc memory for usb buffers\n");
		return -ENOMEM;
	}

1064 1065 1066
	isoc_bufs->transfer_buffer = kzalloc(sizeof(void *)*num_bufs,
					     GFP_KERNEL);
	if (!isoc_bufs->transfer_buffer) {
1067
		em28xx_errdev("cannot allocate memory for usb transfer\n");
1068
		kfree(isoc_bufs->urb);
1069 1070 1071
		return -ENOMEM;
	}

1072
	isoc_bufs->max_pkt_size = max_pkt_size;
1073
	isoc_bufs->num_packets = num_packets;
1074 1075
	dev->usb_ctl.vid_buf = NULL;
	dev->usb_ctl.vbi_buf = NULL;
1076

1077
	sb_size = isoc_bufs->num_packets * isoc_bufs->max_pkt_size;
1078 1079

	/* allocate urbs and transfer buffers */
1080 1081
	for (i = 0; i < isoc_bufs->num_bufs; i++) {
		urb = usb_alloc_urb(isoc_bufs->num_packets, GFP_KERNEL);
1082
		if (!urb) {
1083
			em28xx_err("cannot alloc usb_ctl.urb %i\n", i);
1084
			em28xx_uninit_isoc(dev, mode);
1085 1086
			return -ENOMEM;
		}
1087
		isoc_bufs->urb[i] = urb;
1088

1089
		isoc_bufs->transfer_buffer[i] = usb_alloc_coherent(dev->udev,
1090
			sb_size, GFP_KERNEL, &urb->transfer_dma);
1091
		if (!isoc_bufs->transfer_buffer[i]) {
1092 1093 1094
			em28xx_err("unable to allocate %i bytes for transfer"
					" buffer %i%s\n",
					sb_size, i,
1095
					in_interrupt() ? " while in int" : "");
1096
			em28xx_uninit_isoc(dev, mode);
1097 1098
			return -ENOMEM;
		}
1099
		memset(isoc_bufs->transfer_buffer[i], 0, sb_size);
1100 1101 1102 1103 1104

		/* FIXME: this is a hack - should be
			'desc.bEndpointAddress & USB_ENDPOINT_NUMBER_MASK'
			should also be using 'desc.bInterval'
		 */
1105
		pipe = usb_rcvisocpipe(dev->udev,
1106
				       mode == EM28XX_ANALOG_MODE ?
1107
				       EM28XX_EP_ANALOG : EM28XX_EP_DIGITAL);
1108

1109
		usb_fill_int_urb(urb, dev->udev, pipe,
1110
				 isoc_bufs->transfer_buffer[i], sb_size,
1111
				 em28xx_irq_callback, dev, 1);
1112

1113
		urb->number_of_packets = isoc_bufs->num_packets;
1114
		urb->transfer_flags = URB_ISO_ASAP | URB_NO_TRANSFER_DMA_MAP;
1115 1116

		k = 0;
1117
		for (j = 0; j < isoc_bufs->num_packets; j++) {
1118 1119
			urb->iso_frame_desc[j].offset = k;
			urb->iso_frame_desc[j].length =
1120 1121
						isoc_bufs->max_pkt_size;
			k += isoc_bufs->max_pkt_size;
1122 1123 1124
		}
	}

1125 1126 1127 1128 1129 1130 1131 1132
	return 0;
}
EXPORT_SYMBOL_GPL(em28xx_alloc_isoc);

/*
 * Allocate URBs and start IRQ
 */
int em28xx_init_isoc(struct em28xx *dev, enum em28xx_mode mode,
1133
		     int num_packets, int num_bufs, int max_pkt_size,
1134 1135 1136 1137
		     int (*isoc_copy) (struct em28xx *dev, struct urb *urb))
{
	struct em28xx_dmaqueue *dma_q = &dev->vidq;
	struct em28xx_dmaqueue *vbi_dma_q = &dev->vbiq;
1138
	struct em28xx_usb_bufs *isoc_bufs;
1139 1140 1141 1142 1143 1144
	int i;
	int rc;
	int alloc;

	em28xx_isocdbg("em28xx: called em28xx_init_isoc in mode %d\n", mode);

1145
	dev->usb_ctl.urb_data_copy = isoc_copy;
1146 1147

	if (mode == EM28XX_DIGITAL_MODE) {
1148
		isoc_bufs = &dev->usb_ctl.digital_bufs;
1149 1150 1151
		/* no need to free/alloc isoc buffers in digital mode */
		alloc = 0;
	} else {
1152
		isoc_bufs = &dev->usb_ctl.analog_bufs;
1153 1154 1155 1156
		alloc = 1;
	}

	if (alloc) {
1157
		rc = em28xx_alloc_isoc(dev, mode, num_packets,
1158 1159 1160 1161 1162
				       num_bufs, max_pkt_size);
		if (rc)
			return rc;
	}

1163
	init_waitqueue_head(&dma_q->wq);
1164
	init_waitqueue_head(&vbi_dma_q->wq);
1165

1166
	em28xx_capture_start(dev, 1);
1167 1168

	/* submit urbs and enables IRQ */
1169 1170
	for (i = 0; i < isoc_bufs->num_bufs; i++) {
		rc = usb_submit_urb(isoc_bufs->urb[i], GFP_ATOMIC);
1171 1172 1173
		if (rc) {
			em28xx_err("submit of urb %i failed (error=%i)\n", i,
				   rc);
1174
			em28xx_uninit_isoc(dev, mode);
1175 1176 1177 1178 1179 1180 1181
			return rc;
		}
	}

	return 0;
}
EXPORT_SYMBOL_GPL(em28xx_init_isoc);
1182 1183 1184 1185 1186 1187 1188

/*
 * em28xx_wake_i2c()
 * configure i2c attached devices
 */
void em28xx_wake_i2c(struct em28xx *dev)
{
1189 1190 1191
	v4l2_device_call_all(&dev->v4l2_dev, 0, core,  reset, 0);
	v4l2_device_call_all(&dev->v4l2_dev, 0, video, s_routing,
			INPUT(dev->ctl_input)->vmux, 0, 0);
1192
	v4l2_device_call_all(&dev->v4l2_dev, 0, video, s_stream, 0);
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
}

/*
 * Device control list
 */

static LIST_HEAD(em28xx_devlist);
static DEFINE_MUTEX(em28xx_devlist_mutex);

/*
 * Extension interface
 */

static LIST_HEAD(em28xx_extension_devlist);

int em28xx_register_extension(struct em28xx_ops *ops)
{
	struct em28xx *dev = NULL;

	mutex_lock(&em28xx_devlist_mutex);
	list_add_tail(&ops->next, &em28xx_extension_devlist);
	list_for_each_entry(dev, &em28xx_devlist, devlist) {
1215
		ops->init(dev);
1216 1217
	}
	mutex_unlock(&em28xx_devlist_mutex);
1218
	printk(KERN_INFO "Em28xx: Initialized (%s) extension\n", ops->name);
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
	return 0;
}
EXPORT_SYMBOL(em28xx_register_extension);

void em28xx_unregister_extension(struct em28xx_ops *ops)
{
	struct em28xx *dev = NULL;

	mutex_lock(&em28xx_devlist_mutex);
	list_for_each_entry(dev, &em28xx_devlist, devlist) {
1229
		ops->fini(dev);
1230 1231 1232
	}
	list_del(&ops->next);
	mutex_unlock(&em28xx_devlist_mutex);
1233
	printk(KERN_INFO "Em28xx: Removed (%s) extension\n", ops->name);
1234 1235 1236 1237 1238
}
EXPORT_SYMBOL(em28xx_unregister_extension);

void em28xx_init_extension(struct em28xx *dev)
{
1239
	const struct em28xx_ops *ops = NULL;
1240

1241
	mutex_lock(&em28xx_devlist_mutex);
1242 1243 1244 1245
	list_add_tail(&dev->devlist, &em28xx_devlist);
	list_for_each_entry(ops, &em28xx_extension_devlist, next) {
		if (ops->init)
			ops->init(dev);
1246
	}
1247
	mutex_unlock(&em28xx_devlist_mutex);
1248 1249 1250 1251
}

void em28xx_close_extension(struct em28xx *dev)
{
1252
	const struct em28xx_ops *ops = NULL;
1253

1254
	mutex_lock(&em28xx_devlist_mutex);
1255 1256 1257
	list_for_each_entry(ops, &em28xx_extension_devlist, next) {
		if (ops->fini)
			ops->fini(dev);
1258
	}
1259
	list_del(&dev->devlist);
1260
	mutex_unlock(&em28xx_devlist_mutex);
1261
}